1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_X86_PROCESSOR_H
3 #define _ASM_X86_PROCESSOR_H
5 #include <asm/processor-flags.h>
7 /* Forward declaration, a strange C thing */
12 #include <asm/math_emu.h>
13 #include <asm/segment.h>
14 #include <asm/types.h>
15 #include <uapi/asm/sigcontext.h>
16 #include <asm/current.h>
17 #include <asm/cpufeatures.h>
19 #include <asm/pgtable_types.h>
20 #include <asm/percpu.h>
22 #include <asm/desc_defs.h>
24 #include <asm/special_insns.h>
25 #include <asm/fpu/types.h>
26 #include <asm/unwind_hints.h>
28 #include <linux/personality.h>
29 #include <linux/cache.h>
30 #include <linux/threads.h>
31 #include <linux/math64.h>
32 #include <linux/err.h>
33 #include <linux/irqflags.h>
34 #include <linux/mem_encrypt.h>
37 * We handle most unaligned accesses in hardware. On the other hand
38 * unaligned DMA can be quite expensive on some Nehalem processors.
40 * Based on this we disable the IP header alignment in network drivers.
42 #define NET_IP_ALIGN 0
47 * These alignment constraints are for performance in the vSMP case,
48 * but in the task_struct case we must also meet hardware imposed
49 * alignment requirements of the FPU state:
51 #ifdef CONFIG_X86_VSMP
52 # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
53 # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
55 # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
56 # define ARCH_MIN_MMSTRUCT_ALIGN 0
64 extern u16 __read_mostly tlb_lli_4k
[NR_INFO
];
65 extern u16 __read_mostly tlb_lli_2m
[NR_INFO
];
66 extern u16 __read_mostly tlb_lli_4m
[NR_INFO
];
67 extern u16 __read_mostly tlb_lld_4k
[NR_INFO
];
68 extern u16 __read_mostly tlb_lld_2m
[NR_INFO
];
69 extern u16 __read_mostly tlb_lld_4m
[NR_INFO
];
70 extern u16 __read_mostly tlb_lld_1g
[NR_INFO
];
73 * CPU type and hardware bug flags. Kept separately for each CPU.
74 * Members of this structure are referenced in head_32.S, so think twice
75 * before touching them. [mj]
79 __u8 x86
; /* CPU family */
80 __u8 x86_vendor
; /* CPU vendor */
84 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
89 /* CPUID returned core id bits: */
92 /* Max extended CPUID function supported: */
93 __u32 extended_cpuid_level
;
94 /* Maximum supported CPUID level, -1=no CPUID: */
96 __u32 x86_capability
[NCAPINTS
+ NBUGINTS
];
97 char x86_vendor_id
[16];
98 char x86_model_id
[64];
99 /* in KB - valid for CPUS which support this call: */
100 unsigned int x86_cache_size
;
101 int x86_cache_alignment
; /* In bytes */
102 /* Cache QoS architectural values: */
103 int x86_cache_max_rmid
; /* max index */
104 int x86_cache_occ_scale
; /* scale to bytes */
106 unsigned long loops_per_jiffy
;
107 /* cpuid returned max cores value: */
111 u16 x86_clflush_size
;
112 /* number of cores as seen by the OS: */
114 /* Physical processor id: */
116 /* Logical processor id: */
120 /* Index into per_cpu list: */
123 /* Address space bits used by the cache internally */
125 unsigned initialized
: 1;
126 } __randomize_layout
;
129 u32 eax
, ebx
, ecx
, edx
;
132 enum cpuid_regs_idx
{
139 #define X86_VENDOR_INTEL 0
140 #define X86_VENDOR_CYRIX 1
141 #define X86_VENDOR_AMD 2
142 #define X86_VENDOR_UMC 3
143 #define X86_VENDOR_CENTAUR 5
144 #define X86_VENDOR_TRANSMETA 7
145 #define X86_VENDOR_NSC 8
146 #define X86_VENDOR_HYGON 9
147 #define X86_VENDOR_NUM 10
149 #define X86_VENDOR_UNKNOWN 0xff
152 * capabilities of CPUs
154 extern struct cpuinfo_x86 boot_cpu_data
;
155 extern struct cpuinfo_x86 new_cpu_data
;
157 extern struct x86_hw_tss doublefault_tss
;
158 extern __u32 cpu_caps_cleared
[NCAPINTS
+ NBUGINTS
];
159 extern __u32 cpu_caps_set
[NCAPINTS
+ NBUGINTS
];
162 DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86
, cpu_info
);
163 #define cpu_data(cpu) per_cpu(cpu_info, cpu)
165 #define cpu_info boot_cpu_data
166 #define cpu_data(cpu) boot_cpu_data
169 extern const struct seq_operations cpuinfo_op
;
171 #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
173 extern void cpu_detect(struct cpuinfo_x86
*c
);
175 static inline unsigned long long l1tf_pfn_limit(void)
177 return BIT_ULL(boot_cpu_data
.x86_cache_bits
- 1 - PAGE_SHIFT
);
180 extern void early_cpu_init(void);
181 extern void identify_boot_cpu(void);
182 extern void identify_secondary_cpu(struct cpuinfo_x86
*);
183 extern void print_cpu_info(struct cpuinfo_x86
*);
184 void print_cpu_msr(struct cpuinfo_x86
*);
187 extern int have_cpuid_p(void);
189 static inline int have_cpuid_p(void)
194 static inline void native_cpuid(unsigned int *eax
, unsigned int *ebx
,
195 unsigned int *ecx
, unsigned int *edx
)
197 /* ecx is often an input as well as an output. */
203 : "0" (*eax
), "2" (*ecx
)
207 #define native_cpuid_reg(reg) \
208 static inline unsigned int native_cpuid_##reg(unsigned int op) \
210 unsigned int eax = op, ebx, ecx = 0, edx; \
212 native_cpuid(&eax, &ebx, &ecx, &edx); \
218 * Native CPUID functions returning a single datum.
220 native_cpuid_reg(eax
)
221 native_cpuid_reg(ebx
)
222 native_cpuid_reg(ecx
)
223 native_cpuid_reg(edx
)
226 * Friendlier CR3 helpers.
228 static inline unsigned long read_cr3_pa(void)
230 return __read_cr3() & CR3_ADDR_MASK
;
233 static inline unsigned long native_read_cr3_pa(void)
235 return __native_read_cr3() & CR3_ADDR_MASK
;
238 static inline void load_cr3(pgd_t
*pgdir
)
240 write_cr3(__sme_pa(pgdir
));
244 * Note that while the legacy 'TSS' name comes from 'Task State Segment',
245 * on modern x86 CPUs the TSS also holds information important to 64-bit mode,
246 * unrelated to the task-switch mechanism:
249 /* This is the TSS defined by the hardware. */
251 unsigned short back_link
, __blh
;
253 unsigned short ss0
, __ss0h
;
257 * We don't use ring 1, so ss1 is a convenient scratch space in
258 * the same cacheline as sp0. We use ss1 to cache the value in
259 * MSR_IA32_SYSENTER_CS. When we context switch
260 * MSR_IA32_SYSENTER_CS, we first check if the new value being
261 * written matches ss1, and, if it's not, then we wrmsr the new
262 * value and update ss1.
264 * The only reason we context switch MSR_IA32_SYSENTER_CS is
265 * that we set it to zero in vm86 tasks to avoid corrupting the
266 * stack if we were to go through the sysenter path from vm86
269 unsigned short ss1
; /* MSR_IA32_SYSENTER_CS */
271 unsigned short __ss1h
;
273 unsigned short ss2
, __ss2h
;
285 unsigned short es
, __esh
;
286 unsigned short cs
, __csh
;
287 unsigned short ss
, __ssh
;
288 unsigned short ds
, __dsh
;
289 unsigned short fs
, __fsh
;
290 unsigned short gs
, __gsh
;
291 unsigned short ldt
, __ldth
;
292 unsigned short trace
;
293 unsigned short io_bitmap_base
;
295 } __attribute__((packed
));
302 * We store cpu_current_top_of_stack in sp1 so it's always accessible.
303 * Linux does not use ring 1, so sp1 is not otherwise needed.
308 * Since Linux does not use ring 2, the 'sp2' slot is unused by
309 * hardware. entry_SYSCALL_64 uses it as scratch space to stash
310 * the user RSP value.
321 } __attribute__((packed
));
327 #define IO_BITMAP_BITS 65536
328 #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
329 #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
330 #define IO_BITMAP_OFFSET (offsetof(struct tss_struct, io_bitmap) - offsetof(struct tss_struct, x86_tss))
331 #define INVALID_IO_BITMAP_OFFSET 0x8000
334 unsigned long words
[64];
337 struct entry_stack_page
{
338 struct entry_stack stack
;
339 } __aligned(PAGE_SIZE
);
343 * The fixed hardware portion. This must not cross a page boundary
344 * at risk of violating the SDM's advice and potentially triggering
347 struct x86_hw_tss x86_tss
;
350 * The extra 1 is there because the CPU will access an
351 * additional byte beyond the end of the IO permission
352 * bitmap. The extra byte must be all 1 bits, and must
353 * be within the limit.
355 unsigned long io_bitmap
[IO_BITMAP_LONGS
+ 1];
356 } __aligned(PAGE_SIZE
);
358 DECLARE_PER_CPU_PAGE_ALIGNED(struct tss_struct
, cpu_tss_rw
);
361 * sizeof(unsigned long) coming from an extra "long" at the end
364 * -1? seg base+limit should be pointing to the address of the
367 #define __KERNEL_TSS_LIMIT \
368 (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
371 DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack
);
373 /* The RO copy can't be accessed with this_cpu_xyz(), so use the RW copy. */
374 #define cpu_current_top_of_stack cpu_tss_rw.x86_tss.sp1
378 * Save the original ist values for checking stack pointers during debugging
381 unsigned long ist
[7];
385 DECLARE_PER_CPU(struct orig_ist
, orig_ist
);
387 union irq_stack_union
{
388 char irq_stack
[IRQ_STACK_SIZE
];
390 * GCC hardcodes the stack canary as %gs:40. Since the
391 * irq_stack is the object at %gs:0, we reserve the bottom
392 * 48 bytes of the irq stack for the canary.
396 unsigned long stack_canary
;
400 DECLARE_PER_CPU_FIRST(union irq_stack_union
, irq_stack_union
) __visible
;
401 DECLARE_INIT_PER_CPU(irq_stack_union
);
403 static inline unsigned long cpu_kernelmode_gs_base(int cpu
)
405 return (unsigned long)per_cpu(irq_stack_union
.gs_base
, cpu
);
408 DECLARE_PER_CPU(char *, irq_stack_ptr
);
409 DECLARE_PER_CPU(unsigned int, irq_count
);
410 extern asmlinkage
void ignore_sysret(void);
412 #if IS_ENABLED(CONFIG_KVM)
413 /* Save actual FS/GS selectors and bases to current->thread */
414 void save_fsgs_for_kvm(void);
417 #ifdef CONFIG_STACKPROTECTOR
419 * Make sure stack canary segment base is cached-aligned:
420 * "For Intel Atom processors, avoid non zero segment base address
421 * that is not aligned to cache line boundary at all cost."
422 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
424 struct stack_canary
{
425 char __pad
[20]; /* canary at %gs:20 */
426 unsigned long canary
;
428 DECLARE_PER_CPU_ALIGNED(struct stack_canary
, stack_canary
);
431 * per-CPU IRQ handling stacks
434 u32 stack
[THREAD_SIZE
/sizeof(u32
)];
435 } __aligned(THREAD_SIZE
);
437 DECLARE_PER_CPU(struct irq_stack
*, hardirq_stack
);
438 DECLARE_PER_CPU(struct irq_stack
*, softirq_stack
);
441 extern unsigned int fpu_kernel_xstate_size
;
442 extern unsigned int fpu_user_xstate_size
;
450 struct thread_struct
{
451 /* Cached TLS descriptors: */
452 struct desc_struct tls_array
[GDT_ENTRY_TLS_ENTRIES
];
458 unsigned long sysenter_cs
;
462 unsigned short fsindex
;
463 unsigned short gsindex
;
467 unsigned long fsbase
;
468 unsigned long gsbase
;
471 * XXX: this could presumably be unsigned short. Alternatively,
472 * 32-bit kernels could be taught to use fsindex instead.
478 /* Save middle states of ptrace breakpoints */
479 struct perf_event
*ptrace_bps
[HBP_NUM
];
480 /* Debug status used for traps, single steps, etc... */
481 unsigned long debugreg6
;
482 /* Keep track of the exact dr7 value set by the user */
483 unsigned long ptrace_dr7
;
486 unsigned long trap_nr
;
487 unsigned long error_code
;
489 /* Virtual 86 mode info */
492 /* IO permissions: */
493 unsigned long *io_bitmap_ptr
;
495 /* Max allowed port in the bitmap, in bytes: */
496 unsigned io_bitmap_max
;
498 mm_segment_t addr_limit
;
500 unsigned int sig_on_uaccess_err
:1;
501 unsigned int uaccess_err
:1; /* uaccess failed */
503 /* Floating point and extended processor state */
506 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
511 /* Whitelist the FPU state from the task_struct for hardened usercopy. */
512 static inline void arch_thread_struct_whitelist(unsigned long *offset
,
515 *offset
= offsetof(struct thread_struct
, fpu
.state
);
516 *size
= fpu_kernel_xstate_size
;
520 * Thread-synchronous status.
522 * This is different from the flags in that nobody else
523 * ever touches our thread-synchronous status, so we don't
524 * have to worry about atomic accesses.
526 #define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
529 * Set IOPL bits in EFLAGS from given mask
531 static inline void native_set_iopl_mask(unsigned mask
)
536 asm volatile ("pushfl;"
543 : "i" (~X86_EFLAGS_IOPL
), "r" (mask
));
548 native_load_sp0(unsigned long sp0
)
550 this_cpu_write(cpu_tss_rw
.x86_tss
.sp0
, sp0
);
553 static inline void native_swapgs(void)
556 asm volatile("swapgs" ::: "memory");
560 static inline unsigned long current_top_of_stack(void)
563 * We can't read directly from tss.sp0: sp0 on x86_32 is special in
564 * and around vm86 mode and sp0 on x86_64 is special because of the
567 return this_cpu_read_stable(cpu_current_top_of_stack
);
570 static inline bool on_thread_stack(void)
572 return (unsigned long)(current_top_of_stack() -
573 current_stack_pointer
) < THREAD_SIZE
;
576 #ifdef CONFIG_PARAVIRT_XXL
577 #include <asm/paravirt.h>
579 #define __cpuid native_cpuid
581 static inline void load_sp0(unsigned long sp0
)
583 native_load_sp0(sp0
);
586 #define set_iopl_mask native_set_iopl_mask
587 #endif /* CONFIG_PARAVIRT_XXL */
589 /* Free all resources held by a thread. */
590 extern void release_thread(struct task_struct
*);
592 unsigned long get_wchan(struct task_struct
*p
);
595 * Generic CPUID function
596 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
597 * resulting in stale register contents being returned.
599 static inline void cpuid(unsigned int op
,
600 unsigned int *eax
, unsigned int *ebx
,
601 unsigned int *ecx
, unsigned int *edx
)
605 __cpuid(eax
, ebx
, ecx
, edx
);
608 /* Some CPUID calls want 'count' to be placed in ecx */
609 static inline void cpuid_count(unsigned int op
, int count
,
610 unsigned int *eax
, unsigned int *ebx
,
611 unsigned int *ecx
, unsigned int *edx
)
615 __cpuid(eax
, ebx
, ecx
, edx
);
619 * CPUID functions returning a single datum
621 static inline unsigned int cpuid_eax(unsigned int op
)
623 unsigned int eax
, ebx
, ecx
, edx
;
625 cpuid(op
, &eax
, &ebx
, &ecx
, &edx
);
630 static inline unsigned int cpuid_ebx(unsigned int op
)
632 unsigned int eax
, ebx
, ecx
, edx
;
634 cpuid(op
, &eax
, &ebx
, &ecx
, &edx
);
639 static inline unsigned int cpuid_ecx(unsigned int op
)
641 unsigned int eax
, ebx
, ecx
, edx
;
643 cpuid(op
, &eax
, &ebx
, &ecx
, &edx
);
648 static inline unsigned int cpuid_edx(unsigned int op
)
650 unsigned int eax
, ebx
, ecx
, edx
;
652 cpuid(op
, &eax
, &ebx
, &ecx
, &edx
);
657 /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
658 static __always_inline
void rep_nop(void)
660 asm volatile("rep; nop" ::: "memory");
663 static __always_inline
void cpu_relax(void)
669 * This function forces the icache and prefetched instruction stream to
670 * catch up with reality in two very specific cases:
672 * a) Text was modified using one virtual address and is about to be executed
673 * from the same physical page at a different virtual address.
675 * b) Text was modified on a different CPU, may subsequently be
676 * executed on this CPU, and you want to make sure the new version
677 * gets executed. This generally means you're calling this in a IPI.
679 * If you're calling this for a different reason, you're probably doing
682 static inline void sync_core(void)
685 * There are quite a few ways to do this. IRET-to-self is nice
686 * because it works on every CPU, at any CPL (so it's compatible
687 * with paravirtualization), and it never exits to a hypervisor.
688 * The only down sides are that it's a bit slow (it seems to be
689 * a bit more than 2x slower than the fastest options) and that
690 * it unmasks NMIs. The "push %cs" is needed because, in
691 * paravirtual environments, __KERNEL_CS may not be a valid CS
692 * value when we do IRET directly.
694 * In case NMI unmasking or performance ever becomes a problem,
695 * the next best option appears to be MOV-to-CR2 and an
696 * unconditional jump. That sequence also works on all CPUs,
697 * but it will fault at CPL3 (i.e. Xen PV).
699 * CPUID is the conventional way, but it's nasty: it doesn't
700 * exist on some 486-like CPUs, and it usually exits to a
703 * Like all of Linux's memory ordering operations, this is a
704 * compiler barrier as well.
713 : ASM_CALL_CONSTRAINT
: : "memory");
722 "addq $8, (%%rsp)\n\t"
730 : "=&r" (tmp
), ASM_CALL_CONSTRAINT
: : "cc", "memory");
734 extern void select_idle_routine(const struct cpuinfo_x86
*c
);
735 extern void amd_e400_c1e_apic_setup(void);
737 extern unsigned long boot_option_idle_override
;
739 enum idle_boot_override
{IDLE_NO_OVERRIDE
=0, IDLE_HALT
, IDLE_NOMWAIT
,
742 extern void enable_sep_cpu(void);
743 extern int sysenter_setup(void);
745 void early_trap_pf_init(void);
747 /* Defined in head.S */
748 extern struct desc_ptr early_gdt_descr
;
750 extern void switch_to_new_gdt(int);
751 extern void load_direct_gdt(int);
752 extern void load_fixmap_gdt(int);
753 extern void load_percpu_segment(int);
754 extern void cpu_init(void);
756 static inline unsigned long get_debugctlmsr(void)
758 unsigned long debugctlmsr
= 0;
760 #ifndef CONFIG_X86_DEBUGCTLMSR
761 if (boot_cpu_data
.x86
< 6)
764 rdmsrl(MSR_IA32_DEBUGCTLMSR
, debugctlmsr
);
769 static inline void update_debugctlmsr(unsigned long debugctlmsr
)
771 #ifndef CONFIG_X86_DEBUGCTLMSR
772 if (boot_cpu_data
.x86
< 6)
775 wrmsrl(MSR_IA32_DEBUGCTLMSR
, debugctlmsr
);
778 extern void set_task_blockstep(struct task_struct
*task
, bool on
);
780 /* Boot loader type from the setup header: */
781 extern int bootloader_type
;
782 extern int bootloader_version
;
784 extern char ignore_fpu_irq
;
786 #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
787 #define ARCH_HAS_PREFETCHW
788 #define ARCH_HAS_SPINLOCK_PREFETCH
791 # define BASE_PREFETCH ""
792 # define ARCH_HAS_PREFETCH
794 # define BASE_PREFETCH "prefetcht0 %P1"
798 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
800 * It's not worth to care about 3dnow prefetches for the K6
801 * because they are microcoded there and very slow.
803 static inline void prefetch(const void *x
)
805 alternative_input(BASE_PREFETCH
, "prefetchnta %P1",
807 "m" (*(const char *)x
));
811 * 3dnow prefetch to get an exclusive cache line.
812 * Useful for spinlocks to avoid one state transition in the
813 * cache coherency protocol:
815 static inline void prefetchw(const void *x
)
817 alternative_input(BASE_PREFETCH
, "prefetchw %P1",
818 X86_FEATURE_3DNOWPREFETCH
,
819 "m" (*(const char *)x
));
822 static inline void spin_lock_prefetch(const void *x
)
827 #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
828 TOP_OF_KERNEL_STACK_PADDING)
830 #define task_top_of_stack(task) ((unsigned long)(task_pt_regs(task) + 1))
832 #define task_pt_regs(task) \
834 unsigned long __ptr = (unsigned long)task_stack_page(task); \
835 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
836 ((struct pt_regs *)__ptr) - 1; \
841 * User space process size: 3GB (default).
843 #define IA32_PAGE_OFFSET PAGE_OFFSET
844 #define TASK_SIZE PAGE_OFFSET
845 #define TASK_SIZE_LOW TASK_SIZE
846 #define TASK_SIZE_MAX TASK_SIZE
847 #define DEFAULT_MAP_WINDOW TASK_SIZE
848 #define STACK_TOP TASK_SIZE
849 #define STACK_TOP_MAX STACK_TOP
851 #define INIT_THREAD { \
852 .sp0 = TOP_OF_INIT_STACK, \
853 .sysenter_cs = __KERNEL_CS, \
854 .io_bitmap_ptr = NULL, \
855 .addr_limit = KERNEL_DS, \
858 #define KSTK_ESP(task) (task_pt_regs(task)->sp)
862 * User space process size. This is the first address outside the user range.
863 * There are a few constraints that determine this:
865 * On Intel CPUs, if a SYSCALL instruction is at the highest canonical
866 * address, then that syscall will enter the kernel with a
867 * non-canonical return address, and SYSRET will explode dangerously.
868 * We avoid this particular problem by preventing anything executable
869 * from being mapped at the maximum canonical address.
871 * On AMD CPUs in the Ryzen family, there's a nasty bug in which the
872 * CPUs malfunction if they execute code from the highest canonical page.
873 * They'll speculate right off the end of the canonical space, and
874 * bad things happen. This is worked around in the same way as the
877 * With page table isolation enabled, we map the LDT in ... [stay tuned]
879 #define TASK_SIZE_MAX ((1UL << __VIRTUAL_MASK_SHIFT) - PAGE_SIZE)
881 #define DEFAULT_MAP_WINDOW ((1UL << 47) - PAGE_SIZE)
883 /* This decides where the kernel will search for a free chunk of vm
884 * space during mmap's.
886 #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
887 0xc0000000 : 0xFFFFe000)
889 #define TASK_SIZE_LOW (test_thread_flag(TIF_ADDR32) ? \
890 IA32_PAGE_OFFSET : DEFAULT_MAP_WINDOW)
891 #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
892 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
893 #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
894 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
896 #define STACK_TOP TASK_SIZE_LOW
897 #define STACK_TOP_MAX TASK_SIZE_MAX
899 #define INIT_THREAD { \
900 .addr_limit = KERNEL_DS, \
903 extern unsigned long KSTK_ESP(struct task_struct
*task
);
905 #endif /* CONFIG_X86_64 */
907 extern void start_thread(struct pt_regs
*regs
, unsigned long new_ip
,
908 unsigned long new_sp
);
911 * This decides where the kernel will search for a free chunk of vm
912 * space during mmap's.
914 #define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
915 #define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE_LOW)
917 #define KSTK_EIP(task) (task_pt_regs(task)->ip)
919 /* Get/set a process' ability to use the timestamp counter instruction */
920 #define GET_TSC_CTL(adr) get_tsc_mode((adr))
921 #define SET_TSC_CTL(val) set_tsc_mode((val))
923 extern int get_tsc_mode(unsigned long adr
);
924 extern int set_tsc_mode(unsigned int val
);
926 DECLARE_PER_CPU(u64
, msr_misc_features_shadow
);
928 /* Register/unregister a process' MPX related resource */
929 #define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
930 #define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
932 #ifdef CONFIG_X86_INTEL_MPX
933 extern int mpx_enable_management(void);
934 extern int mpx_disable_management(void);
936 static inline int mpx_enable_management(void)
940 static inline int mpx_disable_management(void)
944 #endif /* CONFIG_X86_INTEL_MPX */
946 #ifdef CONFIG_CPU_SUP_AMD
947 extern u16
amd_get_nb_id(int cpu
);
948 extern u32
amd_get_nodes_per_socket(void);
950 static inline u16
amd_get_nb_id(int cpu
) { return 0; }
951 static inline u32
amd_get_nodes_per_socket(void) { return 0; }
954 static inline uint32_t hypervisor_cpuid_base(const char *sig
, uint32_t leaves
)
956 uint32_t base
, eax
, signature
[3];
958 for (base
= 0x40000000; base
< 0x40010000; base
+= 0x100) {
959 cpuid(base
, &eax
, &signature
[0], &signature
[1], &signature
[2]);
961 if (!memcmp(sig
, signature
, 12) &&
962 (leaves
== 0 || ((eax
- base
) >= leaves
)))
969 extern unsigned long arch_align_stack(unsigned long sp
);
970 void free_init_pages(const char *what
, unsigned long begin
, unsigned long end
);
971 extern void free_kernel_image_pages(void *begin
, void *end
);
973 void default_idle(void);
975 bool xen_set_default_idle(void);
977 #define xen_set_default_idle 0
980 void stop_this_cpu(void *dummy
);
981 void df_debug(struct pt_regs
*regs
, long error_code
);
982 void microcode_check(void);
984 enum l1tf_mitigations
{
986 L1TF_MITIGATION_FLUSH_NOWARN
,
987 L1TF_MITIGATION_FLUSH
,
988 L1TF_MITIGATION_FLUSH_NOSMT
,
989 L1TF_MITIGATION_FULL
,
990 L1TF_MITIGATION_FULL_FORCE
993 extern enum l1tf_mitigations l1tf_mitigation
;
995 #endif /* _ASM_X86_PROCESSOR_H */