2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
18 #include <linux/types.h>
19 #include <linux/kernel.h>
20 #include <linux/pci.h>
21 #include <linux/init.h>
22 #include <linux/delay.h>
23 #include <linux/acpi.h>
24 #include <linux/kallsyms.h>
25 #include <linux/dmi.h>
26 #include <linux/pci-aspm.h>
27 #include <linux/ioport.h>
28 #include <asm/dma.h> /* isa_dma_bridge_buggy */
32 * This quirk function disables memory decoding and releases memory resources
33 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
34 * It also rounds up size to specified alignment.
35 * Later on, the kernel will assign page-aligned memory resource back
38 static void __devinit
quirk_resource_alignment(struct pci_dev
*dev
)
42 resource_size_t align
, size
;
45 if (!pci_is_reassigndev(dev
))
48 if (dev
->hdr_type
== PCI_HEADER_TYPE_NORMAL
&&
49 (dev
->class >> 8) == PCI_CLASS_BRIDGE_HOST
) {
51 "Can't reassign resources to host bridge.\n");
56 "Disabling memory decoding and releasing memory resources.\n");
57 pci_read_config_word(dev
, PCI_COMMAND
, &command
);
58 command
&= ~PCI_COMMAND_MEMORY
;
59 pci_write_config_word(dev
, PCI_COMMAND
, command
);
61 align
= pci_specified_resource_alignment(dev
);
62 for (i
=0; i
< PCI_BRIDGE_RESOURCES
; i
++) {
63 r
= &dev
->resource
[i
];
64 if (!(r
->flags
& IORESOURCE_MEM
))
66 size
= resource_size(r
);
70 "Rounding up size of resource #%d to %#llx.\n",
71 i
, (unsigned long long)size
);
76 /* Need to disable bridge's resource window,
77 * to enable the kernel to reassign new resource
80 if (dev
->hdr_type
== PCI_HEADER_TYPE_BRIDGE
&&
81 (dev
->class >> 8) == PCI_CLASS_BRIDGE_PCI
) {
82 for (i
= PCI_BRIDGE_RESOURCES
; i
< PCI_NUM_RESOURCES
; i
++) {
83 r
= &dev
->resource
[i
];
84 if (!(r
->flags
& IORESOURCE_MEM
))
86 r
->end
= resource_size(r
) - 1;
89 pci_disable_bridge_window(dev
);
92 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID
, PCI_ANY_ID
, quirk_resource_alignment
);
94 /* The Mellanox Tavor device gives false positive parity errors
95 * Mark this device with a broken_parity_status, to allow
96 * PCI scanning code to "skip" this now blacklisted device.
98 static void __devinit
quirk_mellanox_tavor(struct pci_dev
*dev
)
100 dev
->broken_parity_status
= 1; /* This device gives false positives */
102 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
,PCI_DEVICE_ID_MELLANOX_TAVOR
,quirk_mellanox_tavor
);
103 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX
,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE
,quirk_mellanox_tavor
);
105 /* Deal with broken BIOS'es that neglect to enable passive release,
106 which can cause problems in combination with the 82441FX/PPro MTRRs */
107 static void quirk_passive_release(struct pci_dev
*dev
)
109 struct pci_dev
*d
= NULL
;
112 /* We have to make sure a particular bit is set in the PIIX3
113 ISA bridge, so we have to go out and find it. */
114 while ((d
= pci_get_device(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371SB_0
, d
))) {
115 pci_read_config_byte(d
, 0x82, &dlc
);
117 dev_info(&d
->dev
, "PIIX3: Enabling Passive Release\n");
119 pci_write_config_byte(d
, 0x82, dlc
);
123 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_passive_release
);
124 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_passive_release
);
126 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
127 but VIA don't answer queries. If you happen to have good contacts at VIA
128 ask them for me please -- Alan
130 This appears to be BIOS not version dependent. So presumably there is a
133 static void __devinit
quirk_isa_dma_hangs(struct pci_dev
*dev
)
135 if (!isa_dma_bridge_buggy
) {
136 isa_dma_bridge_buggy
=1;
137 dev_info(&dev
->dev
, "Activating ISA DMA hang workarounds\n");
141 * Its not totally clear which chipsets are the problematic ones
142 * We know 82C586 and 82C596 variants are affected.
144 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_0
, quirk_isa_dma_hangs
);
145 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C596
, quirk_isa_dma_hangs
);
146 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371SB_0
, quirk_isa_dma_hangs
);
147 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1533
, quirk_isa_dma_hangs
);
148 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_1
, quirk_isa_dma_hangs
);
149 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_2
, quirk_isa_dma_hangs
);
150 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_CBUS_3
, quirk_isa_dma_hangs
);
153 * Chipsets where PCI->PCI transfers vanish or hang
155 static void __devinit
quirk_nopcipci(struct pci_dev
*dev
)
157 if ((pci_pci_problems
& PCIPCI_FAIL
)==0) {
158 dev_info(&dev
->dev
, "Disabling direct PCI/PCI transfers\n");
159 pci_pci_problems
|= PCIPCI_FAIL
;
162 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_5597
, quirk_nopcipci
);
163 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_496
, quirk_nopcipci
);
165 static void __devinit
quirk_nopciamd(struct pci_dev
*dev
)
168 pci_read_config_byte(dev
, 0x08, &rev
);
171 dev_info(&dev
->dev
, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
172 pci_pci_problems
|= PCIAGP_FAIL
;
175 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8151_0
, quirk_nopciamd
);
178 * Triton requires workarounds to be used by the drivers
180 static void __devinit
quirk_triton(struct pci_dev
*dev
)
182 if ((pci_pci_problems
&PCIPCI_TRITON
)==0) {
183 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
184 pci_pci_problems
|= PCIPCI_TRITON
;
187 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82437
, quirk_triton
);
188 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82437VX
, quirk_triton
);
189 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82439
, quirk_triton
);
190 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82439TX
, quirk_triton
);
193 * VIA Apollo KT133 needs PCI latency patch
194 * Made according to a windows driver based patch by George E. Breese
195 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
196 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
197 * the info on which Mr Breese based his work.
199 * Updated based on further information from the site and also on
200 * information provided by VIA
202 static void quirk_vialatency(struct pci_dev
*dev
)
206 /* Ok we have a potential problem chipset here. Now see if we have
207 a buggy southbridge */
209 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, NULL
);
211 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
212 /* Check for buggy part revisions */
213 if (p
->revision
< 0x40 || p
->revision
> 0x42)
216 p
= pci_get_device(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8231
, NULL
);
217 if (p
==NULL
) /* No problem parts */
219 /* Check for buggy part revisions */
220 if (p
->revision
< 0x10 || p
->revision
> 0x12)
225 * Ok we have the problem. Now set the PCI master grant to
226 * occur every master grant. The apparent bug is that under high
227 * PCI load (quite common in Linux of course) you can get data
228 * loss when the CPU is held off the bus for 3 bus master requests
229 * This happens to include the IDE controllers....
231 * VIA only apply this fix when an SB Live! is present but under
232 * both Linux and Windows this isnt enough, and we have seen
233 * corruption without SB Live! but with things like 3 UDMA IDE
234 * controllers. So we ignore that bit of the VIA recommendation..
237 pci_read_config_byte(dev
, 0x76, &busarb
);
238 /* Set bit 4 and bi 5 of byte 76 to 0x01
239 "Master priority rotation on every PCI master grant */
242 pci_write_config_byte(dev
, 0x76, busarb
);
243 dev_info(&dev
->dev
, "Applying VIA southbridge workaround\n");
247 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8363_0
, quirk_vialatency
);
248 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8371_1
, quirk_vialatency
);
249 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8361
, quirk_vialatency
);
250 /* Must restore this on a resume from RAM */
251 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8363_0
, quirk_vialatency
);
252 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8371_1
, quirk_vialatency
);
253 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8361
, quirk_vialatency
);
256 * VIA Apollo VP3 needs ETBF on BT848/878
258 static void __devinit
quirk_viaetbf(struct pci_dev
*dev
)
260 if ((pci_pci_problems
&PCIPCI_VIAETBF
)==0) {
261 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
262 pci_pci_problems
|= PCIPCI_VIAETBF
;
265 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C597_0
, quirk_viaetbf
);
267 static void __devinit
quirk_vsfx(struct pci_dev
*dev
)
269 if ((pci_pci_problems
&PCIPCI_VSFX
)==0) {
270 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
271 pci_pci_problems
|= PCIPCI_VSFX
;
274 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C576
, quirk_vsfx
);
277 * Ali Magik requires workarounds to be used by the drivers
278 * that DMA to AGP space. Latency must be set to 0xA and triton
279 * workaround applied too
280 * [Info kindly provided by ALi]
282 static void __init
quirk_alimagik(struct pci_dev
*dev
)
284 if ((pci_pci_problems
&PCIPCI_ALIMAGIK
)==0) {
285 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
286 pci_pci_problems
|= PCIPCI_ALIMAGIK
|PCIPCI_TRITON
;
289 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1647
, quirk_alimagik
);
290 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1651
, quirk_alimagik
);
293 * Natoma has some interesting boundary conditions with Zoran stuff
296 static void __devinit
quirk_natoma(struct pci_dev
*dev
)
298 if ((pci_pci_problems
&PCIPCI_NATOMA
)==0) {
299 dev_info(&dev
->dev
, "Limiting direct PCI/PCI transfers\n");
300 pci_pci_problems
|= PCIPCI_NATOMA
;
303 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82441
, quirk_natoma
);
304 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443LX_0
, quirk_natoma
);
305 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443LX_1
, quirk_natoma
);
306 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_0
, quirk_natoma
);
307 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_1
, quirk_natoma
);
308 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443BX_2
, quirk_natoma
);
311 * This chip can cause PCI parity errors if config register 0xA0 is read
312 * while DMAs are occurring.
314 static void __devinit
quirk_citrine(struct pci_dev
*dev
)
316 dev
->cfg_size
= 0xA0;
318 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM
, PCI_DEVICE_ID_IBM_CITRINE
, quirk_citrine
);
321 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
322 * If it's needed, re-allocate the region.
324 static void __devinit
quirk_s3_64M(struct pci_dev
*dev
)
326 struct resource
*r
= &dev
->resource
[0];
328 if ((r
->start
& 0x3ffffff) || r
->end
!= r
->start
+ 0x3ffffff) {
333 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3
, PCI_DEVICE_ID_S3_868
, quirk_s3_64M
);
334 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3
, PCI_DEVICE_ID_S3_968
, quirk_s3_64M
);
337 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
338 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
339 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
340 * (which conflicts w/ BAR1's memory range).
342 static void __devinit
quirk_cs5536_vsa(struct pci_dev
*dev
)
344 if (pci_resource_len(dev
, 0) != 8) {
345 struct resource
*res
= &dev
->resource
[0];
346 res
->end
= res
->start
+ 8 - 1;
347 dev_info(&dev
->dev
, "CS5536 ISA bridge bug detected "
348 "(incorrect header); workaround applied.\n");
351 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_CS5536_ISA
, quirk_cs5536_vsa
);
353 static void __devinit
quirk_io_region(struct pci_dev
*dev
, unsigned region
,
354 unsigned size
, int nr
, const char *name
)
358 struct pci_bus_region bus_region
;
359 struct resource
*res
= dev
->resource
+ nr
;
361 res
->name
= pci_name(dev
);
363 res
->end
= region
+ size
- 1;
364 res
->flags
= IORESOURCE_IO
;
366 /* Convert from PCI bus to resource space. */
367 bus_region
.start
= res
->start
;
368 bus_region
.end
= res
->end
;
369 pcibios_bus_to_resource(dev
, res
, &bus_region
);
371 pci_claim_resource(dev
, nr
);
372 dev_info(&dev
->dev
, "quirk: %pR claimed by %s\n", res
, name
);
377 * ATI Northbridge setups MCE the processor if you even
378 * read somewhere between 0x3b0->0x3bb or read 0x3d3
380 static void __devinit
quirk_ati_exploding_mce(struct pci_dev
*dev
)
382 dev_info(&dev
->dev
, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
383 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
384 request_region(0x3b0, 0x0C, "RadeonIGP");
385 request_region(0x3d3, 0x01, "RadeonIGP");
387 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS100
, quirk_ati_exploding_mce
);
390 * Let's make the southbridge information explicit instead
391 * of having to worry about people probing the ACPI areas,
392 * for example.. (Yes, it happens, and if you read the wrong
393 * ACPI register it will put the machine to sleep with no
394 * way of waking it up again. Bummer).
396 * ALI M7101: Two IO regions pointed to by words at
397 * 0xE0 (64 bytes of ACPI registers)
398 * 0xE2 (32 bytes of SMB registers)
400 static void __devinit
quirk_ali7101_acpi(struct pci_dev
*dev
)
404 pci_read_config_word(dev
, 0xE0, ®ion
);
405 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
, "ali7101 ACPI");
406 pci_read_config_word(dev
, 0xE2, ®ion
);
407 quirk_io_region(dev
, region
, 32, PCI_BRIDGE_RESOURCES
+1, "ali7101 SMB");
409 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M7101
, quirk_ali7101_acpi
);
411 static void piix4_io_quirk(struct pci_dev
*dev
, const char *name
, unsigned int port
, unsigned int enable
)
414 u32 mask
, size
, base
;
416 pci_read_config_dword(dev
, port
, &devres
);
417 if ((devres
& enable
) != enable
)
419 mask
= (devres
>> 16) & 15;
420 base
= devres
& 0xffff;
423 unsigned bit
= size
>> 1;
424 if ((bit
& mask
) == bit
)
429 * For now we only print it out. Eventually we'll want to
430 * reserve it (at least if it's in the 0x1000+ range), but
431 * let's get enough confirmation reports first.
434 dev_info(&dev
->dev
, "%s PIO at %04x-%04x\n", name
, base
, base
+ size
- 1);
437 static void piix4_mem_quirk(struct pci_dev
*dev
, const char *name
, unsigned int port
, unsigned int enable
)
440 u32 mask
, size
, base
;
442 pci_read_config_dword(dev
, port
, &devres
);
443 if ((devres
& enable
) != enable
)
445 base
= devres
& 0xffff0000;
446 mask
= (devres
& 0x3f) << 16;
449 unsigned bit
= size
>> 1;
450 if ((bit
& mask
) == bit
)
455 * For now we only print it out. Eventually we'll want to
456 * reserve it, but let's get enough confirmation reports first.
459 dev_info(&dev
->dev
, "%s MMIO at %04x-%04x\n", name
, base
, base
+ size
- 1);
463 * PIIX4 ACPI: Two IO regions pointed to by longwords at
464 * 0x40 (64 bytes of ACPI registers)
465 * 0x90 (16 bytes of SMB registers)
466 * and a few strange programmable PIIX4 device resources.
468 static void __devinit
quirk_piix4_acpi(struct pci_dev
*dev
)
472 pci_read_config_dword(dev
, 0x40, ®ion
);
473 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
, "PIIX4 ACPI");
474 pci_read_config_dword(dev
, 0x90, ®ion
);
475 quirk_io_region(dev
, region
, 16, PCI_BRIDGE_RESOURCES
+1, "PIIX4 SMB");
477 /* Device resource A has enables for some of the other ones */
478 pci_read_config_dword(dev
, 0x5c, &res_a
);
480 piix4_io_quirk(dev
, "PIIX4 devres B", 0x60, 3 << 21);
481 piix4_io_quirk(dev
, "PIIX4 devres C", 0x64, 3 << 21);
483 /* Device resource D is just bitfields for static resources */
485 /* Device 12 enabled? */
486 if (res_a
& (1 << 29)) {
487 piix4_io_quirk(dev
, "PIIX4 devres E", 0x68, 1 << 20);
488 piix4_mem_quirk(dev
, "PIIX4 devres F", 0x6c, 1 << 7);
490 /* Device 13 enabled? */
491 if (res_a
& (1 << 30)) {
492 piix4_io_quirk(dev
, "PIIX4 devres G", 0x70, 1 << 20);
493 piix4_mem_quirk(dev
, "PIIX4 devres H", 0x74, 1 << 7);
495 piix4_io_quirk(dev
, "PIIX4 devres I", 0x78, 1 << 20);
496 piix4_io_quirk(dev
, "PIIX4 devres J", 0x7c, 1 << 20);
498 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82371AB_3
, quirk_piix4_acpi
);
499 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82443MX_3
, quirk_piix4_acpi
);
502 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
503 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
504 * 0x58 (64 bytes of GPIO I/O space)
506 static void __devinit
quirk_ich4_lpc_acpi(struct pci_dev
*dev
)
510 pci_read_config_dword(dev
, 0x40, ®ion
);
511 quirk_io_region(dev
, region
, 128, PCI_BRIDGE_RESOURCES
, "ICH4 ACPI/GPIO/TCO");
513 pci_read_config_dword(dev
, 0x58, ®ion
);
514 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
+1, "ICH4 GPIO");
516 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, quirk_ich4_lpc_acpi
);
517 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AB_0
, quirk_ich4_lpc_acpi
);
518 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, quirk_ich4_lpc_acpi
);
519 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_10
, quirk_ich4_lpc_acpi
);
520 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, quirk_ich4_lpc_acpi
);
521 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, quirk_ich4_lpc_acpi
);
522 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, quirk_ich4_lpc_acpi
);
523 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, quirk_ich4_lpc_acpi
);
524 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, quirk_ich4_lpc_acpi
);
525 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_1
, quirk_ich4_lpc_acpi
);
527 static void __devinit
ich6_lpc_acpi_gpio(struct pci_dev
*dev
)
531 pci_read_config_dword(dev
, 0x40, ®ion
);
532 quirk_io_region(dev
, region
, 128, PCI_BRIDGE_RESOURCES
, "ICH6 ACPI/GPIO/TCO");
534 pci_read_config_dword(dev
, 0x48, ®ion
);
535 quirk_io_region(dev
, region
, 64, PCI_BRIDGE_RESOURCES
+1, "ICH6 GPIO");
538 static void __devinit
ich6_lpc_generic_decode(struct pci_dev
*dev
, unsigned reg
, const char *name
, int dynsize
)
543 pci_read_config_dword(dev
, reg
, &val
);
551 * This is not correct. It is 16, 32 or 64 bytes depending on
552 * register D31:F0:ADh bits 5:4.
554 * But this gets us at least _part_ of it.
562 /* Just print it out for now. We should reserve it after more debugging */
563 dev_info(&dev
->dev
, "%s PIO at %04x-%04x\n", name
, base
, base
+size
-1);
566 static void __devinit
quirk_ich6_lpc(struct pci_dev
*dev
)
568 /* Shared ACPI/GPIO decode with all ICH6+ */
569 ich6_lpc_acpi_gpio(dev
);
571 /* ICH6-specific generic IO decode */
572 ich6_lpc_generic_decode(dev
, 0x84, "LPC Generic IO decode 1", 0);
573 ich6_lpc_generic_decode(dev
, 0x88, "LPC Generic IO decode 2", 1);
575 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_0
, quirk_ich6_lpc
);
576 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, quirk_ich6_lpc
);
578 static void __devinit
ich7_lpc_generic_decode(struct pci_dev
*dev
, unsigned reg
, const char *name
)
583 pci_read_config_dword(dev
, reg
, &val
);
590 * IO base in bits 15:2, mask in bits 23:18, both
594 mask
= (val
>> 16) & 0xfc;
597 /* Just print it out for now. We should reserve it after more debugging */
598 dev_info(&dev
->dev
, "%s PIO at %04x (mask %04x)\n", name
, base
, mask
);
601 /* ICH7-10 has the same common LPC generic IO decode registers */
602 static void __devinit
quirk_ich7_lpc(struct pci_dev
*dev
)
604 /* We share the common ACPI/DPIO decode with ICH6 */
605 ich6_lpc_acpi_gpio(dev
);
607 /* And have 4 ICH7+ generic decodes */
608 ich7_lpc_generic_decode(dev
, 0x84, "ICH7 LPC Generic IO decode 1");
609 ich7_lpc_generic_decode(dev
, 0x88, "ICH7 LPC Generic IO decode 2");
610 ich7_lpc_generic_decode(dev
, 0x8c, "ICH7 LPC Generic IO decode 3");
611 ich7_lpc_generic_decode(dev
, 0x90, "ICH7 LPC Generic IO decode 4");
613 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_0
, quirk_ich7_lpc
);
614 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_1
, quirk_ich7_lpc
);
615 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH7_31
, quirk_ich7_lpc
);
616 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_0
, quirk_ich7_lpc
);
617 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_2
, quirk_ich7_lpc
);
618 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_3
, quirk_ich7_lpc
);
619 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_1
, quirk_ich7_lpc
);
620 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH8_4
, quirk_ich7_lpc
);
621 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_2
, quirk_ich7_lpc
);
622 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_4
, quirk_ich7_lpc
);
623 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_7
, quirk_ich7_lpc
);
624 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH9_8
, quirk_ich7_lpc
);
625 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH10_1
, quirk_ich7_lpc
);
628 * VIA ACPI: One IO region pointed to by longword at
629 * 0x48 or 0x20 (256 bytes of ACPI registers)
631 static void __devinit
quirk_vt82c586_acpi(struct pci_dev
*dev
)
635 if (dev
->revision
& 0x10) {
636 pci_read_config_dword(dev
, 0x48, ®ion
);
637 region
&= PCI_BASE_ADDRESS_IO_MASK
;
638 quirk_io_region(dev
, region
, 256, PCI_BRIDGE_RESOURCES
, "vt82c586 ACPI");
641 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
, quirk_vt82c586_acpi
);
644 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
645 * 0x48 (256 bytes of ACPI registers)
646 * 0x70 (128 bytes of hardware monitoring register)
647 * 0x90 (16 bytes of SMB registers)
649 static void __devinit
quirk_vt82c686_acpi(struct pci_dev
*dev
)
654 quirk_vt82c586_acpi(dev
);
656 pci_read_config_word(dev
, 0x70, &hm
);
657 hm
&= PCI_BASE_ADDRESS_IO_MASK
;
658 quirk_io_region(dev
, hm
, 128, PCI_BRIDGE_RESOURCES
+ 1, "vt82c686 HW-mon");
660 pci_read_config_dword(dev
, 0x90, &smb
);
661 smb
&= PCI_BASE_ADDRESS_IO_MASK
;
662 quirk_io_region(dev
, smb
, 16, PCI_BRIDGE_RESOURCES
+ 2, "vt82c686 SMB");
664 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_4
, quirk_vt82c686_acpi
);
667 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
668 * 0x88 (128 bytes of power management registers)
669 * 0xd0 (16 bytes of SMB registers)
671 static void __devinit
quirk_vt8235_acpi(struct pci_dev
*dev
)
675 pci_read_config_word(dev
, 0x88, &pm
);
676 pm
&= PCI_BASE_ADDRESS_IO_MASK
;
677 quirk_io_region(dev
, pm
, 128, PCI_BRIDGE_RESOURCES
, "vt8235 PM");
679 pci_read_config_word(dev
, 0xd0, &smb
);
680 smb
&= PCI_BASE_ADDRESS_IO_MASK
;
681 quirk_io_region(dev
, smb
, 16, PCI_BRIDGE_RESOURCES
+ 1, "vt8235 SMB");
683 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235
, quirk_vt8235_acpi
);
686 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
687 * Disable fast back-to-back on the secondary bus segment
689 static void __devinit
quirk_xio2000a(struct pci_dev
*dev
)
691 struct pci_dev
*pdev
;
694 dev_warn(&dev
->dev
, "TI XIO2000a quirk detected; "
695 "secondary bus fast back-to-back transfers disabled\n");
696 list_for_each_entry(pdev
, &dev
->subordinate
->devices
, bus_list
) {
697 pci_read_config_word(pdev
, PCI_COMMAND
, &command
);
698 if (command
& PCI_COMMAND_FAST_BACK
)
699 pci_write_config_word(pdev
, PCI_COMMAND
, command
& ~PCI_COMMAND_FAST_BACK
);
702 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI
, PCI_DEVICE_ID_TI_XIO2000A
,
705 #ifdef CONFIG_X86_IO_APIC
707 #include <asm/io_apic.h>
710 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
711 * devices to the external APIC.
713 * TODO: When we have device-specific interrupt routers,
714 * this code will go away from quirks.
716 static void quirk_via_ioapic(struct pci_dev
*dev
)
721 tmp
= 0; /* nothing routed to external APIC */
723 tmp
= 0x1f; /* all known bits (4-0) routed to external APIC */
725 dev_info(&dev
->dev
, "%sbling VIA external APIC routing\n",
726 tmp
== 0 ? "Disa" : "Ena");
728 /* Offset 0x58: External APIC IRQ output control */
729 pci_write_config_byte (dev
, 0x58, tmp
);
731 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_ioapic
);
732 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_ioapic
);
735 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
736 * This leads to doubled level interrupt rates.
737 * Set this bit to get rid of cycle wastage.
738 * Otherwise uncritical.
740 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev
*dev
)
743 #define BYPASS_APIC_DEASSERT 8
745 pci_read_config_byte(dev
, 0x5B, &misc_control2
);
746 if (!(misc_control2
& BYPASS_APIC_DEASSERT
)) {
747 dev_info(&dev
->dev
, "Bypassing VIA 8237 APIC De-Assert Message\n");
748 pci_write_config_byte(dev
, 0x5B, misc_control2
|BYPASS_APIC_DEASSERT
);
751 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_vt8237_bypass_apic_deassert
);
752 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_vt8237_bypass_apic_deassert
);
755 * The AMD io apic can hang the box when an apic irq is masked.
756 * We check all revs >= B0 (yet not in the pre production!) as the bug
757 * is currently marked NoFix
759 * We have multiple reports of hangs with this chipset that went away with
760 * noapic specified. For the moment we assume it's the erratum. We may be wrong
761 * of course. However the advice is demonstrably good even if so..
763 static void __devinit
quirk_amd_ioapic(struct pci_dev
*dev
)
765 if (dev
->revision
>= 0x02) {
766 dev_warn(&dev
->dev
, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
767 dev_warn(&dev
->dev
, " : booting with the \"noapic\" option\n");
770 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_VIPER_7410
, quirk_amd_ioapic
);
772 static void __init
quirk_ioapic_rmw(struct pci_dev
*dev
)
774 if (dev
->devfn
== 0 && dev
->bus
->number
== 0)
777 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI
, PCI_ANY_ID
, quirk_ioapic_rmw
);
778 #endif /* CONFIG_X86_IO_APIC */
781 * Some settings of MMRBC can lead to data corruption so block changes.
782 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
784 static void __init
quirk_amd_8131_mmrbc(struct pci_dev
*dev
)
786 if (dev
->subordinate
&& dev
->revision
<= 0x12) {
787 dev_info(&dev
->dev
, "AMD8131 rev %x detected; "
788 "disabling PCI-X MMRBC\n", dev
->revision
);
789 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MMRBC
;
792 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_amd_8131_mmrbc
);
795 * FIXME: it is questionable that quirk_via_acpi
796 * is needed. It shows up as an ISA bridge, and does not
797 * support the PCI_INTERRUPT_LINE register at all. Therefore
798 * it seems like setting the pci_dev's 'irq' to the
799 * value of the ACPI SCI interrupt is only done for convenience.
802 static void __devinit
quirk_via_acpi(struct pci_dev
*d
)
805 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
808 pci_read_config_byte(d
, 0x42, &irq
);
810 if (irq
&& (irq
!= 2))
813 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C586_3
, quirk_via_acpi
);
814 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686_4
, quirk_via_acpi
);
818 * VIA bridges which have VLink
821 static int via_vlink_dev_lo
= -1, via_vlink_dev_hi
= 18;
823 static void quirk_via_bridge(struct pci_dev
*dev
)
825 /* See what bridge we have and find the device ranges */
826 switch (dev
->device
) {
827 case PCI_DEVICE_ID_VIA_82C686
:
828 /* The VT82C686 is special, it attaches to PCI and can have
829 any device number. All its subdevices are functions of
830 that single device. */
831 via_vlink_dev_lo
= PCI_SLOT(dev
->devfn
);
832 via_vlink_dev_hi
= PCI_SLOT(dev
->devfn
);
834 case PCI_DEVICE_ID_VIA_8237
:
835 case PCI_DEVICE_ID_VIA_8237A
:
836 via_vlink_dev_lo
= 15;
838 case PCI_DEVICE_ID_VIA_8235
:
839 via_vlink_dev_lo
= 16;
841 case PCI_DEVICE_ID_VIA_8231
:
842 case PCI_DEVICE_ID_VIA_8233_0
:
843 case PCI_DEVICE_ID_VIA_8233A
:
844 case PCI_DEVICE_ID_VIA_8233C_0
:
845 via_vlink_dev_lo
= 17;
849 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C686
, quirk_via_bridge
);
850 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8231
, quirk_via_bridge
);
851 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233_0
, quirk_via_bridge
);
852 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233A
, quirk_via_bridge
);
853 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8233C_0
, quirk_via_bridge
);
854 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8235
, quirk_via_bridge
);
855 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, quirk_via_bridge
);
856 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237A
, quirk_via_bridge
);
859 * quirk_via_vlink - VIA VLink IRQ number update
862 * If the device we are dealing with is on a PIC IRQ we need to
863 * ensure that the IRQ line register which usually is not relevant
864 * for PCI cards, is actually written so that interrupts get sent
865 * to the right place.
866 * We only do this on systems where a VIA south bridge was detected,
867 * and only for VIA devices on the motherboard (see quirk_via_bridge
871 static void quirk_via_vlink(struct pci_dev
*dev
)
875 /* Check if we have VLink at all */
876 if (via_vlink_dev_lo
== -1)
881 /* Don't quirk interrupts outside the legacy IRQ range */
882 if (!new_irq
|| new_irq
> 15)
885 /* Internal device ? */
886 if (dev
->bus
->number
!= 0 || PCI_SLOT(dev
->devfn
) > via_vlink_dev_hi
||
887 PCI_SLOT(dev
->devfn
) < via_vlink_dev_lo
)
890 /* This is an internal VLink device on a PIC interrupt. The BIOS
891 ought to have set this but may not have, so we redo it */
893 pci_read_config_byte(dev
, PCI_INTERRUPT_LINE
, &irq
);
894 if (new_irq
!= irq
) {
895 dev_info(&dev
->dev
, "VIA VLink IRQ fixup, from %d to %d\n",
897 udelay(15); /* unknown if delay really needed */
898 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, new_irq
);
901 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA
, PCI_ANY_ID
, quirk_via_vlink
);
904 * VIA VT82C598 has its device ID settable and many BIOSes
905 * set it to the ID of VT82C597 for backward compatibility.
906 * We need to switch it off to be able to recognize the real
909 static void __devinit
quirk_vt82c598_id(struct pci_dev
*dev
)
911 pci_write_config_byte(dev
, 0xfc, 0);
912 pci_read_config_word(dev
, PCI_DEVICE_ID
, &dev
->device
);
914 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_82C597_0
, quirk_vt82c598_id
);
917 * CardBus controllers have a legacy base address that enables them
918 * to respond as i82365 pcmcia controllers. We don't want them to
919 * do this even if the Linux CardBus driver is not loaded, because
920 * the Linux i82365 driver does not (and should not) handle CardBus.
922 static void quirk_cardbus_legacy(struct pci_dev
*dev
)
924 if ((PCI_CLASS_BRIDGE_CARDBUS
<< 8) ^ dev
->class)
926 pci_write_config_dword(dev
, PCI_CB_LEGACY_MODE_BASE
, 0);
928 DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID
, PCI_ANY_ID
, quirk_cardbus_legacy
);
929 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID
, PCI_ANY_ID
, quirk_cardbus_legacy
);
932 * Following the PCI ordering rules is optional on the AMD762. I'm not
933 * sure what the designers were smoking but let's not inhale...
935 * To be fair to AMD, it follows the spec by default, its BIOS people
938 static void quirk_amd_ordering(struct pci_dev
*dev
)
941 pci_read_config_dword(dev
, 0x4C, &pcic
);
944 dev_warn(&dev
->dev
, "BIOS failed to enable PCI standards compliance; fixing this error\n");
945 pci_write_config_dword(dev
, 0x4C, pcic
);
946 pci_read_config_dword(dev
, 0x84, &pcic
);
947 pcic
|= (1<<23); /* Required in this mode */
948 pci_write_config_dword(dev
, 0x84, pcic
);
951 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
, quirk_amd_ordering
);
952 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_FE_GATE_700C
, quirk_amd_ordering
);
955 * DreamWorks provided workaround for Dunord I-3000 problem
957 * This card decodes and responds to addresses not apparently
958 * assigned to it. We force a larger allocation to ensure that
959 * nothing gets put too close to it.
961 static void __devinit
quirk_dunord ( struct pci_dev
* dev
)
963 struct resource
*r
= &dev
->resource
[1];
967 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD
, PCI_DEVICE_ID_DUNORD_I3000
, quirk_dunord
);
970 * i82380FB mobile docking controller: its PCI-to-PCI bridge
971 * is subtractive decoding (transparent), and does indicate this
972 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
975 static void __devinit
quirk_transparent_bridge(struct pci_dev
*dev
)
977 dev
->transparent
= 1;
979 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82380FB
, quirk_transparent_bridge
);
980 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA
, 0x605, quirk_transparent_bridge
);
983 * Common misconfiguration of the MediaGX/Geode PCI master that will
984 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
985 * datasheets found at http://www.national.com/ds/GX for info on what
986 * these bits do. <christer@weinigel.se>
988 static void quirk_mediagx_master(struct pci_dev
*dev
)
991 pci_read_config_byte(dev
, 0x41, ®
);
994 dev_info(&dev
->dev
, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg
);
995 pci_write_config_byte(dev
, 0x41, reg
);
998 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX
, PCI_DEVICE_ID_CYRIX_PCI_MASTER
, quirk_mediagx_master
);
999 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX
, PCI_DEVICE_ID_CYRIX_PCI_MASTER
, quirk_mediagx_master
);
1002 * Ensure C0 rev restreaming is off. This is normally done by
1003 * the BIOS but in the odd case it is not the results are corruption
1004 * hence the presence of a Linux check
1006 static void quirk_disable_pxb(struct pci_dev
*pdev
)
1010 if (pdev
->revision
!= 0x04) /* Only C0 requires this */
1012 pci_read_config_word(pdev
, 0x40, &config
);
1013 if (config
& (1<<6)) {
1015 pci_write_config_word(pdev
, 0x40, config
);
1016 dev_info(&pdev
->dev
, "C0 revision 450NX. Disabling PCI restreaming\n");
1019 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, quirk_disable_pxb
);
1020 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, quirk_disable_pxb
);
1022 static void __devinit
quirk_amd_ide_mode(struct pci_dev
*pdev
)
1024 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1027 pci_read_config_byte(pdev
, PCI_CLASS_DEVICE
, &tmp
);
1029 pci_read_config_byte(pdev
, 0x40, &tmp
);
1030 pci_write_config_byte(pdev
, 0x40, tmp
|1);
1031 pci_write_config_byte(pdev
, 0x9, 1);
1032 pci_write_config_byte(pdev
, 0xa, 6);
1033 pci_write_config_byte(pdev
, 0x40, tmp
);
1035 pdev
->class = PCI_CLASS_STORAGE_SATA_AHCI
;
1036 dev_info(&pdev
->dev
, "set SATA to AHCI mode\n");
1039 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP600_SATA
, quirk_amd_ide_mode
);
1040 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP600_SATA
, quirk_amd_ide_mode
);
1041 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP700_SATA
, quirk_amd_ide_mode
);
1042 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_IXP700_SATA
, quirk_amd_ide_mode
);
1043 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE
, quirk_amd_ide_mode
);
1044 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE
, quirk_amd_ide_mode
);
1047 * Serverworks CSB5 IDE does not fully support native mode
1049 static void __devinit
quirk_svwks_csb5ide(struct pci_dev
*pdev
)
1052 pci_read_config_byte(pdev
, PCI_CLASS_PROG
, &prog
);
1056 pci_write_config_byte(pdev
, PCI_CLASS_PROG
, prog
);
1057 /* PCI layer will sort out resources */
1060 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
, quirk_svwks_csb5ide
);
1063 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1065 static void __init
quirk_ide_samemode(struct pci_dev
*pdev
)
1069 pci_read_config_byte(pdev
, PCI_CLASS_PROG
, &prog
);
1071 if (((prog
& 1) && !(prog
& 4)) || ((prog
& 4) && !(prog
& 1))) {
1072 dev_info(&pdev
->dev
, "IDE mode mismatch; forcing legacy mode\n");
1075 pci_write_config_byte(pdev
, PCI_CLASS_PROG
, prog
);
1078 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_10
, quirk_ide_samemode
);
1081 * Some ATA devices break if put into D3
1084 static void __devinit
quirk_no_ata_d3(struct pci_dev
*pdev
)
1086 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1087 if ((pdev
->class >> 8) == PCI_CLASS_STORAGE_IDE
)
1088 pdev
->dev_flags
|= PCI_DEV_FLAGS_NO_D3
;
1090 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS
, PCI_ANY_ID
, quirk_no_ata_d3
);
1091 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI
, PCI_ANY_ID
, quirk_no_ata_d3
);
1092 /* ALi loses some register settings that we cannot then restore */
1093 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, quirk_no_ata_d3
);
1094 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1095 occur when mode detecting */
1096 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA
, PCI_ANY_ID
, quirk_no_ata_d3
);
1098 /* This was originally an Alpha specific thing, but it really fits here.
1099 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1101 static void __init
quirk_eisa_bridge(struct pci_dev
*dev
)
1103 dev
->class = PCI_CLASS_BRIDGE_EISA
<< 8;
1105 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82375
, quirk_eisa_bridge
);
1109 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1110 * is not activated. The myth is that Asus said that they do not want the
1111 * users to be irritated by just another PCI Device in the Win98 device
1112 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1113 * package 2.7.0 for details)
1115 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1116 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1117 * becomes necessary to do this tweak in two steps -- the chosen trigger
1118 * is either the Host bridge (preferred) or on-board VGA controller.
1120 * Note that we used to unhide the SMBus that way on Toshiba laptops
1121 * (Satellite A40 and Tecra M2) but then found that the thermal management
1122 * was done by SMM code, which could cause unsynchronized concurrent
1123 * accesses to the SMBus registers, with potentially bad effects. Thus you
1124 * should be very careful when adding new entries: if SMM is accessing the
1125 * Intel SMBus, this is a very good reason to leave it hidden.
1127 * Likewise, many recent laptops use ACPI for thermal management. If the
1128 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1129 * natively, and keeping the SMBus hidden is the right thing to do. If you
1130 * are about to add an entry in the table below, please first disassemble
1131 * the DSDT and double-check that there is no code accessing the SMBus.
1133 static int asus_hides_smbus
;
1135 static void __init
asus_hides_smbus_hostbridge(struct pci_dev
*dev
)
1137 if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_ASUSTEK
)) {
1138 if (dev
->device
== PCI_DEVICE_ID_INTEL_82845_HB
)
1139 switch(dev
->subsystem_device
) {
1140 case 0x8025: /* P4B-LX */
1141 case 0x8070: /* P4B */
1142 case 0x8088: /* P4B533 */
1143 case 0x1626: /* L3C notebook */
1144 asus_hides_smbus
= 1;
1146 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82845G_HB
)
1147 switch(dev
->subsystem_device
) {
1148 case 0x80b1: /* P4GE-V */
1149 case 0x80b2: /* P4PE */
1150 case 0x8093: /* P4B533-V */
1151 asus_hides_smbus
= 1;
1153 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82850_HB
)
1154 switch(dev
->subsystem_device
) {
1155 case 0x8030: /* P4T533 */
1156 asus_hides_smbus
= 1;
1158 else if (dev
->device
== PCI_DEVICE_ID_INTEL_7205_0
)
1159 switch (dev
->subsystem_device
) {
1160 case 0x8070: /* P4G8X Deluxe */
1161 asus_hides_smbus
= 1;
1163 else if (dev
->device
== PCI_DEVICE_ID_INTEL_E7501_MCH
)
1164 switch (dev
->subsystem_device
) {
1165 case 0x80c9: /* PU-DLS */
1166 asus_hides_smbus
= 1;
1168 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82855GM_HB
)
1169 switch (dev
->subsystem_device
) {
1170 case 0x1751: /* M2N notebook */
1171 case 0x1821: /* M5N notebook */
1172 case 0x1897: /* A6L notebook */
1173 asus_hides_smbus
= 1;
1175 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1176 switch (dev
->subsystem_device
) {
1177 case 0x184b: /* W1N notebook */
1178 case 0x186a: /* M6Ne notebook */
1179 asus_hides_smbus
= 1;
1181 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82865_HB
)
1182 switch (dev
->subsystem_device
) {
1183 case 0x80f2: /* P4P800-X */
1184 asus_hides_smbus
= 1;
1186 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82915GM_HB
)
1187 switch (dev
->subsystem_device
) {
1188 case 0x1882: /* M6V notebook */
1189 case 0x1977: /* A6VA notebook */
1190 asus_hides_smbus
= 1;
1192 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_HP
)) {
1193 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1194 switch(dev
->subsystem_device
) {
1195 case 0x088C: /* HP Compaq nc8000 */
1196 case 0x0890: /* HP Compaq nc6000 */
1197 asus_hides_smbus
= 1;
1199 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82865_HB
)
1200 switch (dev
->subsystem_device
) {
1201 case 0x12bc: /* HP D330L */
1202 case 0x12bd: /* HP D530 */
1203 case 0x006a: /* HP Compaq nx9500 */
1204 asus_hides_smbus
= 1;
1206 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82875_HB
)
1207 switch (dev
->subsystem_device
) {
1208 case 0x12bf: /* HP xw4100 */
1209 asus_hides_smbus
= 1;
1211 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_SAMSUNG
)) {
1212 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1213 switch(dev
->subsystem_device
) {
1214 case 0xC00C: /* Samsung P35 notebook */
1215 asus_hides_smbus
= 1;
1217 } else if (unlikely(dev
->subsystem_vendor
== PCI_VENDOR_ID_COMPAQ
)) {
1218 if (dev
->device
== PCI_DEVICE_ID_INTEL_82855PM_HB
)
1219 switch(dev
->subsystem_device
) {
1220 case 0x0058: /* Compaq Evo N620c */
1221 asus_hides_smbus
= 1;
1223 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82810_IG3
)
1224 switch(dev
->subsystem_device
) {
1225 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1226 /* Motherboard doesn't have Host bridge
1227 * subvendor/subdevice IDs, therefore checking
1228 * its on-board VGA controller */
1229 asus_hides_smbus
= 1;
1231 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82801DB_2
)
1232 switch(dev
->subsystem_device
) {
1233 case 0x00b8: /* Compaq Evo D510 CMT */
1234 case 0x00b9: /* Compaq Evo D510 SFF */
1235 case 0x00ba: /* Compaq Evo D510 USDT */
1236 /* Motherboard doesn't have Host bridge
1237 * subvendor/subdevice IDs and on-board VGA
1238 * controller is disabled if an AGP card is
1239 * inserted, therefore checking USB UHCI
1241 asus_hides_smbus
= 1;
1243 else if (dev
->device
== PCI_DEVICE_ID_INTEL_82815_CGC
)
1244 switch (dev
->subsystem_device
) {
1245 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1246 /* Motherboard doesn't have host bridge
1247 * subvendor/subdevice IDs, therefore checking
1248 * its on-board VGA controller */
1249 asus_hides_smbus
= 1;
1253 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845_HB
, asus_hides_smbus_hostbridge
);
1254 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82845G_HB
, asus_hides_smbus_hostbridge
);
1255 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82850_HB
, asus_hides_smbus_hostbridge
);
1256 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82865_HB
, asus_hides_smbus_hostbridge
);
1257 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82875_HB
, asus_hides_smbus_hostbridge
);
1258 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_7205_0
, asus_hides_smbus_hostbridge
);
1259 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7501_MCH
, asus_hides_smbus_hostbridge
);
1260 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82855PM_HB
, asus_hides_smbus_hostbridge
);
1261 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82855GM_HB
, asus_hides_smbus_hostbridge
);
1262 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82915GM_HB
, asus_hides_smbus_hostbridge
);
1264 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82810_IG3
, asus_hides_smbus_hostbridge
);
1265 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_2
, asus_hides_smbus_hostbridge
);
1266 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82815_CGC
, asus_hides_smbus_hostbridge
);
1268 static void asus_hides_smbus_lpc(struct pci_dev
*dev
)
1272 if (likely(!asus_hides_smbus
))
1275 pci_read_config_word(dev
, 0xF2, &val
);
1277 pci_write_config_word(dev
, 0xF2, val
& (~0x8));
1278 pci_read_config_word(dev
, 0xF2, &val
);
1280 dev_info(&dev
->dev
, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val
);
1282 dev_info(&dev
->dev
, "Enabled i801 SMBus device\n");
1285 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, asus_hides_smbus_lpc
);
1286 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, asus_hides_smbus_lpc
);
1287 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, asus_hides_smbus_lpc
);
1288 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, asus_hides_smbus_lpc
);
1289 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, asus_hides_smbus_lpc
);
1290 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, asus_hides_smbus_lpc
);
1291 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, asus_hides_smbus_lpc
);
1292 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801AA_0
, asus_hides_smbus_lpc
);
1293 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_0
, asus_hides_smbus_lpc
);
1294 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801BA_0
, asus_hides_smbus_lpc
);
1295 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_0
, asus_hides_smbus_lpc
);
1296 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801CA_12
, asus_hides_smbus_lpc
);
1297 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801DB_12
, asus_hides_smbus_lpc
);
1298 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82801EB_0
, asus_hides_smbus_lpc
);
1300 /* It appears we just have one such device. If not, we have a warning */
1301 static void __iomem
*asus_rcba_base
;
1302 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev
*dev
)
1306 if (likely(!asus_hides_smbus
))
1308 WARN_ON(asus_rcba_base
);
1310 pci_read_config_dword(dev
, 0xF0, &rcba
);
1311 /* use bits 31:14, 16 kB aligned */
1312 asus_rcba_base
= ioremap_nocache(rcba
& 0xFFFFC000, 0x4000);
1313 if (asus_rcba_base
== NULL
)
1317 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev
*dev
)
1321 if (likely(!asus_hides_smbus
|| !asus_rcba_base
))
1323 /* read the Function Disable register, dword mode only */
1324 val
= readl(asus_rcba_base
+ 0x3418);
1325 writel(val
& 0xFFFFFFF7, asus_rcba_base
+ 0x3418); /* enable the SMBus device */
1328 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev
*dev
)
1330 if (likely(!asus_hides_smbus
|| !asus_rcba_base
))
1332 iounmap(asus_rcba_base
);
1333 asus_rcba_base
= NULL
;
1334 dev_info(&dev
->dev
, "Enabled ICH6/i801 SMBus device\n");
1337 static void asus_hides_smbus_lpc_ich6(struct pci_dev
*dev
)
1339 asus_hides_smbus_lpc_ich6_suspend(dev
);
1340 asus_hides_smbus_lpc_ich6_resume_early(dev
);
1341 asus_hides_smbus_lpc_ich6_resume(dev
);
1343 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6
);
1344 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_suspend
);
1345 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_resume
);
1346 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ICH6_1
, asus_hides_smbus_lpc_ich6_resume_early
);
1349 * SiS 96x south bridge: BIOS typically hides SMBus device...
1351 static void quirk_sis_96x_smbus(struct pci_dev
*dev
)
1354 pci_read_config_byte(dev
, 0x77, &val
);
1356 dev_info(&dev
->dev
, "Enabling SiS 96x SMBus\n");
1357 pci_write_config_byte(dev
, 0x77, val
& ~0x10);
1360 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_961
, quirk_sis_96x_smbus
);
1361 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_962
, quirk_sis_96x_smbus
);
1362 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_963
, quirk_sis_96x_smbus
);
1363 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_LPC
, quirk_sis_96x_smbus
);
1364 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_961
, quirk_sis_96x_smbus
);
1365 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_962
, quirk_sis_96x_smbus
);
1366 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_963
, quirk_sis_96x_smbus
);
1367 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_LPC
, quirk_sis_96x_smbus
);
1370 * ... This is further complicated by the fact that some SiS96x south
1371 * bridges pretend to be 85C503/5513 instead. In that case see if we
1372 * spotted a compatible north bridge to make sure.
1373 * (pci_find_device doesn't work yet)
1375 * We can also enable the sis96x bit in the discovery register..
1377 #define SIS_DETECT_REGISTER 0x40
1379 static void quirk_sis_503(struct pci_dev
*dev
)
1384 pci_read_config_byte(dev
, SIS_DETECT_REGISTER
, ®
);
1385 pci_write_config_byte(dev
, SIS_DETECT_REGISTER
, reg
| (1 << 6));
1386 pci_read_config_word(dev
, PCI_DEVICE_ID
, &devid
);
1387 if (((devid
& 0xfff0) != 0x0960) && (devid
!= 0x0018)) {
1388 pci_write_config_byte(dev
, SIS_DETECT_REGISTER
, reg
);
1393 * Ok, it now shows up as a 96x.. run the 96x quirk by
1394 * hand in case it has already been processed.
1395 * (depends on link order, which is apparently not guaranteed)
1397 dev
->device
= devid
;
1398 quirk_sis_96x_smbus(dev
);
1400 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_503
, quirk_sis_503
);
1401 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI
, PCI_DEVICE_ID_SI_503
, quirk_sis_503
);
1405 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1406 * and MC97 modem controller are disabled when a second PCI soundcard is
1407 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1410 static void asus_hides_ac97_lpc(struct pci_dev
*dev
)
1413 int asus_hides_ac97
= 0;
1415 if (likely(dev
->subsystem_vendor
== PCI_VENDOR_ID_ASUSTEK
)) {
1416 if (dev
->device
== PCI_DEVICE_ID_VIA_8237
)
1417 asus_hides_ac97
= 1;
1420 if (!asus_hides_ac97
)
1423 pci_read_config_byte(dev
, 0x50, &val
);
1425 pci_write_config_byte(dev
, 0x50, val
& (~0xc0));
1426 pci_read_config_byte(dev
, 0x50, &val
);
1428 dev_info(&dev
->dev
, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val
);
1430 dev_info(&dev
->dev
, "Enabled onboard AC97/MC97 devices\n");
1433 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, asus_hides_ac97_lpc
);
1434 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_8237
, asus_hides_ac97_lpc
);
1436 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1439 * If we are using libata we can drive this chip properly but must
1440 * do this early on to make the additional device appear during
1443 static void quirk_jmicron_ata(struct pci_dev
*pdev
)
1445 u32 conf1
, conf5
, class;
1448 /* Only poke fn 0 */
1449 if (PCI_FUNC(pdev
->devfn
))
1452 pci_read_config_dword(pdev
, 0x40, &conf1
);
1453 pci_read_config_dword(pdev
, 0x80, &conf5
);
1455 conf1
&= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1456 conf5
&= ~(1 << 24); /* Clear bit 24 */
1458 switch (pdev
->device
) {
1459 case PCI_DEVICE_ID_JMICRON_JMB360
:
1460 /* The controller should be in single function ahci mode */
1461 conf1
|= 0x0002A100; /* Set 8, 13, 15, 17 */
1464 case PCI_DEVICE_ID_JMICRON_JMB365
:
1465 case PCI_DEVICE_ID_JMICRON_JMB366
:
1466 /* Redirect IDE second PATA port to the right spot */
1469 case PCI_DEVICE_ID_JMICRON_JMB361
:
1470 case PCI_DEVICE_ID_JMICRON_JMB363
:
1471 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1472 /* Set the class codes correctly and then direct IDE 0 */
1473 conf1
|= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1476 case PCI_DEVICE_ID_JMICRON_JMB368
:
1477 /* The controller should be in single function IDE mode */
1478 conf1
|= 0x00C00000; /* Set 22, 23 */
1482 pci_write_config_dword(pdev
, 0x40, conf1
);
1483 pci_write_config_dword(pdev
, 0x80, conf5
);
1485 /* Update pdev accordingly */
1486 pci_read_config_byte(pdev
, PCI_HEADER_TYPE
, &hdr
);
1487 pdev
->hdr_type
= hdr
& 0x7f;
1488 pdev
->multifunction
= !!(hdr
& 0x80);
1490 pci_read_config_dword(pdev
, PCI_CLASS_REVISION
, &class);
1491 pdev
->class = class >> 8;
1493 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB360
, quirk_jmicron_ata
);
1494 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB361
, quirk_jmicron_ata
);
1495 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB363
, quirk_jmicron_ata
);
1496 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB365
, quirk_jmicron_ata
);
1497 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB366
, quirk_jmicron_ata
);
1498 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB368
, quirk_jmicron_ata
);
1499 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB360
, quirk_jmicron_ata
);
1500 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB361
, quirk_jmicron_ata
);
1501 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB363
, quirk_jmicron_ata
);
1502 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB365
, quirk_jmicron_ata
);
1503 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB366
, quirk_jmicron_ata
);
1504 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON
, PCI_DEVICE_ID_JMICRON_JMB368
, quirk_jmicron_ata
);
1508 #ifdef CONFIG_X86_IO_APIC
1509 static void __init
quirk_alder_ioapic(struct pci_dev
*pdev
)
1513 if ((pdev
->class >> 8) != 0xff00)
1516 /* the first BAR is the location of the IO APIC...we must
1517 * not touch this (and it's already covered by the fixmap), so
1518 * forcibly insert it into the resource tree */
1519 if (pci_resource_start(pdev
, 0) && pci_resource_len(pdev
, 0))
1520 insert_resource(&iomem_resource
, &pdev
->resource
[0]);
1522 /* The next five BARs all seem to be rubbish, so just clean
1524 for (i
=1; i
< 6; i
++) {
1525 memset(&pdev
->resource
[i
], 0, sizeof(pdev
->resource
[i
]));
1529 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_EESSC
, quirk_alder_ioapic
);
1532 static void __devinit
quirk_pcie_mch(struct pci_dev
*pdev
)
1537 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7520_MCH
, quirk_pcie_mch
);
1538 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7320_MCH
, quirk_pcie_mch
);
1539 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_E7525_MCH
, quirk_pcie_mch
);
1543 * It's possible for the MSI to get corrupted if shpc and acpi
1544 * are used together on certain PXH-based systems.
1546 static void __devinit
quirk_pcie_pxh(struct pci_dev
*dev
)
1550 dev_warn(&dev
->dev
, "PXH quirk detected; SHPC device MSI disabled\n");
1552 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHD_0
, quirk_pcie_pxh
);
1553 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHD_1
, quirk_pcie_pxh
);
1554 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_pcie_pxh
);
1555 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_pcie_pxh
);
1556 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_pcie_pxh
);
1559 * Some Intel PCI Express chipsets have trouble with downstream
1560 * device power management.
1562 static void quirk_intel_pcie_pm(struct pci_dev
* dev
)
1564 pci_pm_d3_delay
= 120;
1568 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e2, quirk_intel_pcie_pm
);
1569 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e3, quirk_intel_pcie_pm
);
1570 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e4, quirk_intel_pcie_pm
);
1571 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e5, quirk_intel_pcie_pm
);
1572 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e6, quirk_intel_pcie_pm
);
1573 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25e7, quirk_intel_pcie_pm
);
1574 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f7, quirk_intel_pcie_pm
);
1575 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f8, quirk_intel_pcie_pm
);
1576 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25f9, quirk_intel_pcie_pm
);
1577 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x25fa, quirk_intel_pcie_pm
);
1578 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2601, quirk_intel_pcie_pm
);
1579 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2602, quirk_intel_pcie_pm
);
1580 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2603, quirk_intel_pcie_pm
);
1581 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2604, quirk_intel_pcie_pm
);
1582 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2605, quirk_intel_pcie_pm
);
1583 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2606, quirk_intel_pcie_pm
);
1584 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2607, quirk_intel_pcie_pm
);
1585 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2608, quirk_intel_pcie_pm
);
1586 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x2609, quirk_intel_pcie_pm
);
1587 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x260a, quirk_intel_pcie_pm
);
1588 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x260b, quirk_intel_pcie_pm
);
1590 #ifdef CONFIG_X86_IO_APIC
1592 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1593 * remap the original interrupt in the linux kernel to the boot interrupt, so
1594 * that a PCI device's interrupt handler is installed on the boot interrupt
1597 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev
*dev
)
1599 if (noioapicquirk
|| noioapicreroute
)
1602 dev
->irq_reroute_variant
= INTEL_IRQ_REROUTE_VARIANT
;
1603 dev_info(&dev
->dev
, "rerouting interrupts for [%04x:%04x]\n",
1604 dev
->vendor
, dev
->device
);
1606 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_0
, quirk_reroute_to_boot_interrupts_intel
);
1607 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_1
, quirk_reroute_to_boot_interrupts_intel
);
1608 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB2_0
, quirk_reroute_to_boot_interrupts_intel
);
1609 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_reroute_to_boot_interrupts_intel
);
1610 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_reroute_to_boot_interrupts_intel
);
1611 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_reroute_to_boot_interrupts_intel
);
1612 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_0
, quirk_reroute_to_boot_interrupts_intel
);
1613 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_1
, quirk_reroute_to_boot_interrupts_intel
);
1614 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_0
, quirk_reroute_to_boot_interrupts_intel
);
1615 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80333_1
, quirk_reroute_to_boot_interrupts_intel
);
1616 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB2_0
, quirk_reroute_to_boot_interrupts_intel
);
1617 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_0
, quirk_reroute_to_boot_interrupts_intel
);
1618 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXH_1
, quirk_reroute_to_boot_interrupts_intel
);
1619 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_PXHV
, quirk_reroute_to_boot_interrupts_intel
);
1620 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_0
, quirk_reroute_to_boot_interrupts_intel
);
1621 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80332_1
, quirk_reroute_to_boot_interrupts_intel
);
1624 * On some chipsets we can disable the generation of legacy INTx boot
1629 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1630 * 300641-004US, section 5.7.3.
1632 #define INTEL_6300_IOAPIC_ABAR 0x40
1633 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1635 static void quirk_disable_intel_boot_interrupt(struct pci_dev
*dev
)
1637 u16 pci_config_word
;
1642 pci_read_config_word(dev
, INTEL_6300_IOAPIC_ABAR
, &pci_config_word
);
1643 pci_config_word
|= INTEL_6300_DISABLE_BOOT_IRQ
;
1644 pci_write_config_word(dev
, INTEL_6300_IOAPIC_ABAR
, pci_config_word
);
1646 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1647 dev
->vendor
, dev
->device
);
1649 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_10
, quirk_disable_intel_boot_interrupt
);
1650 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_10
, quirk_disable_intel_boot_interrupt
);
1653 * disable boot interrupts on HT-1000
1655 #define BC_HT1000_FEATURE_REG 0x64
1656 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1657 #define BC_HT1000_MAP_IDX 0xC00
1658 #define BC_HT1000_MAP_DATA 0xC01
1660 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev
*dev
)
1662 u32 pci_config_dword
;
1668 pci_read_config_dword(dev
, BC_HT1000_FEATURE_REG
, &pci_config_dword
);
1669 pci_write_config_dword(dev
, BC_HT1000_FEATURE_REG
, pci_config_dword
|
1670 BC_HT1000_PIC_REGS_ENABLE
);
1672 for (irq
= 0x10; irq
< 0x10 + 32; irq
++) {
1673 outb(irq
, BC_HT1000_MAP_IDX
);
1674 outb(0x00, BC_HT1000_MAP_DATA
);
1677 pci_write_config_dword(dev
, BC_HT1000_FEATURE_REG
, pci_config_dword
);
1679 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1680 dev
->vendor
, dev
->device
);
1682 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000SB
, quirk_disable_broadcom_boot_interrupt
);
1683 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000SB
, quirk_disable_broadcom_boot_interrupt
);
1686 * disable boot interrupts on AMD and ATI chipsets
1689 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1690 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1691 * (due to an erratum).
1693 #define AMD_813X_MISC 0x40
1694 #define AMD_813X_NOIOAMODE (1<<0)
1695 #define AMD_813X_REV_B1 0x12
1696 #define AMD_813X_REV_B2 0x13
1698 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev
*dev
)
1700 u32 pci_config_dword
;
1704 if ((dev
->revision
== AMD_813X_REV_B1
) ||
1705 (dev
->revision
== AMD_813X_REV_B2
))
1708 pci_read_config_dword(dev
, AMD_813X_MISC
, &pci_config_dword
);
1709 pci_config_dword
&= ~AMD_813X_NOIOAMODE
;
1710 pci_write_config_dword(dev
, AMD_813X_MISC
, pci_config_dword
);
1712 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1713 dev
->vendor
, dev
->device
);
1715 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1716 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1717 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1718 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
, quirk_disable_amd_813x_boot_interrupt
);
1720 #define AMD_8111_PCI_IRQ_ROUTING 0x56
1722 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev
*dev
)
1724 u16 pci_config_word
;
1729 pci_read_config_word(dev
, AMD_8111_PCI_IRQ_ROUTING
, &pci_config_word
);
1730 if (!pci_config_word
) {
1731 dev_info(&dev
->dev
, "boot interrupts on device [%04x:%04x] "
1732 "already disabled\n", dev
->vendor
, dev
->device
);
1735 pci_write_config_word(dev
, AMD_8111_PCI_IRQ_ROUTING
, 0);
1736 dev_info(&dev
->dev
, "disabled boot interrupts on device [%04x:%04x]\n",
1737 dev
->vendor
, dev
->device
);
1739 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8111_SMBUS
, quirk_disable_amd_8111_boot_interrupt
);
1740 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8111_SMBUS
, quirk_disable_amd_8111_boot_interrupt
);
1741 #endif /* CONFIG_X86_IO_APIC */
1744 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1745 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1746 * Re-allocate the region if needed...
1748 static void __init
quirk_tc86c001_ide(struct pci_dev
*dev
)
1750 struct resource
*r
= &dev
->resource
[0];
1752 if (r
->start
& 0x8) {
1757 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2
,
1758 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE
,
1759 quirk_tc86c001_ide
);
1761 static void __devinit
quirk_netmos(struct pci_dev
*dev
)
1763 unsigned int num_parallel
= (dev
->subsystem_device
& 0xf0) >> 4;
1764 unsigned int num_serial
= dev
->subsystem_device
& 0xf;
1767 * These Netmos parts are multiport serial devices with optional
1768 * parallel ports. Even when parallel ports are present, they
1769 * are identified as class SERIAL, which means the serial driver
1770 * will claim them. To prevent this, mark them as class OTHER.
1771 * These combo devices should be claimed by parport_serial.
1773 * The subdevice ID is of the form 0x00PS, where <P> is the number
1774 * of parallel ports and <S> is the number of serial ports.
1776 switch (dev
->device
) {
1777 case PCI_DEVICE_ID_NETMOS_9835
:
1778 /* Well, this rule doesn't hold for the following 9835 device */
1779 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_IBM
&&
1780 dev
->subsystem_device
== 0x0299)
1782 case PCI_DEVICE_ID_NETMOS_9735
:
1783 case PCI_DEVICE_ID_NETMOS_9745
:
1784 case PCI_DEVICE_ID_NETMOS_9845
:
1785 case PCI_DEVICE_ID_NETMOS_9855
:
1786 if ((dev
->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL
&&
1788 dev_info(&dev
->dev
, "Netmos %04x (%u parallel, "
1789 "%u serial); changing class SERIAL to OTHER "
1790 "(use parport_serial)\n",
1791 dev
->device
, num_parallel
, num_serial
);
1792 dev
->class = (PCI_CLASS_COMMUNICATION_OTHER
<< 8) |
1793 (dev
->class & 0xff);
1797 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS
, PCI_ANY_ID
, quirk_netmos
);
1799 static void __devinit
quirk_e100_interrupt(struct pci_dev
*dev
)
1806 switch (dev
->device
) {
1807 /* PCI IDs taken from drivers/net/e100.c */
1809 case 0x1030 ... 0x1034:
1810 case 0x1038 ... 0x103E:
1811 case 0x1050 ... 0x1057:
1813 case 0x1064 ... 0x106B:
1814 case 0x1091 ... 0x1095:
1827 * Some firmware hands off the e100 with interrupts enabled,
1828 * which can cause a flood of interrupts if packets are
1829 * received before the driver attaches to the device. So
1830 * disable all e100 interrupts here. The driver will
1831 * re-enable them when it's ready.
1833 pci_read_config_word(dev
, PCI_COMMAND
, &command
);
1835 if (!(command
& PCI_COMMAND_MEMORY
) || !pci_resource_start(dev
, 0))
1839 * Check that the device is in the D0 power state. If it's not,
1840 * there is no point to look any further.
1842 pm
= pci_find_capability(dev
, PCI_CAP_ID_PM
);
1844 pci_read_config_word(dev
, pm
+ PCI_PM_CTRL
, &pmcsr
);
1845 if ((pmcsr
& PCI_PM_CTRL_STATE_MASK
) != PCI_D0
)
1849 /* Convert from PCI bus to resource space. */
1850 csr
= ioremap(pci_resource_start(dev
, 0), 8);
1852 dev_warn(&dev
->dev
, "Can't map e100 registers\n");
1856 cmd_hi
= readb(csr
+ 3);
1858 dev_warn(&dev
->dev
, "Firmware left e100 interrupts enabled; "
1865 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
, quirk_e100_interrupt
);
1868 * The 82575 and 82598 may experience data corruption issues when transitioning
1869 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1871 static void __devinit
quirk_disable_aspm_l0s(struct pci_dev
*dev
)
1873 dev_info(&dev
->dev
, "Disabling L0s\n");
1874 pci_disable_link_state(dev
, PCIE_LINK_STATE_L0S
);
1876 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10a7, quirk_disable_aspm_l0s
);
1877 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10a9, quirk_disable_aspm_l0s
);
1878 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10b6, quirk_disable_aspm_l0s
);
1879 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c6, quirk_disable_aspm_l0s
);
1880 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c7, quirk_disable_aspm_l0s
);
1881 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10c8, quirk_disable_aspm_l0s
);
1882 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10d6, quirk_disable_aspm_l0s
);
1883 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10db, quirk_disable_aspm_l0s
);
1884 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10dd, quirk_disable_aspm_l0s
);
1885 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10e1, quirk_disable_aspm_l0s
);
1886 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10ec, quirk_disable_aspm_l0s
);
1887 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10f1, quirk_disable_aspm_l0s
);
1888 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x10f4, quirk_disable_aspm_l0s
);
1889 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1508, quirk_disable_aspm_l0s
);
1891 static void __devinit
fixup_rev1_53c810(struct pci_dev
* dev
)
1893 /* rev 1 ncr53c810 chips don't set the class at all which means
1894 * they don't get their resources remapped. Fix that here.
1897 if (dev
->class == PCI_CLASS_NOT_DEFINED
) {
1898 dev_info(&dev
->dev
, "NCR 53c810 rev 1 detected; setting PCI class\n");
1899 dev
->class = PCI_CLASS_STORAGE_SCSI
;
1902 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR
, PCI_DEVICE_ID_NCR_53C810
, fixup_rev1_53c810
);
1904 /* Enable 1k I/O space granularity on the Intel P64H2 */
1905 static void __devinit
quirk_p64h2_1k_io(struct pci_dev
*dev
)
1908 u8 io_base_lo
, io_limit_lo
;
1909 unsigned long base
, limit
;
1910 struct resource
*res
= dev
->resource
+ PCI_BRIDGE_RESOURCES
;
1912 pci_read_config_word(dev
, 0x40, &en1k
);
1915 dev_info(&dev
->dev
, "Enable I/O Space to 1KB granularity\n");
1917 pci_read_config_byte(dev
, PCI_IO_BASE
, &io_base_lo
);
1918 pci_read_config_byte(dev
, PCI_IO_LIMIT
, &io_limit_lo
);
1919 base
= (io_base_lo
& (PCI_IO_RANGE_MASK
| 0x0c)) << 8;
1920 limit
= (io_limit_lo
& (PCI_IO_RANGE_MASK
| 0x0c)) << 8;
1922 if (base
<= limit
) {
1924 res
->end
= limit
+ 0x3ff;
1928 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x1460, quirk_p64h2_1k_io
);
1930 /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1931 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1932 * in drivers/pci/setup-bus.c
1934 static void __devinit
quirk_p64h2_1k_io_fix_iobl(struct pci_dev
*dev
)
1936 u16 en1k
, iobl_adr
, iobl_adr_1k
;
1937 struct resource
*res
= dev
->resource
+ PCI_BRIDGE_RESOURCES
;
1939 pci_read_config_word(dev
, 0x40, &en1k
);
1942 pci_read_config_word(dev
, PCI_IO_BASE
, &iobl_adr
);
1944 iobl_adr_1k
= iobl_adr
| (res
->start
>> 8) | (res
->end
& 0xfc00);
1946 if (iobl_adr
!= iobl_adr_1k
) {
1947 dev_info(&dev
->dev
, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
1948 iobl_adr
,iobl_adr_1k
);
1949 pci_write_config_word(dev
, PCI_IO_BASE
, iobl_adr_1k
);
1953 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL
, 0x1460, quirk_p64h2_1k_io_fix_iobl
);
1955 /* Under some circumstances, AER is not linked with extended capabilities.
1956 * Force it to be linked by setting the corresponding control bit in the
1959 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev
*dev
)
1962 if (pci_read_config_byte(dev
, 0xf41, &b
) == 0) {
1964 pci_write_config_byte(dev
, 0xf41, b
| 0x20);
1966 "Linking AER extended capability\n");
1970 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
1971 quirk_nvidia_ck804_pcie_aer_ext_cap
);
1972 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
1973 quirk_nvidia_ck804_pcie_aer_ext_cap
);
1975 static void __devinit
quirk_via_cx700_pci_parking_caching(struct pci_dev
*dev
)
1978 * Disable PCI Bus Parking and PCI Master read caching on CX700
1979 * which causes unspecified timing errors with a VT6212L on the PCI
1980 * bus leading to USB2.0 packet loss. The defaults are that these
1981 * features are turned off but some BIOSes turn them on.
1985 if (pci_read_config_byte(dev
, 0x76, &b
) == 0) {
1987 /* Turn off PCI Bus Parking */
1988 pci_write_config_byte(dev
, 0x76, b
^ 0x40);
1991 "Disabling VIA CX700 PCI parking\n");
1995 if (pci_read_config_byte(dev
, 0x72, &b
) == 0) {
1997 /* Turn off PCI Master read caching */
1998 pci_write_config_byte(dev
, 0x72, 0x0);
2000 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2001 pci_write_config_byte(dev
, 0x75, 0x1);
2003 /* Disable "Read FIFO Timer" */
2004 pci_write_config_byte(dev
, 0x77, 0x0);
2007 "Disabling VIA CX700 PCI caching\n");
2011 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA
, 0x324e, quirk_via_cx700_pci_parking_caching
);
2014 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2015 * VPD end tag will hang the device. This problem was initially
2016 * observed when a vpd entry was created in sysfs
2017 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2018 * will dump 32k of data. Reading a full 32k will cause an access
2019 * beyond the VPD end tag causing the device to hang. Once the device
2020 * is hung, the bnx2 driver will not be able to reset the device.
2021 * We believe that it is legal to read beyond the end tag and
2022 * therefore the solution is to limit the read/write length.
2024 static void __devinit
quirk_brcm_570x_limit_vpd(struct pci_dev
*dev
)
2027 * Only disable the VPD capability for 5706, 5706S, 5708,
2028 * 5708S and 5709 rev. A
2030 if ((dev
->device
== PCI_DEVICE_ID_NX2_5706
) ||
2031 (dev
->device
== PCI_DEVICE_ID_NX2_5706S
) ||
2032 (dev
->device
== PCI_DEVICE_ID_NX2_5708
) ||
2033 (dev
->device
== PCI_DEVICE_ID_NX2_5708S
) ||
2034 ((dev
->device
== PCI_DEVICE_ID_NX2_5709
) &&
2035 (dev
->revision
& 0xf0) == 0x0)) {
2037 dev
->vpd
->len
= 0x80;
2041 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2042 PCI_DEVICE_ID_NX2_5706
,
2043 quirk_brcm_570x_limit_vpd
);
2044 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2045 PCI_DEVICE_ID_NX2_5706S
,
2046 quirk_brcm_570x_limit_vpd
);
2047 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2048 PCI_DEVICE_ID_NX2_5708
,
2049 quirk_brcm_570x_limit_vpd
);
2050 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2051 PCI_DEVICE_ID_NX2_5708S
,
2052 quirk_brcm_570x_limit_vpd
);
2053 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2054 PCI_DEVICE_ID_NX2_5709
,
2055 quirk_brcm_570x_limit_vpd
);
2056 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2057 PCI_DEVICE_ID_NX2_5709S
,
2058 quirk_brcm_570x_limit_vpd
);
2060 /* Originally in EDAC sources for i82875P:
2061 * Intel tells BIOS developers to hide device 6 which
2062 * configures the overflow device access containing
2063 * the DRBs - this is where we expose device 6.
2064 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2066 static void __devinit
quirk_unhide_mch_dev6(struct pci_dev
*dev
)
2070 if (pci_read_config_byte(dev
, 0xF4, ®
) == 0 && !(reg
& 0x02)) {
2071 dev_info(&dev
->dev
, "Enabling MCH 'Overflow' Device\n");
2072 pci_write_config_byte(dev
, 0xF4, reg
| 0x02);
2076 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82865_HB
,
2077 quirk_unhide_mch_dev6
);
2078 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82875_HB
,
2079 quirk_unhide_mch_dev6
);
2082 #ifdef CONFIG_PCI_MSI
2083 /* Some chipsets do not support MSI. We cannot easily rely on setting
2084 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2085 * some other busses controlled by the chipset even if Linux is not
2086 * aware of it. Instead of setting the flag on all busses in the
2087 * machine, simply disable MSI globally.
2089 static void __init
quirk_disable_all_msi(struct pci_dev
*dev
)
2092 dev_warn(&dev
->dev
, "MSI quirk detected; MSI disabled\n");
2094 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE
, quirk_disable_all_msi
);
2095 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS400_200
, quirk_disable_all_msi
);
2096 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS480
, quirk_disable_all_msi
);
2097 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3336
, quirk_disable_all_msi
);
2098 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3351
, quirk_disable_all_msi
);
2099 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA
, PCI_DEVICE_ID_VIA_VT3364
, quirk_disable_all_msi
);
2101 /* Disable MSI on chipsets that are known to not support it */
2102 static void __devinit
quirk_disable_msi(struct pci_dev
*dev
)
2104 if (dev
->subordinate
) {
2105 dev_warn(&dev
->dev
, "MSI quirk detected; "
2106 "subordinate MSI disabled\n");
2107 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2110 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8131_BRIDGE
, quirk_disable_msi
);
2112 /* Go through the list of Hypertransport capabilities and
2113 * return 1 if a HT MSI capability is found and enabled */
2114 static int __devinit
msi_ht_cap_enabled(struct pci_dev
*dev
)
2118 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2119 while (pos
&& ttl
--) {
2122 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2125 dev_info(&dev
->dev
, "Found %s HT MSI Mapping\n",
2126 flags
& HT_MSI_FLAGS_ENABLE
?
2127 "enabled" : "disabled");
2128 return (flags
& HT_MSI_FLAGS_ENABLE
) != 0;
2131 pos
= pci_find_next_ht_capability(dev
, pos
,
2132 HT_CAPTYPE_MSI_MAPPING
);
2137 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2138 static void __devinit
quirk_msi_ht_cap(struct pci_dev
*dev
)
2140 if (dev
->subordinate
&& !msi_ht_cap_enabled(dev
)) {
2141 dev_warn(&dev
->dev
, "MSI quirk detected; "
2142 "subordinate MSI disabled\n");
2143 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2146 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE
,
2149 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
2150 * MSI are supported if the MSI capability set in any of these mappings.
2152 static void __devinit
quirk_nvidia_ck804_msi_ht_cap(struct pci_dev
*dev
)
2154 struct pci_dev
*pdev
;
2156 if (!dev
->subordinate
)
2159 /* check HT MSI cap on this chipset and the root one.
2160 * a single one having MSI is enough to be sure that MSI are supported.
2162 pdev
= pci_get_slot(dev
->bus
, 0);
2165 if (!msi_ht_cap_enabled(dev
) && !msi_ht_cap_enabled(pdev
)) {
2166 dev_warn(&dev
->dev
, "MSI quirk detected; "
2167 "subordinate MSI disabled\n");
2168 dev
->subordinate
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
2172 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_DEVICE_ID_NVIDIA_CK804_PCIE
,
2173 quirk_nvidia_ck804_msi_ht_cap
);
2175 /* Force enable MSI mapping capability on HT bridges */
2176 static void __devinit
ht_enable_msi_mapping(struct pci_dev
*dev
)
2180 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2181 while (pos
&& ttl
--) {
2184 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2186 dev_info(&dev
->dev
, "Enabling HT MSI Mapping\n");
2188 pci_write_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2189 flags
| HT_MSI_FLAGS_ENABLE
);
2191 pos
= pci_find_next_ht_capability(dev
, pos
,
2192 HT_CAPTYPE_MSI_MAPPING
);
2195 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS
,
2196 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB
,
2197 ht_enable_msi_mapping
);
2199 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD
, PCI_DEVICE_ID_AMD_8132_BRIDGE
,
2200 ht_enable_msi_mapping
);
2202 /* The P5N32-SLI Premium motherboard from Asus has a problem with msi
2203 * for the MCP55 NIC. It is not yet determined whether the msi problem
2204 * also affects other devices. As for now, turn off msi for this device.
2206 static void __devinit
nvenet_msi_disable(struct pci_dev
*dev
)
2208 if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
2210 "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
2214 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA
,
2215 PCI_DEVICE_ID_NVIDIA_NVENET_15
,
2216 nvenet_msi_disable
);
2218 static int __devinit
ht_check_msi_mapping(struct pci_dev
*dev
)
2223 /* check if there is HT MSI cap or enabled on this device */
2224 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2225 while (pos
&& ttl
--) {
2230 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2232 if (flags
& HT_MSI_FLAGS_ENABLE
) {
2239 pos
= pci_find_next_ht_capability(dev
, pos
,
2240 HT_CAPTYPE_MSI_MAPPING
);
2246 static int __devinit
host_bridge_with_leaf(struct pci_dev
*host_bridge
)
2248 struct pci_dev
*dev
;
2253 dev_no
= host_bridge
->devfn
>> 3;
2254 for (i
= dev_no
+ 1; i
< 0x20; i
++) {
2255 dev
= pci_get_slot(host_bridge
->bus
, PCI_DEVFN(i
, 0));
2259 /* found next host bridge ?*/
2260 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_SLAVE
);
2266 if (ht_check_msi_mapping(dev
)) {
2277 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2278 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2280 static int __devinit
is_end_of_ht_chain(struct pci_dev
*dev
)
2286 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_SLAVE
);
2291 pci_read_config_word(dev
, pos
+ PCI_CAP_FLAGS
, &flags
);
2293 ctrl_off
= ((flags
>> 10) & 1) ?
2294 PCI_HT_CAP_SLAVE_CTRL0
: PCI_HT_CAP_SLAVE_CTRL1
;
2295 pci_read_config_word(dev
, pos
+ ctrl_off
, &ctrl
);
2297 if (ctrl
& (1 << 6))
2304 static void __devinit
nv_ht_enable_msi_mapping(struct pci_dev
*dev
)
2306 struct pci_dev
*host_bridge
;
2311 dev_no
= dev
->devfn
>> 3;
2312 for (i
= dev_no
; i
>= 0; i
--) {
2313 host_bridge
= pci_get_slot(dev
->bus
, PCI_DEVFN(i
, 0));
2317 pos
= pci_find_ht_capability(host_bridge
, HT_CAPTYPE_SLAVE
);
2322 pci_dev_put(host_bridge
);
2328 /* don't enable end_device/host_bridge with leaf directly here */
2329 if (host_bridge
== dev
&& is_end_of_ht_chain(host_bridge
) &&
2330 host_bridge_with_leaf(host_bridge
))
2333 /* root did that ! */
2334 if (msi_ht_cap_enabled(host_bridge
))
2337 ht_enable_msi_mapping(dev
);
2340 pci_dev_put(host_bridge
);
2343 static void __devinit
ht_disable_msi_mapping(struct pci_dev
*dev
)
2347 pos
= pci_find_ht_capability(dev
, HT_CAPTYPE_MSI_MAPPING
);
2348 while (pos
&& ttl
--) {
2351 if (pci_read_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2353 dev_info(&dev
->dev
, "Disabling HT MSI Mapping\n");
2355 pci_write_config_byte(dev
, pos
+ HT_MSI_FLAGS
,
2356 flags
& ~HT_MSI_FLAGS_ENABLE
);
2358 pos
= pci_find_next_ht_capability(dev
, pos
,
2359 HT_CAPTYPE_MSI_MAPPING
);
2363 static void __devinit
__nv_msi_ht_cap_quirk(struct pci_dev
*dev
, int all
)
2365 struct pci_dev
*host_bridge
;
2369 /* check if there is HT MSI cap or enabled on this device */
2370 found
= ht_check_msi_mapping(dev
);
2377 * HT MSI mapping should be disabled on devices that are below
2378 * a non-Hypertransport host bridge. Locate the host bridge...
2380 host_bridge
= pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2381 if (host_bridge
== NULL
) {
2383 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2387 pos
= pci_find_ht_capability(host_bridge
, HT_CAPTYPE_SLAVE
);
2389 /* Host bridge is to HT */
2391 /* it is not enabled, try to enable it */
2393 ht_enable_msi_mapping(dev
);
2395 nv_ht_enable_msi_mapping(dev
);
2400 /* HT MSI is not enabled */
2404 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2405 ht_disable_msi_mapping(dev
);
2408 static void __devinit
nv_msi_ht_cap_quirk_all(struct pci_dev
*dev
)
2410 return __nv_msi_ht_cap_quirk(dev
, 1);
2413 static void __devinit
nv_msi_ht_cap_quirk_leaf(struct pci_dev
*dev
)
2415 return __nv_msi_ht_cap_quirk(dev
, 0);
2418 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_leaf
);
2419 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_leaf
);
2421 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_all
);
2422 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL
, PCI_ANY_ID
, nv_msi_ht_cap_quirk_all
);
2424 static void __devinit
quirk_msi_intx_disable_bug(struct pci_dev
*dev
)
2426 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2428 static void __devinit
quirk_msi_intx_disable_ati_bug(struct pci_dev
*dev
)
2432 /* SB700 MSI issue will be fixed at HW level from revision A21,
2433 * we need check PCI REVISION ID of SMBus controller to get SB700
2436 p
= pci_get_device(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_SBX00_SMBUS
,
2441 if ((p
->revision
< 0x3B) && (p
->revision
>= 0x30))
2442 dev
->dev_flags
|= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
;
2445 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2446 PCI_DEVICE_ID_TIGON3_5780
,
2447 quirk_msi_intx_disable_bug
);
2448 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2449 PCI_DEVICE_ID_TIGON3_5780S
,
2450 quirk_msi_intx_disable_bug
);
2451 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2452 PCI_DEVICE_ID_TIGON3_5714
,
2453 quirk_msi_intx_disable_bug
);
2454 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2455 PCI_DEVICE_ID_TIGON3_5714S
,
2456 quirk_msi_intx_disable_bug
);
2457 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2458 PCI_DEVICE_ID_TIGON3_5715
,
2459 quirk_msi_intx_disable_bug
);
2460 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM
,
2461 PCI_DEVICE_ID_TIGON3_5715S
,
2462 quirk_msi_intx_disable_bug
);
2464 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4390,
2465 quirk_msi_intx_disable_ati_bug
);
2466 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4391,
2467 quirk_msi_intx_disable_ati_bug
);
2468 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4392,
2469 quirk_msi_intx_disable_ati_bug
);
2470 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4393,
2471 quirk_msi_intx_disable_ati_bug
);
2472 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4394,
2473 quirk_msi_intx_disable_ati_bug
);
2475 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4373,
2476 quirk_msi_intx_disable_bug
);
2477 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4374,
2478 quirk_msi_intx_disable_bug
);
2479 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI
, 0x4375,
2480 quirk_msi_intx_disable_bug
);
2482 #endif /* CONFIG_PCI_MSI */
2484 #ifdef CONFIG_PCI_IOV
2487 * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
2488 * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
2489 * old Flash Memory Space.
2491 static void __devinit
quirk_i82576_sriov(struct pci_dev
*dev
)
2494 u32 bar
, start
, size
;
2496 if (PAGE_SIZE
> 0x10000)
2499 flags
= pci_resource_flags(dev
, 0);
2500 if ((flags
& PCI_BASE_ADDRESS_SPACE
) !=
2501 PCI_BASE_ADDRESS_SPACE_MEMORY
||
2502 (flags
& PCI_BASE_ADDRESS_MEM_TYPE_MASK
) !=
2503 PCI_BASE_ADDRESS_MEM_TYPE_32
)
2506 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_SRIOV
);
2510 pci_read_config_dword(dev
, pos
+ PCI_SRIOV_BAR
, &bar
);
2511 if (bar
& PCI_BASE_ADDRESS_MEM_MASK
)
2514 start
= pci_resource_start(dev
, 1);
2515 size
= pci_resource_len(dev
, 1);
2516 if (!start
|| size
!= 0x400000 || start
& (size
- 1))
2519 pci_resource_flags(dev
, 1) = 0;
2520 pci_write_config_dword(dev
, PCI_BASE_ADDRESS_1
, 0);
2521 pci_write_config_dword(dev
, pos
+ PCI_SRIOV_BAR
, start
);
2522 pci_write_config_dword(dev
, pos
+ PCI_SRIOV_BAR
+ 12, start
+ size
/ 2);
2524 dev_info(&dev
->dev
, "use Flash Memory Space for SR-IOV BARs\n");
2526 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x10c9, quirk_i82576_sriov
);
2527 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x10e6, quirk_i82576_sriov
);
2528 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x10e7, quirk_i82576_sriov
);
2529 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x10e8, quirk_i82576_sriov
);
2530 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x150a, quirk_i82576_sriov
);
2531 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x150d, quirk_i82576_sriov
);
2532 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, 0x1518, quirk_i82576_sriov
);
2534 #endif /* CONFIG_PCI_IOV */
2537 * This is a quirk for the Ricoh MMC controller found as a part of
2538 * some mulifunction chips.
2540 * This is very similiar and based on the ricoh_mmc driver written by
2541 * Philip Langdale. Thank you for these magic sequences.
2543 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2544 * and one or both of cardbus or firewire.
2546 * It happens that they implement SD and MMC
2547 * support as separate controllers (and PCI functions). The linux SDHCI
2548 * driver supports MMC cards but the chip detects MMC cards in hardware
2549 * and directs them to the MMC controller - so the SDHCI driver never sees
2552 * To get around this, we must disable the useless MMC controller.
2553 * At that point, the SDHCI controller will start seeing them
2554 * It seems to be the case that the relevant PCI registers to deactivate the
2555 * MMC controller live on PCI function 0, which might be the cardbus controller
2556 * or the firewire controller, depending on the particular chip in question
2558 * This has to be done early, because as soon as we disable the MMC controller
2559 * other pci functions shift up one level, e.g. function #2 becomes function
2560 * #1, and this will confuse the pci core.
2563 #ifdef CONFIG_MMC_RICOH_MMC
2564 static void ricoh_mmc_fixup_rl5c476(struct pci_dev
*dev
)
2566 /* disable via cardbus interface */
2571 /* disable must be done via function #0 */
2572 if (PCI_FUNC(dev
->devfn
))
2575 pci_read_config_byte(dev
, 0xB7, &disable
);
2579 pci_read_config_byte(dev
, 0x8E, &write_enable
);
2580 pci_write_config_byte(dev
, 0x8E, 0xAA);
2581 pci_read_config_byte(dev
, 0x8D, &write_target
);
2582 pci_write_config_byte(dev
, 0x8D, 0xB7);
2583 pci_write_config_byte(dev
, 0xB7, disable
| 0x02);
2584 pci_write_config_byte(dev
, 0x8E, write_enable
);
2585 pci_write_config_byte(dev
, 0x8D, write_target
);
2587 dev_notice(&dev
->dev
, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2588 dev_notice(&dev
->dev
, "MMC cards are now supported by standard SDHCI controller\n");
2590 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_RL5C476
, ricoh_mmc_fixup_rl5c476
);
2591 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_RL5C476
, ricoh_mmc_fixup_rl5c476
);
2593 static void ricoh_mmc_fixup_r5c832(struct pci_dev
*dev
)
2595 /* disable via firewire interface */
2599 /* disable must be done via function #0 */
2600 if (PCI_FUNC(dev
->devfn
))
2603 pci_read_config_byte(dev
, 0xCB, &disable
);
2608 pci_read_config_byte(dev
, 0xCA, &write_enable
);
2609 pci_write_config_byte(dev
, 0xCA, 0x57);
2610 pci_write_config_byte(dev
, 0xCB, disable
| 0x02);
2611 pci_write_config_byte(dev
, 0xCA, write_enable
);
2613 dev_notice(&dev
->dev
, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2614 dev_notice(&dev
->dev
, "MMC cards are now supported by standard SDHCI controller\n");
2616 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5C832
, ricoh_mmc_fixup_r5c832
);
2617 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH
, PCI_DEVICE_ID_RICOH_R5C832
, ricoh_mmc_fixup_r5c832
);
2618 #endif /*CONFIG_MMC_RICOH_MMC*/
2621 static void pci_do_fixups(struct pci_dev
*dev
, struct pci_fixup
*f
,
2622 struct pci_fixup
*end
)
2625 if ((f
->vendor
== dev
->vendor
|| f
->vendor
== (u16
) PCI_ANY_ID
) &&
2626 (f
->device
== dev
->device
|| f
->device
== (u16
) PCI_ANY_ID
)) {
2627 dev_dbg(&dev
->dev
, "calling %pF\n", f
->hook
);
2634 extern struct pci_fixup __start_pci_fixups_early
[];
2635 extern struct pci_fixup __end_pci_fixups_early
[];
2636 extern struct pci_fixup __start_pci_fixups_header
[];
2637 extern struct pci_fixup __end_pci_fixups_header
[];
2638 extern struct pci_fixup __start_pci_fixups_final
[];
2639 extern struct pci_fixup __end_pci_fixups_final
[];
2640 extern struct pci_fixup __start_pci_fixups_enable
[];
2641 extern struct pci_fixup __end_pci_fixups_enable
[];
2642 extern struct pci_fixup __start_pci_fixups_resume
[];
2643 extern struct pci_fixup __end_pci_fixups_resume
[];
2644 extern struct pci_fixup __start_pci_fixups_resume_early
[];
2645 extern struct pci_fixup __end_pci_fixups_resume_early
[];
2646 extern struct pci_fixup __start_pci_fixups_suspend
[];
2647 extern struct pci_fixup __end_pci_fixups_suspend
[];
2650 void pci_fixup_device(enum pci_fixup_pass pass
, struct pci_dev
*dev
)
2652 struct pci_fixup
*start
, *end
;
2655 case pci_fixup_early
:
2656 start
= __start_pci_fixups_early
;
2657 end
= __end_pci_fixups_early
;
2660 case pci_fixup_header
:
2661 start
= __start_pci_fixups_header
;
2662 end
= __end_pci_fixups_header
;
2665 case pci_fixup_final
:
2666 start
= __start_pci_fixups_final
;
2667 end
= __end_pci_fixups_final
;
2670 case pci_fixup_enable
:
2671 start
= __start_pci_fixups_enable
;
2672 end
= __end_pci_fixups_enable
;
2675 case pci_fixup_resume
:
2676 start
= __start_pci_fixups_resume
;
2677 end
= __end_pci_fixups_resume
;
2680 case pci_fixup_resume_early
:
2681 start
= __start_pci_fixups_resume_early
;
2682 end
= __end_pci_fixups_resume_early
;
2685 case pci_fixup_suspend
:
2686 start
= __start_pci_fixups_suspend
;
2687 end
= __end_pci_fixups_suspend
;
2691 /* stupid compiler warning, you would think with an enum... */
2694 pci_do_fixups(dev
, start
, end
);
2696 EXPORT_SYMBOL(pci_fixup_device
);
2698 static int __init
pci_apply_final_quirks(void)
2700 struct pci_dev
*dev
= NULL
;
2704 if (pci_cache_line_size
)
2705 printk(KERN_DEBUG
"PCI: CLS %u bytes\n",
2706 pci_cache_line_size
<< 2);
2708 while ((dev
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev
)) != NULL
) {
2709 pci_fixup_device(pci_fixup_final
, dev
);
2711 * If arch hasn't set it explicitly yet, use the CLS
2712 * value shared by all PCI devices. If there's a
2713 * mismatch, fall back to the default value.
2715 if (!pci_cache_line_size
) {
2716 pci_read_config_byte(dev
, PCI_CACHE_LINE_SIZE
, &tmp
);
2719 if (!tmp
|| cls
== tmp
)
2722 printk(KERN_DEBUG
"PCI: CLS mismatch (%u != %u), "
2723 "using %u bytes\n", cls
<< 2, tmp
<< 2,
2724 pci_dfl_cache_line_size
<< 2);
2725 pci_cache_line_size
= pci_dfl_cache_line_size
;
2728 if (!pci_cache_line_size
) {
2729 printk(KERN_DEBUG
"PCI: CLS %u bytes, default %u\n",
2730 cls
<< 2, pci_dfl_cache_line_size
<< 2);
2731 pci_cache_line_size
= cls
? cls
: pci_dfl_cache_line_size
;
2737 fs_initcall_sync(pci_apply_final_quirks
);
2740 * Followings are device-specific reset methods which can be used to
2741 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
2744 static int reset_intel_generic_dev(struct pci_dev
*dev
, int probe
)
2748 /* only implement PCI_CLASS_SERIAL_USB at present */
2749 if (dev
->class == PCI_CLASS_SERIAL_USB
) {
2750 pos
= pci_find_capability(dev
, PCI_CAP_ID_VNDR
);
2757 pci_write_config_byte(dev
, pos
+ 0x4, 1);
2766 static int reset_intel_82599_sfp_virtfn(struct pci_dev
*dev
, int probe
)
2770 pos
= pci_find_capability(dev
, PCI_CAP_ID_EXP
);
2777 pci_write_config_word(dev
, pos
+ PCI_EXP_DEVCTL
,
2778 PCI_EXP_DEVCTL_BCR_FLR
);
2784 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
2786 static const struct pci_dev_reset_methods pci_dev_reset_methods
[] = {
2787 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82599_SFP_VF
,
2788 reset_intel_82599_sfp_virtfn
},
2789 { PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
,
2790 reset_intel_generic_dev
},
2794 int pci_dev_specific_reset(struct pci_dev
*dev
, int probe
)
2796 const struct pci_dev_reset_methods
*i
;
2798 for (i
= pci_dev_reset_methods
; i
->reset
; i
++) {
2799 if ((i
->vendor
== dev
->vendor
||
2800 i
->vendor
== (u16
)PCI_ANY_ID
) &&
2801 (i
->device
== dev
->device
||
2802 i
->device
== (u16
)PCI_ANY_ID
))
2803 return i
->reset(dev
, probe
);