2 * Device driver for Microgate SyncLink GT serial adapters.
4 * written by Paul Fulghum for Microgate Corporation
7 * Microgate and SyncLink are trademarks of Microgate Corporation
9 * This code is released under the GNU General Public License (GPL)
11 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
12 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
13 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
14 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
15 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
16 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
17 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
18 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
19 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
20 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
21 * OF THE POSSIBILITY OF SUCH DAMAGE.
25 * DEBUG OUTPUT DEFINITIONS
27 * uncomment lines below to enable specific types of debug output
29 * DBGINFO information - most verbose output
30 * DBGERR serious errors
31 * DBGBH bottom half service routine debugging
32 * DBGISR interrupt service routine debugging
33 * DBGDATA output receive and transmit data
34 * DBGTBUF output transmit DMA buffers and registers
35 * DBGRBUF output receive DMA buffers and registers
38 #define DBGINFO(fmt) if (debug_level >= DEBUG_LEVEL_INFO) printk fmt
39 #define DBGERR(fmt) if (debug_level >= DEBUG_LEVEL_ERROR) printk fmt
40 #define DBGBH(fmt) if (debug_level >= DEBUG_LEVEL_BH) printk fmt
41 #define DBGISR(fmt) if (debug_level >= DEBUG_LEVEL_ISR) printk fmt
42 #define DBGDATA(info, buf, size, label) if (debug_level >= DEBUG_LEVEL_DATA) trace_block((info), (buf), (size), (label))
43 /*#define DBGTBUF(info) dump_tbufs(info)*/
44 /*#define DBGRBUF(info) dump_rbufs(info)*/
47 #include <linux/module.h>
48 #include <linux/errno.h>
49 #include <linux/signal.h>
50 #include <linux/sched.h>
51 #include <linux/timer.h>
52 #include <linux/interrupt.h>
53 #include <linux/pci.h>
54 #include <linux/tty.h>
55 #include <linux/tty_flip.h>
56 #include <linux/serial.h>
57 #include <linux/major.h>
58 #include <linux/string.h>
59 #include <linux/fcntl.h>
60 #include <linux/ptrace.h>
61 #include <linux/ioport.h>
63 #include <linux/seq_file.h>
64 #include <linux/slab.h>
65 #include <linux/netdevice.h>
66 #include <linux/vmalloc.h>
67 #include <linux/init.h>
68 #include <linux/delay.h>
69 #include <linux/ioctl.h>
70 #include <linux/termios.h>
71 #include <linux/bitops.h>
72 #include <linux/workqueue.h>
73 #include <linux/hdlc.h>
74 #include <linux/synclink.h>
79 #include <asm/types.h>
80 #include <asm/uaccess.h>
82 #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_GT_MODULE))
83 #define SYNCLINK_GENERIC_HDLC 1
85 #define SYNCLINK_GENERIC_HDLC 0
89 * module identification
91 static char *driver_name
= "SyncLink GT";
92 static char *tty_driver_name
= "synclink_gt";
93 static char *tty_dev_prefix
= "ttySLG";
94 MODULE_LICENSE("GPL");
95 #define MGSL_MAGIC 0x5401
96 #define MAX_DEVICES 32
98 static struct pci_device_id pci_table
[] = {
99 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
100 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT2_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
101 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT4_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
102 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_AC_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
103 {0,}, /* terminate list */
105 MODULE_DEVICE_TABLE(pci
, pci_table
);
107 static int init_one(struct pci_dev
*dev
,const struct pci_device_id
*ent
);
108 static void remove_one(struct pci_dev
*dev
);
109 static struct pci_driver pci_driver
= {
110 .name
= "synclink_gt",
111 .id_table
= pci_table
,
113 .remove
= remove_one
,
116 static bool pci_registered
;
119 * module configuration and status
121 static struct slgt_info
*slgt_device_list
;
122 static int slgt_device_count
;
125 static int debug_level
;
126 static int maxframe
[MAX_DEVICES
];
128 module_param(ttymajor
, int, 0);
129 module_param(debug_level
, int, 0);
130 module_param_array(maxframe
, int, NULL
, 0);
132 MODULE_PARM_DESC(ttymajor
, "TTY major device number override: 0=auto assigned");
133 MODULE_PARM_DESC(debug_level
, "Debug syslog output: 0=disabled, 1 to 5=increasing detail");
134 MODULE_PARM_DESC(maxframe
, "Maximum frame size used by device (4096 to 65535)");
137 * tty support and callbacks
139 static struct tty_driver
*serial_driver
;
141 static int open(struct tty_struct
*tty
, struct file
* filp
);
142 static void close(struct tty_struct
*tty
, struct file
* filp
);
143 static void hangup(struct tty_struct
*tty
);
144 static void set_termios(struct tty_struct
*tty
, struct ktermios
*old_termios
);
146 static int write(struct tty_struct
*tty
, const unsigned char *buf
, int count
);
147 static int put_char(struct tty_struct
*tty
, unsigned char ch
);
148 static void send_xchar(struct tty_struct
*tty
, char ch
);
149 static void wait_until_sent(struct tty_struct
*tty
, int timeout
);
150 static int write_room(struct tty_struct
*tty
);
151 static void flush_chars(struct tty_struct
*tty
);
152 static void flush_buffer(struct tty_struct
*tty
);
153 static void tx_hold(struct tty_struct
*tty
);
154 static void tx_release(struct tty_struct
*tty
);
156 static int ioctl(struct tty_struct
*tty
, unsigned int cmd
, unsigned long arg
);
157 static int chars_in_buffer(struct tty_struct
*tty
);
158 static void throttle(struct tty_struct
* tty
);
159 static void unthrottle(struct tty_struct
* tty
);
160 static int set_break(struct tty_struct
*tty
, int break_state
);
163 * generic HDLC support and callbacks
165 #if SYNCLINK_GENERIC_HDLC
166 #define dev_to_port(D) (dev_to_hdlc(D)->priv)
167 static void hdlcdev_tx_done(struct slgt_info
*info
);
168 static void hdlcdev_rx(struct slgt_info
*info
, char *buf
, int size
);
169 static int hdlcdev_init(struct slgt_info
*info
);
170 static void hdlcdev_exit(struct slgt_info
*info
);
175 * device specific structures, macros and functions
178 #define SLGT_MAX_PORTS 4
179 #define SLGT_REG_SIZE 256
182 * conditional wait facility
185 struct cond_wait
*next
;
190 static void init_cond_wait(struct cond_wait
*w
, unsigned int data
);
191 static void add_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
);
192 static void remove_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
);
193 static void flush_cond_wait(struct cond_wait
**head
);
196 * DMA buffer descriptor and access macros
202 __le32 pbuf
; /* physical address of data buffer */
203 __le32 next
; /* physical address of next descriptor */
205 /* driver book keeping */
206 char *buf
; /* virtual address of data buffer */
207 unsigned int pdesc
; /* physical address of this descriptor */
208 dma_addr_t buf_dma_addr
;
209 unsigned short buf_count
;
212 #define set_desc_buffer(a,b) (a).pbuf = cpu_to_le32((unsigned int)(b))
213 #define set_desc_next(a,b) (a).next = cpu_to_le32((unsigned int)(b))
214 #define set_desc_count(a,b)(a).count = cpu_to_le16((unsigned short)(b))
215 #define set_desc_eof(a,b) (a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
216 #define set_desc_status(a, b) (a).status = cpu_to_le16((unsigned short)(b))
217 #define desc_count(a) (le16_to_cpu((a).count))
218 #define desc_status(a) (le16_to_cpu((a).status))
219 #define desc_complete(a) (le16_to_cpu((a).status) & BIT15)
220 #define desc_eof(a) (le16_to_cpu((a).status) & BIT2)
221 #define desc_crc_error(a) (le16_to_cpu((a).status) & BIT1)
222 #define desc_abort(a) (le16_to_cpu((a).status) & BIT0)
223 #define desc_residue(a) ((le16_to_cpu((a).status) & 0x38) >> 3)
225 struct _input_signal_events
{
237 * device instance data structure
240 void *if_ptr
; /* General purpose pointer (used by SPPP) */
241 struct tty_port port
;
243 struct slgt_info
*next_device
; /* device list link */
247 char device_name
[25];
248 struct pci_dev
*pdev
;
250 int port_count
; /* count of ports on adapter */
251 int adapter_num
; /* adapter instance number */
252 int port_num
; /* port instance number */
254 /* array of pointers to port contexts on this adapter */
255 struct slgt_info
*port_array
[SLGT_MAX_PORTS
];
257 int line
; /* tty line instance number */
259 struct mgsl_icount icount
;
262 int x_char
; /* xon/xoff character */
263 unsigned int read_status_mask
;
264 unsigned int ignore_status_mask
;
266 wait_queue_head_t status_event_wait_q
;
267 wait_queue_head_t event_wait_q
;
268 struct timer_list tx_timer
;
269 struct timer_list rx_timer
;
271 unsigned int gpio_present
;
272 struct cond_wait
*gpio_wait_q
;
274 spinlock_t lock
; /* spinlock for synchronizing with ISR */
276 struct work_struct task
;
282 bool irq_requested
; /* true if IRQ requested */
283 bool irq_occurred
; /* for diagnostics use */
285 /* device configuration */
287 unsigned int bus_type
;
288 unsigned int irq_level
;
289 unsigned long irq_flags
;
291 unsigned char __iomem
* reg_addr
; /* memory mapped registers address */
293 bool reg_addr_requested
;
295 MGSL_PARAMS params
; /* communications parameters */
297 u32 max_frame_size
; /* as set by device config */
299 unsigned int rbuf_fill_level
;
301 unsigned int if_mode
;
302 unsigned int base_clock
;
314 unsigned char signals
; /* serial signal states */
315 int init_error
; /* initialization error */
317 unsigned char *tx_buf
;
321 bool drop_rts_on_tx_done
;
322 struct _input_signal_events input_signal_events
;
324 int dcd_chkcount
; /* check counts to prevent */
325 int cts_chkcount
; /* too many IRQs if a signal */
326 int dsr_chkcount
; /* is floating */
329 char *bufs
; /* virtual address of DMA buffer lists */
330 dma_addr_t bufs_dma_addr
; /* physical address of buffer descriptors */
332 unsigned int rbuf_count
;
333 struct slgt_desc
*rbufs
;
334 unsigned int rbuf_current
;
335 unsigned int rbuf_index
;
336 unsigned int rbuf_fill_index
;
337 unsigned short rbuf_fill_count
;
339 unsigned int tbuf_count
;
340 struct slgt_desc
*tbufs
;
341 unsigned int tbuf_current
;
342 unsigned int tbuf_start
;
344 unsigned char *tmp_rbuf
;
345 unsigned int tmp_rbuf_count
;
347 /* SPPP/Cisco HDLC device parts */
351 #if SYNCLINK_GENERIC_HDLC
352 struct net_device
*netdev
;
357 static MGSL_PARAMS default_params
= {
358 .mode
= MGSL_MODE_HDLC
,
360 .flags
= HDLC_FLAG_UNDERRUN_ABORT15
,
361 .encoding
= HDLC_ENCODING_NRZI_SPACE
,
364 .crc_type
= HDLC_CRC_16_CCITT
,
365 .preamble_length
= HDLC_PREAMBLE_LENGTH_8BITS
,
366 .preamble
= HDLC_PREAMBLE_PATTERN_NONE
,
370 .parity
= ASYNC_PARITY_NONE
375 #define BH_TRANSMIT 2
377 #define IO_PIN_SHUTDOWN_LIMIT 100
379 #define DMABUFSIZE 256
380 #define DESC_LIST_SIZE 4096
382 #define MASK_PARITY BIT1
383 #define MASK_FRAMING BIT0
384 #define MASK_BREAK BIT14
385 #define MASK_OVERRUN BIT4
387 #define GSR 0x00 /* global status */
388 #define JCR 0x04 /* JTAG control */
389 #define IODR 0x08 /* GPIO direction */
390 #define IOER 0x0c /* GPIO interrupt enable */
391 #define IOVR 0x10 /* GPIO value */
392 #define IOSR 0x14 /* GPIO interrupt status */
393 #define TDR 0x80 /* tx data */
394 #define RDR 0x80 /* rx data */
395 #define TCR 0x82 /* tx control */
396 #define TIR 0x84 /* tx idle */
397 #define TPR 0x85 /* tx preamble */
398 #define RCR 0x86 /* rx control */
399 #define VCR 0x88 /* V.24 control */
400 #define CCR 0x89 /* clock control */
401 #define BDR 0x8a /* baud divisor */
402 #define SCR 0x8c /* serial control */
403 #define SSR 0x8e /* serial status */
404 #define RDCSR 0x90 /* rx DMA control/status */
405 #define TDCSR 0x94 /* tx DMA control/status */
406 #define RDDAR 0x98 /* rx DMA descriptor address */
407 #define TDDAR 0x9c /* tx DMA descriptor address */
408 #define XSR 0x40 /* extended sync pattern */
409 #define XCR 0x44 /* extended control */
412 #define RXBREAK BIT14
413 #define IRQ_TXDATA BIT13
414 #define IRQ_TXIDLE BIT12
415 #define IRQ_TXUNDER BIT11 /* HDLC */
416 #define IRQ_RXDATA BIT10
417 #define IRQ_RXIDLE BIT9 /* HDLC */
418 #define IRQ_RXBREAK BIT9 /* async */
419 #define IRQ_RXOVER BIT8
424 #define IRQ_ALL 0x3ff0
425 #define IRQ_MASTER BIT0
427 #define slgt_irq_on(info, mask) \
428 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) | (mask)))
429 #define slgt_irq_off(info, mask) \
430 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) & ~(mask)))
432 static __u8
rd_reg8(struct slgt_info
*info
, unsigned int addr
);
433 static void wr_reg8(struct slgt_info
*info
, unsigned int addr
, __u8 value
);
434 static __u16
rd_reg16(struct slgt_info
*info
, unsigned int addr
);
435 static void wr_reg16(struct slgt_info
*info
, unsigned int addr
, __u16 value
);
436 static __u32
rd_reg32(struct slgt_info
*info
, unsigned int addr
);
437 static void wr_reg32(struct slgt_info
*info
, unsigned int addr
, __u32 value
);
439 static void msc_set_vcr(struct slgt_info
*info
);
441 static int startup(struct slgt_info
*info
);
442 static int block_til_ready(struct tty_struct
*tty
, struct file
* filp
,struct slgt_info
*info
);
443 static void shutdown(struct slgt_info
*info
);
444 static void program_hw(struct slgt_info
*info
);
445 static void change_params(struct slgt_info
*info
);
447 static int register_test(struct slgt_info
*info
);
448 static int irq_test(struct slgt_info
*info
);
449 static int loopback_test(struct slgt_info
*info
);
450 static int adapter_test(struct slgt_info
*info
);
452 static void reset_adapter(struct slgt_info
*info
);
453 static void reset_port(struct slgt_info
*info
);
454 static void async_mode(struct slgt_info
*info
);
455 static void sync_mode(struct slgt_info
*info
);
457 static void rx_stop(struct slgt_info
*info
);
458 static void rx_start(struct slgt_info
*info
);
459 static void reset_rbufs(struct slgt_info
*info
);
460 static void free_rbufs(struct slgt_info
*info
, unsigned int first
, unsigned int last
);
461 static void rdma_reset(struct slgt_info
*info
);
462 static bool rx_get_frame(struct slgt_info
*info
);
463 static bool rx_get_buf(struct slgt_info
*info
);
465 static void tx_start(struct slgt_info
*info
);
466 static void tx_stop(struct slgt_info
*info
);
467 static void tx_set_idle(struct slgt_info
*info
);
468 static unsigned int free_tbuf_count(struct slgt_info
*info
);
469 static unsigned int tbuf_bytes(struct slgt_info
*info
);
470 static void reset_tbufs(struct slgt_info
*info
);
471 static void tdma_reset(struct slgt_info
*info
);
472 static bool tx_load(struct slgt_info
*info
, const char *buf
, unsigned int count
);
474 static void get_signals(struct slgt_info
*info
);
475 static void set_signals(struct slgt_info
*info
);
476 static void enable_loopback(struct slgt_info
*info
);
477 static void set_rate(struct slgt_info
*info
, u32 data_rate
);
479 static int bh_action(struct slgt_info
*info
);
480 static void bh_handler(struct work_struct
*work
);
481 static void bh_transmit(struct slgt_info
*info
);
482 static void isr_serial(struct slgt_info
*info
);
483 static void isr_rdma(struct slgt_info
*info
);
484 static void isr_txeom(struct slgt_info
*info
, unsigned short status
);
485 static void isr_tdma(struct slgt_info
*info
);
487 static int alloc_dma_bufs(struct slgt_info
*info
);
488 static void free_dma_bufs(struct slgt_info
*info
);
489 static int alloc_desc(struct slgt_info
*info
);
490 static void free_desc(struct slgt_info
*info
);
491 static int alloc_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
);
492 static void free_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
);
494 static int alloc_tmp_rbuf(struct slgt_info
*info
);
495 static void free_tmp_rbuf(struct slgt_info
*info
);
497 static void tx_timeout(unsigned long context
);
498 static void rx_timeout(unsigned long context
);
503 static int get_stats(struct slgt_info
*info
, struct mgsl_icount __user
*user_icount
);
504 static int get_params(struct slgt_info
*info
, MGSL_PARAMS __user
*params
);
505 static int set_params(struct slgt_info
*info
, MGSL_PARAMS __user
*params
);
506 static int get_txidle(struct slgt_info
*info
, int __user
*idle_mode
);
507 static int set_txidle(struct slgt_info
*info
, int idle_mode
);
508 static int tx_enable(struct slgt_info
*info
, int enable
);
509 static int tx_abort(struct slgt_info
*info
);
510 static int rx_enable(struct slgt_info
*info
, int enable
);
511 static int modem_input_wait(struct slgt_info
*info
,int arg
);
512 static int wait_mgsl_event(struct slgt_info
*info
, int __user
*mask_ptr
);
513 static int tiocmget(struct tty_struct
*tty
);
514 static int tiocmset(struct tty_struct
*tty
,
515 unsigned int set
, unsigned int clear
);
516 static int set_break(struct tty_struct
*tty
, int break_state
);
517 static int get_interface(struct slgt_info
*info
, int __user
*if_mode
);
518 static int set_interface(struct slgt_info
*info
, int if_mode
);
519 static int set_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
520 static int get_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
521 static int wait_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
522 static int get_xsync(struct slgt_info
*info
, int __user
*if_mode
);
523 static int set_xsync(struct slgt_info
*info
, int if_mode
);
524 static int get_xctrl(struct slgt_info
*info
, int __user
*if_mode
);
525 static int set_xctrl(struct slgt_info
*info
, int if_mode
);
530 static void add_device(struct slgt_info
*info
);
531 static void device_init(int adapter_num
, struct pci_dev
*pdev
);
532 static int claim_resources(struct slgt_info
*info
);
533 static void release_resources(struct slgt_info
*info
);
552 static void trace_block(struct slgt_info
*info
, const char *data
, int count
, const char *label
)
556 printk("%s %s data:\n",info
->device_name
, label
);
558 linecount
= (count
> 16) ? 16 : count
;
559 for(i
=0; i
< linecount
; i
++)
560 printk("%02X ",(unsigned char)data
[i
]);
563 for(i
=0;i
<linecount
;i
++) {
564 if (data
[i
]>=040 && data
[i
]<=0176)
565 printk("%c",data
[i
]);
575 #define DBGDATA(info, buf, size, label)
579 static void dump_tbufs(struct slgt_info
*info
)
582 printk("tbuf_current=%d\n", info
->tbuf_current
);
583 for (i
=0 ; i
< info
->tbuf_count
; i
++) {
584 printk("%d: count=%04X status=%04X\n",
585 i
, le16_to_cpu(info
->tbufs
[i
].count
), le16_to_cpu(info
->tbufs
[i
].status
));
589 #define DBGTBUF(info)
593 static void dump_rbufs(struct slgt_info
*info
)
596 printk("rbuf_current=%d\n", info
->rbuf_current
);
597 for (i
=0 ; i
< info
->rbuf_count
; i
++) {
598 printk("%d: count=%04X status=%04X\n",
599 i
, le16_to_cpu(info
->rbufs
[i
].count
), le16_to_cpu(info
->rbufs
[i
].status
));
603 #define DBGRBUF(info)
606 static inline int sanity_check(struct slgt_info
*info
, char *devname
, const char *name
)
610 printk("null struct slgt_info for (%s) in %s\n", devname
, name
);
613 if (info
->magic
!= MGSL_MAGIC
) {
614 printk("bad magic number struct slgt_info (%s) in %s\n", devname
, name
);
625 * line discipline callback wrappers
627 * The wrappers maintain line discipline references
628 * while calling into the line discipline.
630 * ldisc_receive_buf - pass receive data to line discipline
632 static void ldisc_receive_buf(struct tty_struct
*tty
,
633 const __u8
*data
, char *flags
, int count
)
635 struct tty_ldisc
*ld
;
638 ld
= tty_ldisc_ref(tty
);
640 if (ld
->ops
->receive_buf
)
641 ld
->ops
->receive_buf(tty
, data
, flags
, count
);
648 static int open(struct tty_struct
*tty
, struct file
*filp
)
650 struct slgt_info
*info
;
655 if (line
>= slgt_device_count
) {
656 DBGERR(("%s: open with invalid line #%d.\n", driver_name
, line
));
660 info
= slgt_device_list
;
661 while(info
&& info
->line
!= line
)
662 info
= info
->next_device
;
663 if (sanity_check(info
, tty
->name
, "open"))
665 if (info
->init_error
) {
666 DBGERR(("%s init error=%d\n", info
->device_name
, info
->init_error
));
670 tty
->driver_data
= info
;
671 info
->port
.tty
= tty
;
673 DBGINFO(("%s open, old ref count = %d\n", info
->device_name
, info
->port
.count
));
675 /* If port is closing, signal caller to try again */
676 if (tty_hung_up_p(filp
) || info
->port
.flags
& ASYNC_CLOSING
){
677 wait_event_interruptible_tty(tty
, info
->port
.close_wait
,
678 !(info
->port
.flags
& ASYNC_CLOSING
));
679 retval
= ((info
->port
.flags
& ASYNC_HUP_NOTIFY
) ?
680 -EAGAIN
: -ERESTARTSYS
);
684 mutex_lock(&info
->port
.mutex
);
685 info
->port
.low_latency
= (info
->port
.flags
& ASYNC_LOW_LATENCY
) ? 1 : 0;
687 spin_lock_irqsave(&info
->netlock
, flags
);
688 if (info
->netcount
) {
690 spin_unlock_irqrestore(&info
->netlock
, flags
);
691 mutex_unlock(&info
->port
.mutex
);
695 spin_unlock_irqrestore(&info
->netlock
, flags
);
697 if (info
->port
.count
== 1) {
698 /* 1st open on this device, init hardware */
699 retval
= startup(info
);
701 mutex_unlock(&info
->port
.mutex
);
705 mutex_unlock(&info
->port
.mutex
);
706 retval
= block_til_ready(tty
, filp
, info
);
708 DBGINFO(("%s block_til_ready rc=%d\n", info
->device_name
, retval
));
717 info
->port
.tty
= NULL
; /* tty layer will release tty struct */
722 DBGINFO(("%s open rc=%d\n", info
->device_name
, retval
));
726 static void close(struct tty_struct
*tty
, struct file
*filp
)
728 struct slgt_info
*info
= tty
->driver_data
;
730 if (sanity_check(info
, tty
->name
, "close"))
732 DBGINFO(("%s close entry, count=%d\n", info
->device_name
, info
->port
.count
));
734 if (tty_port_close_start(&info
->port
, tty
, filp
) == 0)
737 mutex_lock(&info
->port
.mutex
);
738 if (info
->port
.flags
& ASYNC_INITIALIZED
)
739 wait_until_sent(tty
, info
->timeout
);
741 tty_ldisc_flush(tty
);
744 mutex_unlock(&info
->port
.mutex
);
746 tty_port_close_end(&info
->port
, tty
);
747 info
->port
.tty
= NULL
;
749 DBGINFO(("%s close exit, count=%d\n", tty
->driver
->name
, info
->port
.count
));
752 static void hangup(struct tty_struct
*tty
)
754 struct slgt_info
*info
= tty
->driver_data
;
757 if (sanity_check(info
, tty
->name
, "hangup"))
759 DBGINFO(("%s hangup\n", info
->device_name
));
763 mutex_lock(&info
->port
.mutex
);
766 spin_lock_irqsave(&info
->port
.lock
, flags
);
767 info
->port
.count
= 0;
768 info
->port
.flags
&= ~ASYNC_NORMAL_ACTIVE
;
769 info
->port
.tty
= NULL
;
770 spin_unlock_irqrestore(&info
->port
.lock
, flags
);
771 mutex_unlock(&info
->port
.mutex
);
773 wake_up_interruptible(&info
->port
.open_wait
);
776 static void set_termios(struct tty_struct
*tty
, struct ktermios
*old_termios
)
778 struct slgt_info
*info
= tty
->driver_data
;
781 DBGINFO(("%s set_termios\n", tty
->driver
->name
));
785 /* Handle transition to B0 status */
786 if (old_termios
->c_cflag
& CBAUD
&&
787 !(tty
->termios
.c_cflag
& CBAUD
)) {
788 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
789 spin_lock_irqsave(&info
->lock
,flags
);
791 spin_unlock_irqrestore(&info
->lock
,flags
);
794 /* Handle transition away from B0 status */
795 if (!(old_termios
->c_cflag
& CBAUD
) &&
796 tty
->termios
.c_cflag
& CBAUD
) {
797 info
->signals
|= SerialSignal_DTR
;
798 if (!(tty
->termios
.c_cflag
& CRTSCTS
) ||
799 !test_bit(TTY_THROTTLED
, &tty
->flags
)) {
800 info
->signals
|= SerialSignal_RTS
;
802 spin_lock_irqsave(&info
->lock
,flags
);
804 spin_unlock_irqrestore(&info
->lock
,flags
);
807 /* Handle turning off CRTSCTS */
808 if (old_termios
->c_cflag
& CRTSCTS
&&
809 !(tty
->termios
.c_cflag
& CRTSCTS
)) {
815 static void update_tx_timer(struct slgt_info
*info
)
818 * use worst case speed of 1200bps to calculate transmit timeout
819 * based on data in buffers (tbuf_bytes) and FIFO (128 bytes)
821 if (info
->params
.mode
== MGSL_MODE_HDLC
) {
822 int timeout
= (tbuf_bytes(info
) * 7) + 1000;
823 mod_timer(&info
->tx_timer
, jiffies
+ msecs_to_jiffies(timeout
));
827 static int write(struct tty_struct
*tty
,
828 const unsigned char *buf
, int count
)
831 struct slgt_info
*info
= tty
->driver_data
;
834 if (sanity_check(info
, tty
->name
, "write"))
837 DBGINFO(("%s write count=%d\n", info
->device_name
, count
));
839 if (!info
->tx_buf
|| (count
> info
->max_frame_size
))
842 if (!count
|| tty
->stopped
|| tty
->hw_stopped
)
845 spin_lock_irqsave(&info
->lock
, flags
);
847 if (info
->tx_count
) {
848 /* send accumulated data from send_char() */
849 if (!tx_load(info
, info
->tx_buf
, info
->tx_count
))
854 if (tx_load(info
, buf
, count
))
858 spin_unlock_irqrestore(&info
->lock
, flags
);
859 DBGINFO(("%s write rc=%d\n", info
->device_name
, ret
));
863 static int put_char(struct tty_struct
*tty
, unsigned char ch
)
865 struct slgt_info
*info
= tty
->driver_data
;
869 if (sanity_check(info
, tty
->name
, "put_char"))
871 DBGINFO(("%s put_char(%d)\n", info
->device_name
, ch
));
874 spin_lock_irqsave(&info
->lock
,flags
);
875 if (info
->tx_count
< info
->max_frame_size
) {
876 info
->tx_buf
[info
->tx_count
++] = ch
;
879 spin_unlock_irqrestore(&info
->lock
,flags
);
883 static void send_xchar(struct tty_struct
*tty
, char ch
)
885 struct slgt_info
*info
= tty
->driver_data
;
888 if (sanity_check(info
, tty
->name
, "send_xchar"))
890 DBGINFO(("%s send_xchar(%d)\n", info
->device_name
, ch
));
893 spin_lock_irqsave(&info
->lock
,flags
);
894 if (!info
->tx_enabled
)
896 spin_unlock_irqrestore(&info
->lock
,flags
);
900 static void wait_until_sent(struct tty_struct
*tty
, int timeout
)
902 struct slgt_info
*info
= tty
->driver_data
;
903 unsigned long orig_jiffies
, char_time
;
907 if (sanity_check(info
, tty
->name
, "wait_until_sent"))
909 DBGINFO(("%s wait_until_sent entry\n", info
->device_name
));
910 if (!(info
->port
.flags
& ASYNC_INITIALIZED
))
913 orig_jiffies
= jiffies
;
915 /* Set check interval to 1/5 of estimated time to
916 * send a character, and make it at least 1. The check
917 * interval should also be less than the timeout.
918 * Note: use tight timings here to satisfy the NIST-PCTS.
921 if (info
->params
.data_rate
) {
922 char_time
= info
->timeout
/(32 * 5);
929 char_time
= min_t(unsigned long, char_time
, timeout
);
931 while (info
->tx_active
) {
932 msleep_interruptible(jiffies_to_msecs(char_time
));
933 if (signal_pending(current
))
935 if (timeout
&& time_after(jiffies
, orig_jiffies
+ timeout
))
939 DBGINFO(("%s wait_until_sent exit\n", info
->device_name
));
942 static int write_room(struct tty_struct
*tty
)
944 struct slgt_info
*info
= tty
->driver_data
;
947 if (sanity_check(info
, tty
->name
, "write_room"))
949 ret
= (info
->tx_active
) ? 0 : HDLC_MAX_FRAME_SIZE
;
950 DBGINFO(("%s write_room=%d\n", info
->device_name
, ret
));
954 static void flush_chars(struct tty_struct
*tty
)
956 struct slgt_info
*info
= tty
->driver_data
;
959 if (sanity_check(info
, tty
->name
, "flush_chars"))
961 DBGINFO(("%s flush_chars entry tx_count=%d\n", info
->device_name
, info
->tx_count
));
963 if (info
->tx_count
<= 0 || tty
->stopped
||
964 tty
->hw_stopped
|| !info
->tx_buf
)
967 DBGINFO(("%s flush_chars start transmit\n", info
->device_name
));
969 spin_lock_irqsave(&info
->lock
,flags
);
970 if (info
->tx_count
&& tx_load(info
, info
->tx_buf
, info
->tx_count
))
972 spin_unlock_irqrestore(&info
->lock
,flags
);
975 static void flush_buffer(struct tty_struct
*tty
)
977 struct slgt_info
*info
= tty
->driver_data
;
980 if (sanity_check(info
, tty
->name
, "flush_buffer"))
982 DBGINFO(("%s flush_buffer\n", info
->device_name
));
984 spin_lock_irqsave(&info
->lock
, flags
);
986 spin_unlock_irqrestore(&info
->lock
, flags
);
992 * throttle (stop) transmitter
994 static void tx_hold(struct tty_struct
*tty
)
996 struct slgt_info
*info
= tty
->driver_data
;
999 if (sanity_check(info
, tty
->name
, "tx_hold"))
1001 DBGINFO(("%s tx_hold\n", info
->device_name
));
1002 spin_lock_irqsave(&info
->lock
,flags
);
1003 if (info
->tx_enabled
&& info
->params
.mode
== MGSL_MODE_ASYNC
)
1005 spin_unlock_irqrestore(&info
->lock
,flags
);
1009 * release (start) transmitter
1011 static void tx_release(struct tty_struct
*tty
)
1013 struct slgt_info
*info
= tty
->driver_data
;
1014 unsigned long flags
;
1016 if (sanity_check(info
, tty
->name
, "tx_release"))
1018 DBGINFO(("%s tx_release\n", info
->device_name
));
1019 spin_lock_irqsave(&info
->lock
, flags
);
1020 if (info
->tx_count
&& tx_load(info
, info
->tx_buf
, info
->tx_count
))
1022 spin_unlock_irqrestore(&info
->lock
, flags
);
1026 * Service an IOCTL request
1030 * tty pointer to tty instance data
1031 * cmd IOCTL command code
1032 * arg command argument/context
1034 * Return 0 if success, otherwise error code
1036 static int ioctl(struct tty_struct
*tty
,
1037 unsigned int cmd
, unsigned long arg
)
1039 struct slgt_info
*info
= tty
->driver_data
;
1040 void __user
*argp
= (void __user
*)arg
;
1043 if (sanity_check(info
, tty
->name
, "ioctl"))
1045 DBGINFO(("%s ioctl() cmd=%08X\n", info
->device_name
, cmd
));
1047 if ((cmd
!= TIOCGSERIAL
) && (cmd
!= TIOCSSERIAL
) &&
1048 (cmd
!= TIOCMIWAIT
)) {
1049 if (tty
->flags
& (1 << TTY_IO_ERROR
))
1054 case MGSL_IOCWAITEVENT
:
1055 return wait_mgsl_event(info
, argp
);
1057 return modem_input_wait(info
,(int)arg
);
1059 return set_gpio(info
, argp
);
1061 return get_gpio(info
, argp
);
1062 case MGSL_IOCWAITGPIO
:
1063 return wait_gpio(info
, argp
);
1064 case MGSL_IOCGXSYNC
:
1065 return get_xsync(info
, argp
);
1066 case MGSL_IOCSXSYNC
:
1067 return set_xsync(info
, (int)arg
);
1068 case MGSL_IOCGXCTRL
:
1069 return get_xctrl(info
, argp
);
1070 case MGSL_IOCSXCTRL
:
1071 return set_xctrl(info
, (int)arg
);
1073 mutex_lock(&info
->port
.mutex
);
1075 case MGSL_IOCGPARAMS
:
1076 ret
= get_params(info
, argp
);
1078 case MGSL_IOCSPARAMS
:
1079 ret
= set_params(info
, argp
);
1081 case MGSL_IOCGTXIDLE
:
1082 ret
= get_txidle(info
, argp
);
1084 case MGSL_IOCSTXIDLE
:
1085 ret
= set_txidle(info
, (int)arg
);
1087 case MGSL_IOCTXENABLE
:
1088 ret
= tx_enable(info
, (int)arg
);
1090 case MGSL_IOCRXENABLE
:
1091 ret
= rx_enable(info
, (int)arg
);
1093 case MGSL_IOCTXABORT
:
1094 ret
= tx_abort(info
);
1096 case MGSL_IOCGSTATS
:
1097 ret
= get_stats(info
, argp
);
1100 ret
= get_interface(info
, argp
);
1103 ret
= set_interface(info
,(int)arg
);
1108 mutex_unlock(&info
->port
.mutex
);
1112 static int get_icount(struct tty_struct
*tty
,
1113 struct serial_icounter_struct
*icount
)
1116 struct slgt_info
*info
= tty
->driver_data
;
1117 struct mgsl_icount cnow
; /* kernel counter temps */
1118 unsigned long flags
;
1120 spin_lock_irqsave(&info
->lock
,flags
);
1121 cnow
= info
->icount
;
1122 spin_unlock_irqrestore(&info
->lock
,flags
);
1124 icount
->cts
= cnow
.cts
;
1125 icount
->dsr
= cnow
.dsr
;
1126 icount
->rng
= cnow
.rng
;
1127 icount
->dcd
= cnow
.dcd
;
1128 icount
->rx
= cnow
.rx
;
1129 icount
->tx
= cnow
.tx
;
1130 icount
->frame
= cnow
.frame
;
1131 icount
->overrun
= cnow
.overrun
;
1132 icount
->parity
= cnow
.parity
;
1133 icount
->brk
= cnow
.brk
;
1134 icount
->buf_overrun
= cnow
.buf_overrun
;
1140 * support for 32 bit ioctl calls on 64 bit systems
1142 #ifdef CONFIG_COMPAT
1143 static long get_params32(struct slgt_info
*info
, struct MGSL_PARAMS32 __user
*user_params
)
1145 struct MGSL_PARAMS32 tmp_params
;
1147 DBGINFO(("%s get_params32\n", info
->device_name
));
1148 memset(&tmp_params
, 0, sizeof(tmp_params
));
1149 tmp_params
.mode
= (compat_ulong_t
)info
->params
.mode
;
1150 tmp_params
.loopback
= info
->params
.loopback
;
1151 tmp_params
.flags
= info
->params
.flags
;
1152 tmp_params
.encoding
= info
->params
.encoding
;
1153 tmp_params
.clock_speed
= (compat_ulong_t
)info
->params
.clock_speed
;
1154 tmp_params
.addr_filter
= info
->params
.addr_filter
;
1155 tmp_params
.crc_type
= info
->params
.crc_type
;
1156 tmp_params
.preamble_length
= info
->params
.preamble_length
;
1157 tmp_params
.preamble
= info
->params
.preamble
;
1158 tmp_params
.data_rate
= (compat_ulong_t
)info
->params
.data_rate
;
1159 tmp_params
.data_bits
= info
->params
.data_bits
;
1160 tmp_params
.stop_bits
= info
->params
.stop_bits
;
1161 tmp_params
.parity
= info
->params
.parity
;
1162 if (copy_to_user(user_params
, &tmp_params
, sizeof(struct MGSL_PARAMS32
)))
1167 static long set_params32(struct slgt_info
*info
, struct MGSL_PARAMS32 __user
*new_params
)
1169 struct MGSL_PARAMS32 tmp_params
;
1171 DBGINFO(("%s set_params32\n", info
->device_name
));
1172 if (copy_from_user(&tmp_params
, new_params
, sizeof(struct MGSL_PARAMS32
)))
1175 spin_lock(&info
->lock
);
1176 if (tmp_params
.mode
== MGSL_MODE_BASE_CLOCK
) {
1177 info
->base_clock
= tmp_params
.clock_speed
;
1179 info
->params
.mode
= tmp_params
.mode
;
1180 info
->params
.loopback
= tmp_params
.loopback
;
1181 info
->params
.flags
= tmp_params
.flags
;
1182 info
->params
.encoding
= tmp_params
.encoding
;
1183 info
->params
.clock_speed
= tmp_params
.clock_speed
;
1184 info
->params
.addr_filter
= tmp_params
.addr_filter
;
1185 info
->params
.crc_type
= tmp_params
.crc_type
;
1186 info
->params
.preamble_length
= tmp_params
.preamble_length
;
1187 info
->params
.preamble
= tmp_params
.preamble
;
1188 info
->params
.data_rate
= tmp_params
.data_rate
;
1189 info
->params
.data_bits
= tmp_params
.data_bits
;
1190 info
->params
.stop_bits
= tmp_params
.stop_bits
;
1191 info
->params
.parity
= tmp_params
.parity
;
1193 spin_unlock(&info
->lock
);
1200 static long slgt_compat_ioctl(struct tty_struct
*tty
,
1201 unsigned int cmd
, unsigned long arg
)
1203 struct slgt_info
*info
= tty
->driver_data
;
1204 int rc
= -ENOIOCTLCMD
;
1206 if (sanity_check(info
, tty
->name
, "compat_ioctl"))
1208 DBGINFO(("%s compat_ioctl() cmd=%08X\n", info
->device_name
, cmd
));
1212 case MGSL_IOCSPARAMS32
:
1213 rc
= set_params32(info
, compat_ptr(arg
));
1216 case MGSL_IOCGPARAMS32
:
1217 rc
= get_params32(info
, compat_ptr(arg
));
1220 case MGSL_IOCGPARAMS
:
1221 case MGSL_IOCSPARAMS
:
1222 case MGSL_IOCGTXIDLE
:
1223 case MGSL_IOCGSTATS
:
1224 case MGSL_IOCWAITEVENT
:
1228 case MGSL_IOCWAITGPIO
:
1229 case MGSL_IOCGXSYNC
:
1230 case MGSL_IOCGXCTRL
:
1231 case MGSL_IOCSTXIDLE
:
1232 case MGSL_IOCTXENABLE
:
1233 case MGSL_IOCRXENABLE
:
1234 case MGSL_IOCTXABORT
:
1237 case MGSL_IOCSXSYNC
:
1238 case MGSL_IOCSXCTRL
:
1239 rc
= ioctl(tty
, cmd
, arg
);
1243 DBGINFO(("%s compat_ioctl() cmd=%08X rc=%d\n", info
->device_name
, cmd
, rc
));
1247 #define slgt_compat_ioctl NULL
1248 #endif /* ifdef CONFIG_COMPAT */
1253 static inline void line_info(struct seq_file
*m
, struct slgt_info
*info
)
1256 unsigned long flags
;
1258 seq_printf(m
, "%s: IO=%08X IRQ=%d MaxFrameSize=%u\n",
1259 info
->device_name
, info
->phys_reg_addr
,
1260 info
->irq_level
, info
->max_frame_size
);
1262 /* output current serial signal states */
1263 spin_lock_irqsave(&info
->lock
,flags
);
1265 spin_unlock_irqrestore(&info
->lock
,flags
);
1269 if (info
->signals
& SerialSignal_RTS
)
1270 strcat(stat_buf
, "|RTS");
1271 if (info
->signals
& SerialSignal_CTS
)
1272 strcat(stat_buf
, "|CTS");
1273 if (info
->signals
& SerialSignal_DTR
)
1274 strcat(stat_buf
, "|DTR");
1275 if (info
->signals
& SerialSignal_DSR
)
1276 strcat(stat_buf
, "|DSR");
1277 if (info
->signals
& SerialSignal_DCD
)
1278 strcat(stat_buf
, "|CD");
1279 if (info
->signals
& SerialSignal_RI
)
1280 strcat(stat_buf
, "|RI");
1282 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
1283 seq_printf(m
, "\tHDLC txok:%d rxok:%d",
1284 info
->icount
.txok
, info
->icount
.rxok
);
1285 if (info
->icount
.txunder
)
1286 seq_printf(m
, " txunder:%d", info
->icount
.txunder
);
1287 if (info
->icount
.txabort
)
1288 seq_printf(m
, " txabort:%d", info
->icount
.txabort
);
1289 if (info
->icount
.rxshort
)
1290 seq_printf(m
, " rxshort:%d", info
->icount
.rxshort
);
1291 if (info
->icount
.rxlong
)
1292 seq_printf(m
, " rxlong:%d", info
->icount
.rxlong
);
1293 if (info
->icount
.rxover
)
1294 seq_printf(m
, " rxover:%d", info
->icount
.rxover
);
1295 if (info
->icount
.rxcrc
)
1296 seq_printf(m
, " rxcrc:%d", info
->icount
.rxcrc
);
1298 seq_printf(m
, "\tASYNC tx:%d rx:%d",
1299 info
->icount
.tx
, info
->icount
.rx
);
1300 if (info
->icount
.frame
)
1301 seq_printf(m
, " fe:%d", info
->icount
.frame
);
1302 if (info
->icount
.parity
)
1303 seq_printf(m
, " pe:%d", info
->icount
.parity
);
1304 if (info
->icount
.brk
)
1305 seq_printf(m
, " brk:%d", info
->icount
.brk
);
1306 if (info
->icount
.overrun
)
1307 seq_printf(m
, " oe:%d", info
->icount
.overrun
);
1310 /* Append serial signal status to end */
1311 seq_printf(m
, " %s\n", stat_buf
+1);
1313 seq_printf(m
, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
1314 info
->tx_active
,info
->bh_requested
,info
->bh_running
,
1318 /* Called to print information about devices
1320 static int synclink_gt_proc_show(struct seq_file
*m
, void *v
)
1322 struct slgt_info
*info
;
1324 seq_puts(m
, "synclink_gt driver\n");
1326 info
= slgt_device_list
;
1329 info
= info
->next_device
;
1334 static int synclink_gt_proc_open(struct inode
*inode
, struct file
*file
)
1336 return single_open(file
, synclink_gt_proc_show
, NULL
);
1339 static const struct file_operations synclink_gt_proc_fops
= {
1340 .owner
= THIS_MODULE
,
1341 .open
= synclink_gt_proc_open
,
1343 .llseek
= seq_lseek
,
1344 .release
= single_release
,
1348 * return count of bytes in transmit buffer
1350 static int chars_in_buffer(struct tty_struct
*tty
)
1352 struct slgt_info
*info
= tty
->driver_data
;
1354 if (sanity_check(info
, tty
->name
, "chars_in_buffer"))
1356 count
= tbuf_bytes(info
);
1357 DBGINFO(("%s chars_in_buffer()=%d\n", info
->device_name
, count
));
1362 * signal remote device to throttle send data (our receive data)
1364 static void throttle(struct tty_struct
* tty
)
1366 struct slgt_info
*info
= tty
->driver_data
;
1367 unsigned long flags
;
1369 if (sanity_check(info
, tty
->name
, "throttle"))
1371 DBGINFO(("%s throttle\n", info
->device_name
));
1373 send_xchar(tty
, STOP_CHAR(tty
));
1374 if (tty
->termios
.c_cflag
& CRTSCTS
) {
1375 spin_lock_irqsave(&info
->lock
,flags
);
1376 info
->signals
&= ~SerialSignal_RTS
;
1378 spin_unlock_irqrestore(&info
->lock
,flags
);
1383 * signal remote device to stop throttling send data (our receive data)
1385 static void unthrottle(struct tty_struct
* tty
)
1387 struct slgt_info
*info
= tty
->driver_data
;
1388 unsigned long flags
;
1390 if (sanity_check(info
, tty
->name
, "unthrottle"))
1392 DBGINFO(("%s unthrottle\n", info
->device_name
));
1397 send_xchar(tty
, START_CHAR(tty
));
1399 if (tty
->termios
.c_cflag
& CRTSCTS
) {
1400 spin_lock_irqsave(&info
->lock
,flags
);
1401 info
->signals
|= SerialSignal_RTS
;
1403 spin_unlock_irqrestore(&info
->lock
,flags
);
1408 * set or clear transmit break condition
1409 * break_state -1=set break condition, 0=clear
1411 static int set_break(struct tty_struct
*tty
, int break_state
)
1413 struct slgt_info
*info
= tty
->driver_data
;
1414 unsigned short value
;
1415 unsigned long flags
;
1417 if (sanity_check(info
, tty
->name
, "set_break"))
1419 DBGINFO(("%s set_break(%d)\n", info
->device_name
, break_state
));
1421 spin_lock_irqsave(&info
->lock
,flags
);
1422 value
= rd_reg16(info
, TCR
);
1423 if (break_state
== -1)
1427 wr_reg16(info
, TCR
, value
);
1428 spin_unlock_irqrestore(&info
->lock
,flags
);
1432 #if SYNCLINK_GENERIC_HDLC
1435 * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
1436 * set encoding and frame check sequence (FCS) options
1438 * dev pointer to network device structure
1439 * encoding serial encoding setting
1440 * parity FCS setting
1442 * returns 0 if success, otherwise error code
1444 static int hdlcdev_attach(struct net_device
*dev
, unsigned short encoding
,
1445 unsigned short parity
)
1447 struct slgt_info
*info
= dev_to_port(dev
);
1448 unsigned char new_encoding
;
1449 unsigned short new_crctype
;
1451 /* return error if TTY interface open */
1452 if (info
->port
.count
)
1455 DBGINFO(("%s hdlcdev_attach\n", info
->device_name
));
1459 case ENCODING_NRZ
: new_encoding
= HDLC_ENCODING_NRZ
; break;
1460 case ENCODING_NRZI
: new_encoding
= HDLC_ENCODING_NRZI_SPACE
; break;
1461 case ENCODING_FM_MARK
: new_encoding
= HDLC_ENCODING_BIPHASE_MARK
; break;
1462 case ENCODING_FM_SPACE
: new_encoding
= HDLC_ENCODING_BIPHASE_SPACE
; break;
1463 case ENCODING_MANCHESTER
: new_encoding
= HDLC_ENCODING_BIPHASE_LEVEL
; break;
1464 default: return -EINVAL
;
1469 case PARITY_NONE
: new_crctype
= HDLC_CRC_NONE
; break;
1470 case PARITY_CRC16_PR1_CCITT
: new_crctype
= HDLC_CRC_16_CCITT
; break;
1471 case PARITY_CRC32_PR1_CCITT
: new_crctype
= HDLC_CRC_32_CCITT
; break;
1472 default: return -EINVAL
;
1475 info
->params
.encoding
= new_encoding
;
1476 info
->params
.crc_type
= new_crctype
;
1478 /* if network interface up, reprogram hardware */
1486 * called by generic HDLC layer to send frame
1488 * skb socket buffer containing HDLC frame
1489 * dev pointer to network device structure
1491 static netdev_tx_t
hdlcdev_xmit(struct sk_buff
*skb
,
1492 struct net_device
*dev
)
1494 struct slgt_info
*info
= dev_to_port(dev
);
1495 unsigned long flags
;
1497 DBGINFO(("%s hdlc_xmit\n", dev
->name
));
1500 return NETDEV_TX_OK
;
1502 /* stop sending until this frame completes */
1503 netif_stop_queue(dev
);
1505 /* update network statistics */
1506 dev
->stats
.tx_packets
++;
1507 dev
->stats
.tx_bytes
+= skb
->len
;
1509 /* save start time for transmit timeout detection */
1510 dev
->trans_start
= jiffies
;
1512 spin_lock_irqsave(&info
->lock
, flags
);
1513 tx_load(info
, skb
->data
, skb
->len
);
1514 spin_unlock_irqrestore(&info
->lock
, flags
);
1516 /* done with socket buffer, so free it */
1519 return NETDEV_TX_OK
;
1523 * called by network layer when interface enabled
1524 * claim resources and initialize hardware
1526 * dev pointer to network device structure
1528 * returns 0 if success, otherwise error code
1530 static int hdlcdev_open(struct net_device
*dev
)
1532 struct slgt_info
*info
= dev_to_port(dev
);
1534 unsigned long flags
;
1536 if (!try_module_get(THIS_MODULE
))
1539 DBGINFO(("%s hdlcdev_open\n", dev
->name
));
1541 /* generic HDLC layer open processing */
1542 if ((rc
= hdlc_open(dev
)))
1545 /* arbitrate between network and tty opens */
1546 spin_lock_irqsave(&info
->netlock
, flags
);
1547 if (info
->port
.count
!= 0 || info
->netcount
!= 0) {
1548 DBGINFO(("%s hdlc_open busy\n", dev
->name
));
1549 spin_unlock_irqrestore(&info
->netlock
, flags
);
1553 spin_unlock_irqrestore(&info
->netlock
, flags
);
1555 /* claim resources and init adapter */
1556 if ((rc
= startup(info
)) != 0) {
1557 spin_lock_irqsave(&info
->netlock
, flags
);
1559 spin_unlock_irqrestore(&info
->netlock
, flags
);
1563 /* assert RTS and DTR, apply hardware settings */
1564 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
1567 /* enable network layer transmit */
1568 dev
->trans_start
= jiffies
;
1569 netif_start_queue(dev
);
1571 /* inform generic HDLC layer of current DCD status */
1572 spin_lock_irqsave(&info
->lock
, flags
);
1574 spin_unlock_irqrestore(&info
->lock
, flags
);
1575 if (info
->signals
& SerialSignal_DCD
)
1576 netif_carrier_on(dev
);
1578 netif_carrier_off(dev
);
1583 * called by network layer when interface is disabled
1584 * shutdown hardware and release resources
1586 * dev pointer to network device structure
1588 * returns 0 if success, otherwise error code
1590 static int hdlcdev_close(struct net_device
*dev
)
1592 struct slgt_info
*info
= dev_to_port(dev
);
1593 unsigned long flags
;
1595 DBGINFO(("%s hdlcdev_close\n", dev
->name
));
1597 netif_stop_queue(dev
);
1599 /* shutdown adapter and release resources */
1604 spin_lock_irqsave(&info
->netlock
, flags
);
1606 spin_unlock_irqrestore(&info
->netlock
, flags
);
1608 module_put(THIS_MODULE
);
1613 * called by network layer to process IOCTL call to network device
1615 * dev pointer to network device structure
1616 * ifr pointer to network interface request structure
1617 * cmd IOCTL command code
1619 * returns 0 if success, otherwise error code
1621 static int hdlcdev_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
1623 const size_t size
= sizeof(sync_serial_settings
);
1624 sync_serial_settings new_line
;
1625 sync_serial_settings __user
*line
= ifr
->ifr_settings
.ifs_ifsu
.sync
;
1626 struct slgt_info
*info
= dev_to_port(dev
);
1629 DBGINFO(("%s hdlcdev_ioctl\n", dev
->name
));
1631 /* return error if TTY interface open */
1632 if (info
->port
.count
)
1635 if (cmd
!= SIOCWANDEV
)
1636 return hdlc_ioctl(dev
, ifr
, cmd
);
1638 memset(&new_line
, 0, sizeof(new_line
));
1640 switch(ifr
->ifr_settings
.type
) {
1641 case IF_GET_IFACE
: /* return current sync_serial_settings */
1643 ifr
->ifr_settings
.type
= IF_IFACE_SYNC_SERIAL
;
1644 if (ifr
->ifr_settings
.size
< size
) {
1645 ifr
->ifr_settings
.size
= size
; /* data size wanted */
1649 flags
= info
->params
.flags
& (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1650 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1651 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1652 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
);
1655 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_TXCPIN
): new_line
.clock_type
= CLOCK_EXT
; break;
1656 case (HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
): new_line
.clock_type
= CLOCK_INT
; break;
1657 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_BRG
): new_line
.clock_type
= CLOCK_TXINT
; break;
1658 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_RXCPIN
): new_line
.clock_type
= CLOCK_TXFROMRX
; break;
1659 default: new_line
.clock_type
= CLOCK_DEFAULT
;
1662 new_line
.clock_rate
= info
->params
.clock_speed
;
1663 new_line
.loopback
= info
->params
.loopback
? 1:0;
1665 if (copy_to_user(line
, &new_line
, size
))
1669 case IF_IFACE_SYNC_SERIAL
: /* set sync_serial_settings */
1671 if(!capable(CAP_NET_ADMIN
))
1673 if (copy_from_user(&new_line
, line
, size
))
1676 switch (new_line
.clock_type
)
1678 case CLOCK_EXT
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_TXCPIN
; break;
1679 case CLOCK_TXFROMRX
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_RXCPIN
; break;
1680 case CLOCK_INT
: flags
= HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
; break;
1681 case CLOCK_TXINT
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_BRG
; break;
1682 case CLOCK_DEFAULT
: flags
= info
->params
.flags
&
1683 (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1684 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1685 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1686 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
); break;
1687 default: return -EINVAL
;
1690 if (new_line
.loopback
!= 0 && new_line
.loopback
!= 1)
1693 info
->params
.flags
&= ~(HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1694 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1695 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1696 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
);
1697 info
->params
.flags
|= flags
;
1699 info
->params
.loopback
= new_line
.loopback
;
1701 if (flags
& (HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
))
1702 info
->params
.clock_speed
= new_line
.clock_rate
;
1704 info
->params
.clock_speed
= 0;
1706 /* if network interface up, reprogram hardware */
1712 return hdlc_ioctl(dev
, ifr
, cmd
);
1717 * called by network layer when transmit timeout is detected
1719 * dev pointer to network device structure
1721 static void hdlcdev_tx_timeout(struct net_device
*dev
)
1723 struct slgt_info
*info
= dev_to_port(dev
);
1724 unsigned long flags
;
1726 DBGINFO(("%s hdlcdev_tx_timeout\n", dev
->name
));
1728 dev
->stats
.tx_errors
++;
1729 dev
->stats
.tx_aborted_errors
++;
1731 spin_lock_irqsave(&info
->lock
,flags
);
1733 spin_unlock_irqrestore(&info
->lock
,flags
);
1735 netif_wake_queue(dev
);
1739 * called by device driver when transmit completes
1740 * reenable network layer transmit if stopped
1742 * info pointer to device instance information
1744 static void hdlcdev_tx_done(struct slgt_info
*info
)
1746 if (netif_queue_stopped(info
->netdev
))
1747 netif_wake_queue(info
->netdev
);
1751 * called by device driver when frame received
1752 * pass frame to network layer
1754 * info pointer to device instance information
1755 * buf pointer to buffer contianing frame data
1756 * size count of data bytes in buf
1758 static void hdlcdev_rx(struct slgt_info
*info
, char *buf
, int size
)
1760 struct sk_buff
*skb
= dev_alloc_skb(size
);
1761 struct net_device
*dev
= info
->netdev
;
1763 DBGINFO(("%s hdlcdev_rx\n", dev
->name
));
1766 DBGERR(("%s: can't alloc skb, drop packet\n", dev
->name
));
1767 dev
->stats
.rx_dropped
++;
1771 memcpy(skb_put(skb
, size
), buf
, size
);
1773 skb
->protocol
= hdlc_type_trans(skb
, dev
);
1775 dev
->stats
.rx_packets
++;
1776 dev
->stats
.rx_bytes
+= size
;
1781 static const struct net_device_ops hdlcdev_ops
= {
1782 .ndo_open
= hdlcdev_open
,
1783 .ndo_stop
= hdlcdev_close
,
1784 .ndo_change_mtu
= hdlc_change_mtu
,
1785 .ndo_start_xmit
= hdlc_start_xmit
,
1786 .ndo_do_ioctl
= hdlcdev_ioctl
,
1787 .ndo_tx_timeout
= hdlcdev_tx_timeout
,
1791 * called by device driver when adding device instance
1792 * do generic HDLC initialization
1794 * info pointer to device instance information
1796 * returns 0 if success, otherwise error code
1798 static int hdlcdev_init(struct slgt_info
*info
)
1801 struct net_device
*dev
;
1804 /* allocate and initialize network and HDLC layer objects */
1806 if (!(dev
= alloc_hdlcdev(info
))) {
1807 printk(KERN_ERR
"%s hdlc device alloc failure\n", info
->device_name
);
1811 /* for network layer reporting purposes only */
1812 dev
->mem_start
= info
->phys_reg_addr
;
1813 dev
->mem_end
= info
->phys_reg_addr
+ SLGT_REG_SIZE
- 1;
1814 dev
->irq
= info
->irq_level
;
1816 /* network layer callbacks and settings */
1817 dev
->netdev_ops
= &hdlcdev_ops
;
1818 dev
->watchdog_timeo
= 10 * HZ
;
1819 dev
->tx_queue_len
= 50;
1821 /* generic HDLC layer callbacks and settings */
1822 hdlc
= dev_to_hdlc(dev
);
1823 hdlc
->attach
= hdlcdev_attach
;
1824 hdlc
->xmit
= hdlcdev_xmit
;
1826 /* register objects with HDLC layer */
1827 if ((rc
= register_hdlc_device(dev
))) {
1828 printk(KERN_WARNING
"%s:unable to register hdlc device\n",__FILE__
);
1838 * called by device driver when removing device instance
1839 * do generic HDLC cleanup
1841 * info pointer to device instance information
1843 static void hdlcdev_exit(struct slgt_info
*info
)
1845 unregister_hdlc_device(info
->netdev
);
1846 free_netdev(info
->netdev
);
1847 info
->netdev
= NULL
;
1850 #endif /* ifdef CONFIG_HDLC */
1853 * get async data from rx DMA buffers
1855 static void rx_async(struct slgt_info
*info
)
1857 struct mgsl_icount
*icount
= &info
->icount
;
1858 unsigned int start
, end
;
1860 unsigned char status
;
1861 struct slgt_desc
*bufs
= info
->rbufs
;
1867 start
= end
= info
->rbuf_current
;
1869 while(desc_complete(bufs
[end
])) {
1870 count
= desc_count(bufs
[end
]) - info
->rbuf_index
;
1871 p
= bufs
[end
].buf
+ info
->rbuf_index
;
1873 DBGISR(("%s rx_async count=%d\n", info
->device_name
, count
));
1874 DBGDATA(info
, p
, count
, "rx");
1876 for(i
=0 ; i
< count
; i
+=2, p
+=2) {
1882 if ((status
= *(p
+1) & (BIT1
+ BIT0
))) {
1885 else if (status
& BIT0
)
1887 /* discard char if tty control flags say so */
1888 if (status
& info
->ignore_status_mask
)
1892 else if (status
& BIT0
)
1895 tty_insert_flip_char(&info
->port
, ch
, stat
);
1900 /* receive buffer not completed */
1901 info
->rbuf_index
+= i
;
1902 mod_timer(&info
->rx_timer
, jiffies
+ 1);
1906 info
->rbuf_index
= 0;
1907 free_rbufs(info
, end
, end
);
1909 if (++end
== info
->rbuf_count
)
1912 /* if entire list searched then no frame available */
1918 tty_flip_buffer_push(&info
->port
);
1922 * return next bottom half action to perform
1924 static int bh_action(struct slgt_info
*info
)
1926 unsigned long flags
;
1929 spin_lock_irqsave(&info
->lock
,flags
);
1931 if (info
->pending_bh
& BH_RECEIVE
) {
1932 info
->pending_bh
&= ~BH_RECEIVE
;
1934 } else if (info
->pending_bh
& BH_TRANSMIT
) {
1935 info
->pending_bh
&= ~BH_TRANSMIT
;
1937 } else if (info
->pending_bh
& BH_STATUS
) {
1938 info
->pending_bh
&= ~BH_STATUS
;
1941 /* Mark BH routine as complete */
1942 info
->bh_running
= false;
1943 info
->bh_requested
= false;
1947 spin_unlock_irqrestore(&info
->lock
,flags
);
1953 * perform bottom half processing
1955 static void bh_handler(struct work_struct
*work
)
1957 struct slgt_info
*info
= container_of(work
, struct slgt_info
, task
);
1960 info
->bh_running
= true;
1962 while((action
= bh_action(info
))) {
1965 DBGBH(("%s bh receive\n", info
->device_name
));
1966 switch(info
->params
.mode
) {
1967 case MGSL_MODE_ASYNC
:
1970 case MGSL_MODE_HDLC
:
1971 while(rx_get_frame(info
));
1974 case MGSL_MODE_MONOSYNC
:
1975 case MGSL_MODE_BISYNC
:
1976 case MGSL_MODE_XSYNC
:
1977 while(rx_get_buf(info
));
1980 /* restart receiver if rx DMA buffers exhausted */
1981 if (info
->rx_restart
)
1988 DBGBH(("%s bh status\n", info
->device_name
));
1989 info
->ri_chkcount
= 0;
1990 info
->dsr_chkcount
= 0;
1991 info
->dcd_chkcount
= 0;
1992 info
->cts_chkcount
= 0;
1995 DBGBH(("%s unknown action\n", info
->device_name
));
1999 DBGBH(("%s bh_handler exit\n", info
->device_name
));
2002 static void bh_transmit(struct slgt_info
*info
)
2004 struct tty_struct
*tty
= info
->port
.tty
;
2006 DBGBH(("%s bh_transmit\n", info
->device_name
));
2011 static void dsr_change(struct slgt_info
*info
, unsigned short status
)
2013 if (status
& BIT3
) {
2014 info
->signals
|= SerialSignal_DSR
;
2015 info
->input_signal_events
.dsr_up
++;
2017 info
->signals
&= ~SerialSignal_DSR
;
2018 info
->input_signal_events
.dsr_down
++;
2020 DBGISR(("dsr_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2021 if ((info
->dsr_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2022 slgt_irq_off(info
, IRQ_DSR
);
2026 wake_up_interruptible(&info
->status_event_wait_q
);
2027 wake_up_interruptible(&info
->event_wait_q
);
2028 info
->pending_bh
|= BH_STATUS
;
2031 static void cts_change(struct slgt_info
*info
, unsigned short status
)
2033 if (status
& BIT2
) {
2034 info
->signals
|= SerialSignal_CTS
;
2035 info
->input_signal_events
.cts_up
++;
2037 info
->signals
&= ~SerialSignal_CTS
;
2038 info
->input_signal_events
.cts_down
++;
2040 DBGISR(("cts_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2041 if ((info
->cts_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2042 slgt_irq_off(info
, IRQ_CTS
);
2046 wake_up_interruptible(&info
->status_event_wait_q
);
2047 wake_up_interruptible(&info
->event_wait_q
);
2048 info
->pending_bh
|= BH_STATUS
;
2050 if (tty_port_cts_enabled(&info
->port
)) {
2051 if (info
->port
.tty
) {
2052 if (info
->port
.tty
->hw_stopped
) {
2053 if (info
->signals
& SerialSignal_CTS
) {
2054 info
->port
.tty
->hw_stopped
= 0;
2055 info
->pending_bh
|= BH_TRANSMIT
;
2059 if (!(info
->signals
& SerialSignal_CTS
))
2060 info
->port
.tty
->hw_stopped
= 1;
2066 static void dcd_change(struct slgt_info
*info
, unsigned short status
)
2068 if (status
& BIT1
) {
2069 info
->signals
|= SerialSignal_DCD
;
2070 info
->input_signal_events
.dcd_up
++;
2072 info
->signals
&= ~SerialSignal_DCD
;
2073 info
->input_signal_events
.dcd_down
++;
2075 DBGISR(("dcd_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2076 if ((info
->dcd_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2077 slgt_irq_off(info
, IRQ_DCD
);
2081 #if SYNCLINK_GENERIC_HDLC
2082 if (info
->netcount
) {
2083 if (info
->signals
& SerialSignal_DCD
)
2084 netif_carrier_on(info
->netdev
);
2086 netif_carrier_off(info
->netdev
);
2089 wake_up_interruptible(&info
->status_event_wait_q
);
2090 wake_up_interruptible(&info
->event_wait_q
);
2091 info
->pending_bh
|= BH_STATUS
;
2093 if (info
->port
.flags
& ASYNC_CHECK_CD
) {
2094 if (info
->signals
& SerialSignal_DCD
)
2095 wake_up_interruptible(&info
->port
.open_wait
);
2098 tty_hangup(info
->port
.tty
);
2103 static void ri_change(struct slgt_info
*info
, unsigned short status
)
2105 if (status
& BIT0
) {
2106 info
->signals
|= SerialSignal_RI
;
2107 info
->input_signal_events
.ri_up
++;
2109 info
->signals
&= ~SerialSignal_RI
;
2110 info
->input_signal_events
.ri_down
++;
2112 DBGISR(("ri_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2113 if ((info
->ri_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2114 slgt_irq_off(info
, IRQ_RI
);
2118 wake_up_interruptible(&info
->status_event_wait_q
);
2119 wake_up_interruptible(&info
->event_wait_q
);
2120 info
->pending_bh
|= BH_STATUS
;
2123 static void isr_rxdata(struct slgt_info
*info
)
2125 unsigned int count
= info
->rbuf_fill_count
;
2126 unsigned int i
= info
->rbuf_fill_index
;
2129 while (rd_reg16(info
, SSR
) & IRQ_RXDATA
) {
2130 reg
= rd_reg16(info
, RDR
);
2131 DBGISR(("isr_rxdata %s RDR=%04X\n", info
->device_name
, reg
));
2132 if (desc_complete(info
->rbufs
[i
])) {
2133 /* all buffers full */
2135 info
->rx_restart
= 1;
2138 info
->rbufs
[i
].buf
[count
++] = (unsigned char)reg
;
2139 /* async mode saves status byte to buffer for each data byte */
2140 if (info
->params
.mode
== MGSL_MODE_ASYNC
)
2141 info
->rbufs
[i
].buf
[count
++] = (unsigned char)(reg
>> 8);
2142 if (count
== info
->rbuf_fill_level
|| (reg
& BIT10
)) {
2143 /* buffer full or end of frame */
2144 set_desc_count(info
->rbufs
[i
], count
);
2145 set_desc_status(info
->rbufs
[i
], BIT15
| (reg
>> 8));
2146 info
->rbuf_fill_count
= count
= 0;
2147 if (++i
== info
->rbuf_count
)
2149 info
->pending_bh
|= BH_RECEIVE
;
2153 info
->rbuf_fill_index
= i
;
2154 info
->rbuf_fill_count
= count
;
2157 static void isr_serial(struct slgt_info
*info
)
2159 unsigned short status
= rd_reg16(info
, SSR
);
2161 DBGISR(("%s isr_serial status=%04X\n", info
->device_name
, status
));
2163 wr_reg16(info
, SSR
, status
); /* clear pending */
2165 info
->irq_occurred
= true;
2167 if (info
->params
.mode
== MGSL_MODE_ASYNC
) {
2168 if (status
& IRQ_TXIDLE
) {
2169 if (info
->tx_active
)
2170 isr_txeom(info
, status
);
2172 if (info
->rx_pio
&& (status
& IRQ_RXDATA
))
2174 if ((status
& IRQ_RXBREAK
) && (status
& RXBREAK
)) {
2176 /* process break detection if tty control allows */
2177 if (info
->port
.tty
) {
2178 if (!(status
& info
->ignore_status_mask
)) {
2179 if (info
->read_status_mask
& MASK_BREAK
) {
2180 tty_insert_flip_char(&info
->port
, 0, TTY_BREAK
);
2181 if (info
->port
.flags
& ASYNC_SAK
)
2182 do_SAK(info
->port
.tty
);
2188 if (status
& (IRQ_TXIDLE
+ IRQ_TXUNDER
))
2189 isr_txeom(info
, status
);
2190 if (info
->rx_pio
&& (status
& IRQ_RXDATA
))
2192 if (status
& IRQ_RXIDLE
) {
2193 if (status
& RXIDLE
)
2194 info
->icount
.rxidle
++;
2196 info
->icount
.exithunt
++;
2197 wake_up_interruptible(&info
->event_wait_q
);
2200 if (status
& IRQ_RXOVER
)
2204 if (status
& IRQ_DSR
)
2205 dsr_change(info
, status
);
2206 if (status
& IRQ_CTS
)
2207 cts_change(info
, status
);
2208 if (status
& IRQ_DCD
)
2209 dcd_change(info
, status
);
2210 if (status
& IRQ_RI
)
2211 ri_change(info
, status
);
2214 static void isr_rdma(struct slgt_info
*info
)
2216 unsigned int status
= rd_reg32(info
, RDCSR
);
2218 DBGISR(("%s isr_rdma status=%08x\n", info
->device_name
, status
));
2220 /* RDCSR (rx DMA control/status)
2223 * 06 save status byte to DMA buffer
2225 * 04 eol (end of list)
2226 * 03 eob (end of buffer)
2231 wr_reg32(info
, RDCSR
, status
); /* clear pending */
2233 if (status
& (BIT5
+ BIT4
)) {
2234 DBGISR(("%s isr_rdma rx_restart=1\n", info
->device_name
));
2235 info
->rx_restart
= true;
2237 info
->pending_bh
|= BH_RECEIVE
;
2240 static void isr_tdma(struct slgt_info
*info
)
2242 unsigned int status
= rd_reg32(info
, TDCSR
);
2244 DBGISR(("%s isr_tdma status=%08x\n", info
->device_name
, status
));
2246 /* TDCSR (tx DMA control/status)
2250 * 04 eol (end of list)
2251 * 03 eob (end of buffer)
2256 wr_reg32(info
, TDCSR
, status
); /* clear pending */
2258 if (status
& (BIT5
+ BIT4
+ BIT3
)) {
2259 // another transmit buffer has completed
2260 // run bottom half to get more send data from user
2261 info
->pending_bh
|= BH_TRANSMIT
;
2266 * return true if there are unsent tx DMA buffers, otherwise false
2268 * if there are unsent buffers then info->tbuf_start
2269 * is set to index of first unsent buffer
2271 static bool unsent_tbufs(struct slgt_info
*info
)
2273 unsigned int i
= info
->tbuf_current
;
2277 * search backwards from last loaded buffer (precedes tbuf_current)
2278 * for first unsent buffer (desc_count > 0)
2285 i
= info
->tbuf_count
- 1;
2286 if (!desc_count(info
->tbufs
[i
]))
2288 info
->tbuf_start
= i
;
2290 } while (i
!= info
->tbuf_current
);
2295 static void isr_txeom(struct slgt_info
*info
, unsigned short status
)
2297 DBGISR(("%s txeom status=%04x\n", info
->device_name
, status
));
2299 slgt_irq_off(info
, IRQ_TXDATA
+ IRQ_TXIDLE
+ IRQ_TXUNDER
);
2301 if (status
& IRQ_TXUNDER
) {
2302 unsigned short val
= rd_reg16(info
, TCR
);
2303 wr_reg16(info
, TCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
2304 wr_reg16(info
, TCR
, val
); /* clear reset bit */
2307 if (info
->tx_active
) {
2308 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
2309 if (status
& IRQ_TXUNDER
)
2310 info
->icount
.txunder
++;
2311 else if (status
& IRQ_TXIDLE
)
2312 info
->icount
.txok
++;
2315 if (unsent_tbufs(info
)) {
2317 update_tx_timer(info
);
2320 info
->tx_active
= false;
2322 del_timer(&info
->tx_timer
);
2324 if (info
->params
.mode
!= MGSL_MODE_ASYNC
&& info
->drop_rts_on_tx_done
) {
2325 info
->signals
&= ~SerialSignal_RTS
;
2326 info
->drop_rts_on_tx_done
= false;
2330 #if SYNCLINK_GENERIC_HDLC
2332 hdlcdev_tx_done(info
);
2336 if (info
->port
.tty
&& (info
->port
.tty
->stopped
|| info
->port
.tty
->hw_stopped
)) {
2340 info
->pending_bh
|= BH_TRANSMIT
;
2345 static void isr_gpio(struct slgt_info
*info
, unsigned int changed
, unsigned int state
)
2347 struct cond_wait
*w
, *prev
;
2349 /* wake processes waiting for specific transitions */
2350 for (w
= info
->gpio_wait_q
, prev
= NULL
; w
!= NULL
; w
= w
->next
) {
2351 if (w
->data
& changed
) {
2353 wake_up_interruptible(&w
->q
);
2355 prev
->next
= w
->next
;
2357 info
->gpio_wait_q
= w
->next
;
2363 /* interrupt service routine
2365 * irq interrupt number
2366 * dev_id device ID supplied during interrupt registration
2368 static irqreturn_t
slgt_interrupt(int dummy
, void *dev_id
)
2370 struct slgt_info
*info
= dev_id
;
2374 DBGISR(("slgt_interrupt irq=%d entry\n", info
->irq_level
));
2376 while((gsr
= rd_reg32(info
, GSR
) & 0xffffff00)) {
2377 DBGISR(("%s gsr=%08x\n", info
->device_name
, gsr
));
2378 info
->irq_occurred
= true;
2379 for(i
=0; i
< info
->port_count
; i
++) {
2380 if (info
->port_array
[i
] == NULL
)
2382 spin_lock(&info
->port_array
[i
]->lock
);
2383 if (gsr
& (BIT8
<< i
))
2384 isr_serial(info
->port_array
[i
]);
2385 if (gsr
& (BIT16
<< (i
*2)))
2386 isr_rdma(info
->port_array
[i
]);
2387 if (gsr
& (BIT17
<< (i
*2)))
2388 isr_tdma(info
->port_array
[i
]);
2389 spin_unlock(&info
->port_array
[i
]->lock
);
2393 if (info
->gpio_present
) {
2395 unsigned int changed
;
2396 spin_lock(&info
->lock
);
2397 while ((changed
= rd_reg32(info
, IOSR
)) != 0) {
2398 DBGISR(("%s iosr=%08x\n", info
->device_name
, changed
));
2399 /* read latched state of GPIO signals */
2400 state
= rd_reg32(info
, IOVR
);
2401 /* clear pending GPIO interrupt bits */
2402 wr_reg32(info
, IOSR
, changed
);
2403 for (i
=0 ; i
< info
->port_count
; i
++) {
2404 if (info
->port_array
[i
] != NULL
)
2405 isr_gpio(info
->port_array
[i
], changed
, state
);
2408 spin_unlock(&info
->lock
);
2411 for(i
=0; i
< info
->port_count
; i
++) {
2412 struct slgt_info
*port
= info
->port_array
[i
];
2415 spin_lock(&port
->lock
);
2416 if ((port
->port
.count
|| port
->netcount
) &&
2417 port
->pending_bh
&& !port
->bh_running
&&
2418 !port
->bh_requested
) {
2419 DBGISR(("%s bh queued\n", port
->device_name
));
2420 schedule_work(&port
->task
);
2421 port
->bh_requested
= true;
2423 spin_unlock(&port
->lock
);
2426 DBGISR(("slgt_interrupt irq=%d exit\n", info
->irq_level
));
2430 static int startup(struct slgt_info
*info
)
2432 DBGINFO(("%s startup\n", info
->device_name
));
2434 if (info
->port
.flags
& ASYNC_INITIALIZED
)
2437 if (!info
->tx_buf
) {
2438 info
->tx_buf
= kmalloc(info
->max_frame_size
, GFP_KERNEL
);
2439 if (!info
->tx_buf
) {
2440 DBGERR(("%s can't allocate tx buffer\n", info
->device_name
));
2445 info
->pending_bh
= 0;
2447 memset(&info
->icount
, 0, sizeof(info
->icount
));
2449 /* program hardware for current parameters */
2450 change_params(info
);
2453 clear_bit(TTY_IO_ERROR
, &info
->port
.tty
->flags
);
2455 info
->port
.flags
|= ASYNC_INITIALIZED
;
2461 * called by close() and hangup() to shutdown hardware
2463 static void shutdown(struct slgt_info
*info
)
2465 unsigned long flags
;
2467 if (!(info
->port
.flags
& ASYNC_INITIALIZED
))
2470 DBGINFO(("%s shutdown\n", info
->device_name
));
2472 /* clear status wait queue because status changes */
2473 /* can't happen after shutting down the hardware */
2474 wake_up_interruptible(&info
->status_event_wait_q
);
2475 wake_up_interruptible(&info
->event_wait_q
);
2477 del_timer_sync(&info
->tx_timer
);
2478 del_timer_sync(&info
->rx_timer
);
2480 kfree(info
->tx_buf
);
2481 info
->tx_buf
= NULL
;
2483 spin_lock_irqsave(&info
->lock
,flags
);
2488 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
2490 if (!info
->port
.tty
|| info
->port
.tty
->termios
.c_cflag
& HUPCL
) {
2491 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
2495 flush_cond_wait(&info
->gpio_wait_q
);
2497 spin_unlock_irqrestore(&info
->lock
,flags
);
2500 set_bit(TTY_IO_ERROR
, &info
->port
.tty
->flags
);
2502 info
->port
.flags
&= ~ASYNC_INITIALIZED
;
2505 static void program_hw(struct slgt_info
*info
)
2507 unsigned long flags
;
2509 spin_lock_irqsave(&info
->lock
,flags
);
2514 if (info
->params
.mode
!= MGSL_MODE_ASYNC
||
2522 info
->dcd_chkcount
= 0;
2523 info
->cts_chkcount
= 0;
2524 info
->ri_chkcount
= 0;
2525 info
->dsr_chkcount
= 0;
2527 slgt_irq_on(info
, IRQ_DCD
| IRQ_CTS
| IRQ_DSR
| IRQ_RI
);
2530 if (info
->netcount
||
2531 (info
->port
.tty
&& info
->port
.tty
->termios
.c_cflag
& CREAD
))
2534 spin_unlock_irqrestore(&info
->lock
,flags
);
2538 * reconfigure adapter based on new parameters
2540 static void change_params(struct slgt_info
*info
)
2545 if (!info
->port
.tty
)
2547 DBGINFO(("%s change_params\n", info
->device_name
));
2549 cflag
= info
->port
.tty
->termios
.c_cflag
;
2551 /* if B0 rate (hangup) specified then negate RTS and DTR */
2552 /* otherwise assert RTS and DTR */
2554 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
2556 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
2558 /* byte size and parity */
2560 switch (cflag
& CSIZE
) {
2561 case CS5
: info
->params
.data_bits
= 5; break;
2562 case CS6
: info
->params
.data_bits
= 6; break;
2563 case CS7
: info
->params
.data_bits
= 7; break;
2564 case CS8
: info
->params
.data_bits
= 8; break;
2565 default: info
->params
.data_bits
= 7; break;
2568 info
->params
.stop_bits
= (cflag
& CSTOPB
) ? 2 : 1;
2571 info
->params
.parity
= (cflag
& PARODD
) ? ASYNC_PARITY_ODD
: ASYNC_PARITY_EVEN
;
2573 info
->params
.parity
= ASYNC_PARITY_NONE
;
2575 /* calculate number of jiffies to transmit a full
2576 * FIFO (32 bytes) at specified data rate
2578 bits_per_char
= info
->params
.data_bits
+
2579 info
->params
.stop_bits
+ 1;
2581 info
->params
.data_rate
= tty_get_baud_rate(info
->port
.tty
);
2583 if (info
->params
.data_rate
) {
2584 info
->timeout
= (32*HZ
*bits_per_char
) /
2585 info
->params
.data_rate
;
2587 info
->timeout
+= HZ
/50; /* Add .02 seconds of slop */
2589 if (cflag
& CRTSCTS
)
2590 info
->port
.flags
|= ASYNC_CTS_FLOW
;
2592 info
->port
.flags
&= ~ASYNC_CTS_FLOW
;
2595 info
->port
.flags
&= ~ASYNC_CHECK_CD
;
2597 info
->port
.flags
|= ASYNC_CHECK_CD
;
2599 /* process tty input control flags */
2601 info
->read_status_mask
= IRQ_RXOVER
;
2602 if (I_INPCK(info
->port
.tty
))
2603 info
->read_status_mask
|= MASK_PARITY
| MASK_FRAMING
;
2604 if (I_BRKINT(info
->port
.tty
) || I_PARMRK(info
->port
.tty
))
2605 info
->read_status_mask
|= MASK_BREAK
;
2606 if (I_IGNPAR(info
->port
.tty
))
2607 info
->ignore_status_mask
|= MASK_PARITY
| MASK_FRAMING
;
2608 if (I_IGNBRK(info
->port
.tty
)) {
2609 info
->ignore_status_mask
|= MASK_BREAK
;
2610 /* If ignoring parity and break indicators, ignore
2611 * overruns too. (For real raw support).
2613 if (I_IGNPAR(info
->port
.tty
))
2614 info
->ignore_status_mask
|= MASK_OVERRUN
;
2620 static int get_stats(struct slgt_info
*info
, struct mgsl_icount __user
*user_icount
)
2622 DBGINFO(("%s get_stats\n", info
->device_name
));
2624 memset(&info
->icount
, 0, sizeof(info
->icount
));
2626 if (copy_to_user(user_icount
, &info
->icount
, sizeof(struct mgsl_icount
)))
2632 static int get_params(struct slgt_info
*info
, MGSL_PARAMS __user
*user_params
)
2634 DBGINFO(("%s get_params\n", info
->device_name
));
2635 if (copy_to_user(user_params
, &info
->params
, sizeof(MGSL_PARAMS
)))
2640 static int set_params(struct slgt_info
*info
, MGSL_PARAMS __user
*new_params
)
2642 unsigned long flags
;
2643 MGSL_PARAMS tmp_params
;
2645 DBGINFO(("%s set_params\n", info
->device_name
));
2646 if (copy_from_user(&tmp_params
, new_params
, sizeof(MGSL_PARAMS
)))
2649 spin_lock_irqsave(&info
->lock
, flags
);
2650 if (tmp_params
.mode
== MGSL_MODE_BASE_CLOCK
)
2651 info
->base_clock
= tmp_params
.clock_speed
;
2653 memcpy(&info
->params
, &tmp_params
, sizeof(MGSL_PARAMS
));
2654 spin_unlock_irqrestore(&info
->lock
, flags
);
2661 static int get_txidle(struct slgt_info
*info
, int __user
*idle_mode
)
2663 DBGINFO(("%s get_txidle=%d\n", info
->device_name
, info
->idle_mode
));
2664 if (put_user(info
->idle_mode
, idle_mode
))
2669 static int set_txidle(struct slgt_info
*info
, int idle_mode
)
2671 unsigned long flags
;
2672 DBGINFO(("%s set_txidle(%d)\n", info
->device_name
, idle_mode
));
2673 spin_lock_irqsave(&info
->lock
,flags
);
2674 info
->idle_mode
= idle_mode
;
2675 if (info
->params
.mode
!= MGSL_MODE_ASYNC
)
2677 spin_unlock_irqrestore(&info
->lock
,flags
);
2681 static int tx_enable(struct slgt_info
*info
, int enable
)
2683 unsigned long flags
;
2684 DBGINFO(("%s tx_enable(%d)\n", info
->device_name
, enable
));
2685 spin_lock_irqsave(&info
->lock
,flags
);
2687 if (!info
->tx_enabled
)
2690 if (info
->tx_enabled
)
2693 spin_unlock_irqrestore(&info
->lock
,flags
);
2698 * abort transmit HDLC frame
2700 static int tx_abort(struct slgt_info
*info
)
2702 unsigned long flags
;
2703 DBGINFO(("%s tx_abort\n", info
->device_name
));
2704 spin_lock_irqsave(&info
->lock
,flags
);
2706 spin_unlock_irqrestore(&info
->lock
,flags
);
2710 static int rx_enable(struct slgt_info
*info
, int enable
)
2712 unsigned long flags
;
2713 unsigned int rbuf_fill_level
;
2714 DBGINFO(("%s rx_enable(%08x)\n", info
->device_name
, enable
));
2715 spin_lock_irqsave(&info
->lock
,flags
);
2717 * enable[31..16] = receive DMA buffer fill level
2718 * 0 = noop (leave fill level unchanged)
2719 * fill level must be multiple of 4 and <= buffer size
2721 rbuf_fill_level
= ((unsigned int)enable
) >> 16;
2722 if (rbuf_fill_level
) {
2723 if ((rbuf_fill_level
> DMABUFSIZE
) || (rbuf_fill_level
% 4)) {
2724 spin_unlock_irqrestore(&info
->lock
, flags
);
2727 info
->rbuf_fill_level
= rbuf_fill_level
;
2728 if (rbuf_fill_level
< 128)
2729 info
->rx_pio
= 1; /* PIO mode */
2731 info
->rx_pio
= 0; /* DMA mode */
2732 rx_stop(info
); /* restart receiver to use new fill level */
2736 * enable[1..0] = receiver enable command
2739 * 2 = enable or force hunt mode if already enabled
2743 if (!info
->rx_enabled
)
2745 else if (enable
== 2) {
2746 /* force hunt mode (write 1 to RCR[3]) */
2747 wr_reg16(info
, RCR
, rd_reg16(info
, RCR
) | BIT3
);
2750 if (info
->rx_enabled
)
2753 spin_unlock_irqrestore(&info
->lock
,flags
);
2758 * wait for specified event to occur
2760 static int wait_mgsl_event(struct slgt_info
*info
, int __user
*mask_ptr
)
2762 unsigned long flags
;
2765 struct mgsl_icount cprev
, cnow
;
2768 struct _input_signal_events oldsigs
, newsigs
;
2769 DECLARE_WAITQUEUE(wait
, current
);
2771 if (get_user(mask
, mask_ptr
))
2774 DBGINFO(("%s wait_mgsl_event(%d)\n", info
->device_name
, mask
));
2776 spin_lock_irqsave(&info
->lock
,flags
);
2778 /* return immediately if state matches requested events */
2783 ( ((s
& SerialSignal_DSR
) ? MgslEvent_DsrActive
:MgslEvent_DsrInactive
) +
2784 ((s
& SerialSignal_DCD
) ? MgslEvent_DcdActive
:MgslEvent_DcdInactive
) +
2785 ((s
& SerialSignal_CTS
) ? MgslEvent_CtsActive
:MgslEvent_CtsInactive
) +
2786 ((s
& SerialSignal_RI
) ? MgslEvent_RiActive
:MgslEvent_RiInactive
) );
2788 spin_unlock_irqrestore(&info
->lock
,flags
);
2792 /* save current irq counts */
2793 cprev
= info
->icount
;
2794 oldsigs
= info
->input_signal_events
;
2796 /* enable hunt and idle irqs if needed */
2797 if (mask
& (MgslEvent_ExitHuntMode
+MgslEvent_IdleReceived
)) {
2798 unsigned short val
= rd_reg16(info
, SCR
);
2799 if (!(val
& IRQ_RXIDLE
))
2800 wr_reg16(info
, SCR
, (unsigned short)(val
| IRQ_RXIDLE
));
2803 set_current_state(TASK_INTERRUPTIBLE
);
2804 add_wait_queue(&info
->event_wait_q
, &wait
);
2806 spin_unlock_irqrestore(&info
->lock
,flags
);
2810 if (signal_pending(current
)) {
2815 /* get current irq counts */
2816 spin_lock_irqsave(&info
->lock
,flags
);
2817 cnow
= info
->icount
;
2818 newsigs
= info
->input_signal_events
;
2819 set_current_state(TASK_INTERRUPTIBLE
);
2820 spin_unlock_irqrestore(&info
->lock
,flags
);
2822 /* if no change, wait aborted for some reason */
2823 if (newsigs
.dsr_up
== oldsigs
.dsr_up
&&
2824 newsigs
.dsr_down
== oldsigs
.dsr_down
&&
2825 newsigs
.dcd_up
== oldsigs
.dcd_up
&&
2826 newsigs
.dcd_down
== oldsigs
.dcd_down
&&
2827 newsigs
.cts_up
== oldsigs
.cts_up
&&
2828 newsigs
.cts_down
== oldsigs
.cts_down
&&
2829 newsigs
.ri_up
== oldsigs
.ri_up
&&
2830 newsigs
.ri_down
== oldsigs
.ri_down
&&
2831 cnow
.exithunt
== cprev
.exithunt
&&
2832 cnow
.rxidle
== cprev
.rxidle
) {
2838 ( (newsigs
.dsr_up
!= oldsigs
.dsr_up
? MgslEvent_DsrActive
:0) +
2839 (newsigs
.dsr_down
!= oldsigs
.dsr_down
? MgslEvent_DsrInactive
:0) +
2840 (newsigs
.dcd_up
!= oldsigs
.dcd_up
? MgslEvent_DcdActive
:0) +
2841 (newsigs
.dcd_down
!= oldsigs
.dcd_down
? MgslEvent_DcdInactive
:0) +
2842 (newsigs
.cts_up
!= oldsigs
.cts_up
? MgslEvent_CtsActive
:0) +
2843 (newsigs
.cts_down
!= oldsigs
.cts_down
? MgslEvent_CtsInactive
:0) +
2844 (newsigs
.ri_up
!= oldsigs
.ri_up
? MgslEvent_RiActive
:0) +
2845 (newsigs
.ri_down
!= oldsigs
.ri_down
? MgslEvent_RiInactive
:0) +
2846 (cnow
.exithunt
!= cprev
.exithunt
? MgslEvent_ExitHuntMode
:0) +
2847 (cnow
.rxidle
!= cprev
.rxidle
? MgslEvent_IdleReceived
:0) );
2855 remove_wait_queue(&info
->event_wait_q
, &wait
);
2856 set_current_state(TASK_RUNNING
);
2859 if (mask
& (MgslEvent_ExitHuntMode
+ MgslEvent_IdleReceived
)) {
2860 spin_lock_irqsave(&info
->lock
,flags
);
2861 if (!waitqueue_active(&info
->event_wait_q
)) {
2862 /* disable enable exit hunt mode/idle rcvd IRQs */
2864 (unsigned short)(rd_reg16(info
, SCR
) & ~IRQ_RXIDLE
));
2866 spin_unlock_irqrestore(&info
->lock
,flags
);
2870 rc
= put_user(events
, mask_ptr
);
2874 static int get_interface(struct slgt_info
*info
, int __user
*if_mode
)
2876 DBGINFO(("%s get_interface=%x\n", info
->device_name
, info
->if_mode
));
2877 if (put_user(info
->if_mode
, if_mode
))
2882 static int set_interface(struct slgt_info
*info
, int if_mode
)
2884 unsigned long flags
;
2887 DBGINFO(("%s set_interface=%x)\n", info
->device_name
, if_mode
));
2888 spin_lock_irqsave(&info
->lock
,flags
);
2889 info
->if_mode
= if_mode
;
2893 /* TCR (tx control) 07 1=RTS driver control */
2894 val
= rd_reg16(info
, TCR
);
2895 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
2899 wr_reg16(info
, TCR
, val
);
2901 spin_unlock_irqrestore(&info
->lock
,flags
);
2905 static int get_xsync(struct slgt_info
*info
, int __user
*xsync
)
2907 DBGINFO(("%s get_xsync=%x\n", info
->device_name
, info
->xsync
));
2908 if (put_user(info
->xsync
, xsync
))
2914 * set extended sync pattern (1 to 4 bytes) for extended sync mode
2916 * sync pattern is contained in least significant bytes of value
2917 * most significant byte of sync pattern is oldest (1st sent/detected)
2919 static int set_xsync(struct slgt_info
*info
, int xsync
)
2921 unsigned long flags
;
2923 DBGINFO(("%s set_xsync=%x)\n", info
->device_name
, xsync
));
2924 spin_lock_irqsave(&info
->lock
, flags
);
2925 info
->xsync
= xsync
;
2926 wr_reg32(info
, XSR
, xsync
);
2927 spin_unlock_irqrestore(&info
->lock
, flags
);
2931 static int get_xctrl(struct slgt_info
*info
, int __user
*xctrl
)
2933 DBGINFO(("%s get_xctrl=%x\n", info
->device_name
, info
->xctrl
));
2934 if (put_user(info
->xctrl
, xctrl
))
2940 * set extended control options
2942 * xctrl[31:19] reserved, must be zero
2943 * xctrl[18:17] extended sync pattern length in bytes
2944 * 00 = 1 byte in xsr[7:0]
2945 * 01 = 2 bytes in xsr[15:0]
2946 * 10 = 3 bytes in xsr[23:0]
2947 * 11 = 4 bytes in xsr[31:0]
2948 * xctrl[16] 1 = enable terminal count, 0=disabled
2949 * xctrl[15:0] receive terminal count for fixed length packets
2950 * value is count minus one (0 = 1 byte packet)
2951 * when terminal count is reached, receiver
2952 * automatically returns to hunt mode and receive
2953 * FIFO contents are flushed to DMA buffers with
2954 * end of frame (EOF) status
2956 static int set_xctrl(struct slgt_info
*info
, int xctrl
)
2958 unsigned long flags
;
2960 DBGINFO(("%s set_xctrl=%x)\n", info
->device_name
, xctrl
));
2961 spin_lock_irqsave(&info
->lock
, flags
);
2962 info
->xctrl
= xctrl
;
2963 wr_reg32(info
, XCR
, xctrl
);
2964 spin_unlock_irqrestore(&info
->lock
, flags
);
2969 * set general purpose IO pin state and direction
2972 * state each bit indicates a pin state
2973 * smask set bit indicates pin state to set
2974 * dir each bit indicates a pin direction (0=input, 1=output)
2975 * dmask set bit indicates pin direction to set
2977 static int set_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
2979 unsigned long flags
;
2980 struct gpio_desc gpio
;
2983 if (!info
->gpio_present
)
2985 if (copy_from_user(&gpio
, user_gpio
, sizeof(gpio
)))
2987 DBGINFO(("%s set_gpio state=%08x smask=%08x dir=%08x dmask=%08x\n",
2988 info
->device_name
, gpio
.state
, gpio
.smask
,
2989 gpio
.dir
, gpio
.dmask
));
2991 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
2993 data
= rd_reg32(info
, IODR
);
2994 data
|= gpio
.dmask
& gpio
.dir
;
2995 data
&= ~(gpio
.dmask
& ~gpio
.dir
);
2996 wr_reg32(info
, IODR
, data
);
2999 data
= rd_reg32(info
, IOVR
);
3000 data
|= gpio
.smask
& gpio
.state
;
3001 data
&= ~(gpio
.smask
& ~gpio
.state
);
3002 wr_reg32(info
, IOVR
, data
);
3004 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
3010 * get general purpose IO pin state and direction
3012 static int get_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
3014 struct gpio_desc gpio
;
3015 if (!info
->gpio_present
)
3017 gpio
.state
= rd_reg32(info
, IOVR
);
3018 gpio
.smask
= 0xffffffff;
3019 gpio
.dir
= rd_reg32(info
, IODR
);
3020 gpio
.dmask
= 0xffffffff;
3021 if (copy_to_user(user_gpio
, &gpio
, sizeof(gpio
)))
3023 DBGINFO(("%s get_gpio state=%08x dir=%08x\n",
3024 info
->device_name
, gpio
.state
, gpio
.dir
));
3029 * conditional wait facility
3031 static void init_cond_wait(struct cond_wait
*w
, unsigned int data
)
3033 init_waitqueue_head(&w
->q
);
3034 init_waitqueue_entry(&w
->wait
, current
);
3038 static void add_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
)
3040 set_current_state(TASK_INTERRUPTIBLE
);
3041 add_wait_queue(&w
->q
, &w
->wait
);
3046 static void remove_cond_wait(struct cond_wait
**head
, struct cond_wait
*cw
)
3048 struct cond_wait
*w
, *prev
;
3049 remove_wait_queue(&cw
->q
, &cw
->wait
);
3050 set_current_state(TASK_RUNNING
);
3051 for (w
= *head
, prev
= NULL
; w
!= NULL
; prev
= w
, w
= w
->next
) {
3054 prev
->next
= w
->next
;
3062 static void flush_cond_wait(struct cond_wait
**head
)
3064 while (*head
!= NULL
) {
3065 wake_up_interruptible(&(*head
)->q
);
3066 *head
= (*head
)->next
;
3071 * wait for general purpose I/O pin(s) to enter specified state
3074 * state - bit indicates target pin state
3075 * smask - set bit indicates watched pin
3077 * The wait ends when at least one watched pin enters the specified
3078 * state. When 0 (no error) is returned, user_gpio->state is set to the
3079 * state of all GPIO pins when the wait ends.
3081 * Note: Each pin may be a dedicated input, dedicated output, or
3082 * configurable input/output. The number and configuration of pins
3083 * varies with the specific adapter model. Only input pins (dedicated
3084 * or configured) can be monitored with this function.
3086 static int wait_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
3088 unsigned long flags
;
3090 struct gpio_desc gpio
;
3091 struct cond_wait wait
;
3094 if (!info
->gpio_present
)
3096 if (copy_from_user(&gpio
, user_gpio
, sizeof(gpio
)))
3098 DBGINFO(("%s wait_gpio() state=%08x smask=%08x\n",
3099 info
->device_name
, gpio
.state
, gpio
.smask
));
3100 /* ignore output pins identified by set IODR bit */
3101 if ((gpio
.smask
&= ~rd_reg32(info
, IODR
)) == 0)
3103 init_cond_wait(&wait
, gpio
.smask
);
3105 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
3106 /* enable interrupts for watched pins */
3107 wr_reg32(info
, IOER
, rd_reg32(info
, IOER
) | gpio
.smask
);
3108 /* get current pin states */
3109 state
= rd_reg32(info
, IOVR
);
3111 if (gpio
.smask
& ~(state
^ gpio
.state
)) {
3112 /* already in target state */
3115 /* wait for target state */
3116 add_cond_wait(&info
->gpio_wait_q
, &wait
);
3117 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
3119 if (signal_pending(current
))
3122 gpio
.state
= wait
.data
;
3123 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
3124 remove_cond_wait(&info
->gpio_wait_q
, &wait
);
3127 /* disable all GPIO interrupts if no waiting processes */
3128 if (info
->gpio_wait_q
== NULL
)
3129 wr_reg32(info
, IOER
, 0);
3130 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
3132 if ((rc
== 0) && copy_to_user(user_gpio
, &gpio
, sizeof(gpio
)))
3137 static int modem_input_wait(struct slgt_info
*info
,int arg
)
3139 unsigned long flags
;
3141 struct mgsl_icount cprev
, cnow
;
3142 DECLARE_WAITQUEUE(wait
, current
);
3144 /* save current irq counts */
3145 spin_lock_irqsave(&info
->lock
,flags
);
3146 cprev
= info
->icount
;
3147 add_wait_queue(&info
->status_event_wait_q
, &wait
);
3148 set_current_state(TASK_INTERRUPTIBLE
);
3149 spin_unlock_irqrestore(&info
->lock
,flags
);
3153 if (signal_pending(current
)) {
3158 /* get new irq counts */
3159 spin_lock_irqsave(&info
->lock
,flags
);
3160 cnow
= info
->icount
;
3161 set_current_state(TASK_INTERRUPTIBLE
);
3162 spin_unlock_irqrestore(&info
->lock
,flags
);
3164 /* if no change, wait aborted for some reason */
3165 if (cnow
.rng
== cprev
.rng
&& cnow
.dsr
== cprev
.dsr
&&
3166 cnow
.dcd
== cprev
.dcd
&& cnow
.cts
== cprev
.cts
) {
3171 /* check for change in caller specified modem input */
3172 if ((arg
& TIOCM_RNG
&& cnow
.rng
!= cprev
.rng
) ||
3173 (arg
& TIOCM_DSR
&& cnow
.dsr
!= cprev
.dsr
) ||
3174 (arg
& TIOCM_CD
&& cnow
.dcd
!= cprev
.dcd
) ||
3175 (arg
& TIOCM_CTS
&& cnow
.cts
!= cprev
.cts
)) {
3182 remove_wait_queue(&info
->status_event_wait_q
, &wait
);
3183 set_current_state(TASK_RUNNING
);
3188 * return state of serial control and status signals
3190 static int tiocmget(struct tty_struct
*tty
)
3192 struct slgt_info
*info
= tty
->driver_data
;
3193 unsigned int result
;
3194 unsigned long flags
;
3196 spin_lock_irqsave(&info
->lock
,flags
);
3198 spin_unlock_irqrestore(&info
->lock
,flags
);
3200 result
= ((info
->signals
& SerialSignal_RTS
) ? TIOCM_RTS
:0) +
3201 ((info
->signals
& SerialSignal_DTR
) ? TIOCM_DTR
:0) +
3202 ((info
->signals
& SerialSignal_DCD
) ? TIOCM_CAR
:0) +
3203 ((info
->signals
& SerialSignal_RI
) ? TIOCM_RNG
:0) +
3204 ((info
->signals
& SerialSignal_DSR
) ? TIOCM_DSR
:0) +
3205 ((info
->signals
& SerialSignal_CTS
) ? TIOCM_CTS
:0);
3207 DBGINFO(("%s tiocmget value=%08X\n", info
->device_name
, result
));
3212 * set modem control signals (DTR/RTS)
3214 * cmd signal command: TIOCMBIS = set bit TIOCMBIC = clear bit
3215 * TIOCMSET = set/clear signal values
3216 * value bit mask for command
3218 static int tiocmset(struct tty_struct
*tty
,
3219 unsigned int set
, unsigned int clear
)
3221 struct slgt_info
*info
= tty
->driver_data
;
3222 unsigned long flags
;
3224 DBGINFO(("%s tiocmset(%x,%x)\n", info
->device_name
, set
, clear
));
3226 if (set
& TIOCM_RTS
)
3227 info
->signals
|= SerialSignal_RTS
;
3228 if (set
& TIOCM_DTR
)
3229 info
->signals
|= SerialSignal_DTR
;
3230 if (clear
& TIOCM_RTS
)
3231 info
->signals
&= ~SerialSignal_RTS
;
3232 if (clear
& TIOCM_DTR
)
3233 info
->signals
&= ~SerialSignal_DTR
;
3235 spin_lock_irqsave(&info
->lock
,flags
);
3237 spin_unlock_irqrestore(&info
->lock
,flags
);
3241 static int carrier_raised(struct tty_port
*port
)
3243 unsigned long flags
;
3244 struct slgt_info
*info
= container_of(port
, struct slgt_info
, port
);
3246 spin_lock_irqsave(&info
->lock
,flags
);
3248 spin_unlock_irqrestore(&info
->lock
,flags
);
3249 return (info
->signals
& SerialSignal_DCD
) ? 1 : 0;
3252 static void dtr_rts(struct tty_port
*port
, int on
)
3254 unsigned long flags
;
3255 struct slgt_info
*info
= container_of(port
, struct slgt_info
, port
);
3257 spin_lock_irqsave(&info
->lock
,flags
);
3259 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
3261 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
3263 spin_unlock_irqrestore(&info
->lock
,flags
);
3268 * block current process until the device is ready to open
3270 static int block_til_ready(struct tty_struct
*tty
, struct file
*filp
,
3271 struct slgt_info
*info
)
3273 DECLARE_WAITQUEUE(wait
, current
);
3275 bool do_clocal
= false;
3276 bool extra_count
= false;
3277 unsigned long flags
;
3279 struct tty_port
*port
= &info
->port
;
3281 DBGINFO(("%s block_til_ready\n", tty
->driver
->name
));
3283 if (filp
->f_flags
& O_NONBLOCK
|| tty
->flags
& (1 << TTY_IO_ERROR
)){
3284 /* nonblock mode is set or port is not enabled */
3285 port
->flags
|= ASYNC_NORMAL_ACTIVE
;
3289 if (tty
->termios
.c_cflag
& CLOCAL
)
3292 /* Wait for carrier detect and the line to become
3293 * free (i.e., not in use by the callout). While we are in
3294 * this loop, port->count is dropped by one, so that
3295 * close() knows when to free things. We restore it upon
3296 * exit, either normal or abnormal.
3300 add_wait_queue(&port
->open_wait
, &wait
);
3302 spin_lock_irqsave(&info
->lock
, flags
);
3303 if (!tty_hung_up_p(filp
)) {
3307 spin_unlock_irqrestore(&info
->lock
, flags
);
3308 port
->blocked_open
++;
3311 if (C_BAUD(tty
) && test_bit(ASYNCB_INITIALIZED
, &port
->flags
))
3312 tty_port_raise_dtr_rts(port
);
3314 set_current_state(TASK_INTERRUPTIBLE
);
3316 if (tty_hung_up_p(filp
) || !(port
->flags
& ASYNC_INITIALIZED
)){
3317 retval
= (port
->flags
& ASYNC_HUP_NOTIFY
) ?
3318 -EAGAIN
: -ERESTARTSYS
;
3322 cd
= tty_port_carrier_raised(port
);
3324 if (!(port
->flags
& ASYNC_CLOSING
) && (do_clocal
|| cd
))
3327 if (signal_pending(current
)) {
3328 retval
= -ERESTARTSYS
;
3332 DBGINFO(("%s block_til_ready wait\n", tty
->driver
->name
));
3338 set_current_state(TASK_RUNNING
);
3339 remove_wait_queue(&port
->open_wait
, &wait
);
3343 port
->blocked_open
--;
3346 port
->flags
|= ASYNC_NORMAL_ACTIVE
;
3348 DBGINFO(("%s block_til_ready ready, rc=%d\n", tty
->driver
->name
, retval
));
3353 * allocate buffers used for calling line discipline receive_buf
3354 * directly in synchronous mode
3355 * note: add 5 bytes to max frame size to allow appending
3356 * 32-bit CRC and status byte when configured to do so
3358 static int alloc_tmp_rbuf(struct slgt_info
*info
)
3360 info
->tmp_rbuf
= kmalloc(info
->max_frame_size
+ 5, GFP_KERNEL
);
3361 if (info
->tmp_rbuf
== NULL
)
3363 /* unused flag buffer to satisfy receive_buf calling interface */
3364 info
->flag_buf
= kzalloc(info
->max_frame_size
+ 5, GFP_KERNEL
);
3365 if (!info
->flag_buf
) {
3366 kfree(info
->tmp_rbuf
);
3367 info
->tmp_rbuf
= NULL
;
3373 static void free_tmp_rbuf(struct slgt_info
*info
)
3375 kfree(info
->tmp_rbuf
);
3376 info
->tmp_rbuf
= NULL
;
3377 kfree(info
->flag_buf
);
3378 info
->flag_buf
= NULL
;
3382 * allocate DMA descriptor lists.
3384 static int alloc_desc(struct slgt_info
*info
)
3389 /* allocate memory to hold descriptor lists */
3390 info
->bufs
= pci_alloc_consistent(info
->pdev
, DESC_LIST_SIZE
, &info
->bufs_dma_addr
);
3391 if (info
->bufs
== NULL
)
3394 memset(info
->bufs
, 0, DESC_LIST_SIZE
);
3396 info
->rbufs
= (struct slgt_desc
*)info
->bufs
;
3397 info
->tbufs
= ((struct slgt_desc
*)info
->bufs
) + info
->rbuf_count
;
3399 pbufs
= (unsigned int)info
->bufs_dma_addr
;
3402 * Build circular lists of descriptors
3405 for (i
=0; i
< info
->rbuf_count
; i
++) {
3406 /* physical address of this descriptor */
3407 info
->rbufs
[i
].pdesc
= pbufs
+ (i
* sizeof(struct slgt_desc
));
3409 /* physical address of next descriptor */
3410 if (i
== info
->rbuf_count
- 1)
3411 info
->rbufs
[i
].next
= cpu_to_le32(pbufs
);
3413 info
->rbufs
[i
].next
= cpu_to_le32(pbufs
+ ((i
+1) * sizeof(struct slgt_desc
)));
3414 set_desc_count(info
->rbufs
[i
], DMABUFSIZE
);
3417 for (i
=0; i
< info
->tbuf_count
; i
++) {
3418 /* physical address of this descriptor */
3419 info
->tbufs
[i
].pdesc
= pbufs
+ ((info
->rbuf_count
+ i
) * sizeof(struct slgt_desc
));
3421 /* physical address of next descriptor */
3422 if (i
== info
->tbuf_count
- 1)
3423 info
->tbufs
[i
].next
= cpu_to_le32(pbufs
+ info
->rbuf_count
* sizeof(struct slgt_desc
));
3425 info
->tbufs
[i
].next
= cpu_to_le32(pbufs
+ ((info
->rbuf_count
+ i
+ 1) * sizeof(struct slgt_desc
)));
3431 static void free_desc(struct slgt_info
*info
)
3433 if (info
->bufs
!= NULL
) {
3434 pci_free_consistent(info
->pdev
, DESC_LIST_SIZE
, info
->bufs
, info
->bufs_dma_addr
);
3441 static int alloc_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
)
3444 for (i
=0; i
< count
; i
++) {
3445 if ((bufs
[i
].buf
= pci_alloc_consistent(info
->pdev
, DMABUFSIZE
, &bufs
[i
].buf_dma_addr
)) == NULL
)
3447 bufs
[i
].pbuf
= cpu_to_le32((unsigned int)bufs
[i
].buf_dma_addr
);
3452 static void free_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
)
3455 for (i
=0; i
< count
; i
++) {
3456 if (bufs
[i
].buf
== NULL
)
3458 pci_free_consistent(info
->pdev
, DMABUFSIZE
, bufs
[i
].buf
, bufs
[i
].buf_dma_addr
);
3463 static int alloc_dma_bufs(struct slgt_info
*info
)
3465 info
->rbuf_count
= 32;
3466 info
->tbuf_count
= 32;
3468 if (alloc_desc(info
) < 0 ||
3469 alloc_bufs(info
, info
->rbufs
, info
->rbuf_count
) < 0 ||
3470 alloc_bufs(info
, info
->tbufs
, info
->tbuf_count
) < 0 ||
3471 alloc_tmp_rbuf(info
) < 0) {
3472 DBGERR(("%s DMA buffer alloc fail\n", info
->device_name
));
3479 static void free_dma_bufs(struct slgt_info
*info
)
3482 free_bufs(info
, info
->rbufs
, info
->rbuf_count
);
3483 free_bufs(info
, info
->tbufs
, info
->tbuf_count
);
3486 free_tmp_rbuf(info
);
3489 static int claim_resources(struct slgt_info
*info
)
3491 if (request_mem_region(info
->phys_reg_addr
, SLGT_REG_SIZE
, "synclink_gt") == NULL
) {
3492 DBGERR(("%s reg addr conflict, addr=%08X\n",
3493 info
->device_name
, info
->phys_reg_addr
));
3494 info
->init_error
= DiagStatus_AddressConflict
;
3498 info
->reg_addr_requested
= true;
3500 info
->reg_addr
= ioremap_nocache(info
->phys_reg_addr
, SLGT_REG_SIZE
);
3501 if (!info
->reg_addr
) {
3502 DBGERR(("%s can't map device registers, addr=%08X\n",
3503 info
->device_name
, info
->phys_reg_addr
));
3504 info
->init_error
= DiagStatus_CantAssignPciResources
;
3510 release_resources(info
);
3514 static void release_resources(struct slgt_info
*info
)
3516 if (info
->irq_requested
) {
3517 free_irq(info
->irq_level
, info
);
3518 info
->irq_requested
= false;
3521 if (info
->reg_addr_requested
) {
3522 release_mem_region(info
->phys_reg_addr
, SLGT_REG_SIZE
);
3523 info
->reg_addr_requested
= false;
3526 if (info
->reg_addr
) {
3527 iounmap(info
->reg_addr
);
3528 info
->reg_addr
= NULL
;
3532 /* Add the specified device instance data structure to the
3533 * global linked list of devices and increment the device count.
3535 static void add_device(struct slgt_info
*info
)
3539 info
->next_device
= NULL
;
3540 info
->line
= slgt_device_count
;
3541 sprintf(info
->device_name
, "%s%d", tty_dev_prefix
, info
->line
);
3543 if (info
->line
< MAX_DEVICES
) {
3544 if (maxframe
[info
->line
])
3545 info
->max_frame_size
= maxframe
[info
->line
];
3548 slgt_device_count
++;
3550 if (!slgt_device_list
)
3551 slgt_device_list
= info
;
3553 struct slgt_info
*current_dev
= slgt_device_list
;
3554 while(current_dev
->next_device
)
3555 current_dev
= current_dev
->next_device
;
3556 current_dev
->next_device
= info
;
3559 if (info
->max_frame_size
< 4096)
3560 info
->max_frame_size
= 4096;
3561 else if (info
->max_frame_size
> 65535)
3562 info
->max_frame_size
= 65535;
3564 switch(info
->pdev
->device
) {
3565 case SYNCLINK_GT_DEVICE_ID
:
3568 case SYNCLINK_GT2_DEVICE_ID
:
3571 case SYNCLINK_GT4_DEVICE_ID
:
3574 case SYNCLINK_AC_DEVICE_ID
:
3576 info
->params
.mode
= MGSL_MODE_ASYNC
;
3579 devstr
= "(unknown model)";
3581 printk("SyncLink %s %s IO=%08x IRQ=%d MaxFrameSize=%u\n",
3582 devstr
, info
->device_name
, info
->phys_reg_addr
,
3583 info
->irq_level
, info
->max_frame_size
);
3585 #if SYNCLINK_GENERIC_HDLC
3590 static const struct tty_port_operations slgt_port_ops
= {
3591 .carrier_raised
= carrier_raised
,
3596 * allocate device instance structure, return NULL on failure
3598 static struct slgt_info
*alloc_dev(int adapter_num
, int port_num
, struct pci_dev
*pdev
)
3600 struct slgt_info
*info
;
3602 info
= kzalloc(sizeof(struct slgt_info
), GFP_KERNEL
);
3605 DBGERR(("%s device alloc failed adapter=%d port=%d\n",
3606 driver_name
, adapter_num
, port_num
));
3608 tty_port_init(&info
->port
);
3609 info
->port
.ops
= &slgt_port_ops
;
3610 info
->magic
= MGSL_MAGIC
;
3611 INIT_WORK(&info
->task
, bh_handler
);
3612 info
->max_frame_size
= 4096;
3613 info
->base_clock
= 14745600;
3614 info
->rbuf_fill_level
= DMABUFSIZE
;
3615 info
->port
.close_delay
= 5*HZ
/10;
3616 info
->port
.closing_wait
= 30*HZ
;
3617 init_waitqueue_head(&info
->status_event_wait_q
);
3618 init_waitqueue_head(&info
->event_wait_q
);
3619 spin_lock_init(&info
->netlock
);
3620 memcpy(&info
->params
,&default_params
,sizeof(MGSL_PARAMS
));
3621 info
->idle_mode
= HDLC_TXIDLE_FLAGS
;
3622 info
->adapter_num
= adapter_num
;
3623 info
->port_num
= port_num
;
3625 setup_timer(&info
->tx_timer
, tx_timeout
, (unsigned long)info
);
3626 setup_timer(&info
->rx_timer
, rx_timeout
, (unsigned long)info
);
3628 /* Copy configuration info to device instance data */
3630 info
->irq_level
= pdev
->irq
;
3631 info
->phys_reg_addr
= pci_resource_start(pdev
,0);
3633 info
->bus_type
= MGSL_BUS_TYPE_PCI
;
3634 info
->irq_flags
= IRQF_SHARED
;
3636 info
->init_error
= -1; /* assume error, set to 0 on successful init */
3642 static void device_init(int adapter_num
, struct pci_dev
*pdev
)
3644 struct slgt_info
*port_array
[SLGT_MAX_PORTS
];
3648 if (pdev
->device
== SYNCLINK_GT2_DEVICE_ID
)
3650 else if (pdev
->device
== SYNCLINK_GT4_DEVICE_ID
)
3653 /* allocate device instances for all ports */
3654 for (i
=0; i
< port_count
; ++i
) {
3655 port_array
[i
] = alloc_dev(adapter_num
, i
, pdev
);
3656 if (port_array
[i
] == NULL
) {
3657 for (--i
; i
>= 0; --i
) {
3658 tty_port_destroy(&port_array
[i
]->port
);
3659 kfree(port_array
[i
]);
3665 /* give copy of port_array to all ports and add to device list */
3666 for (i
=0; i
< port_count
; ++i
) {
3667 memcpy(port_array
[i
]->port_array
, port_array
, sizeof(port_array
));
3668 add_device(port_array
[i
]);
3669 port_array
[i
]->port_count
= port_count
;
3670 spin_lock_init(&port_array
[i
]->lock
);
3673 /* Allocate and claim adapter resources */
3674 if (!claim_resources(port_array
[0])) {
3676 alloc_dma_bufs(port_array
[0]);
3678 /* copy resource information from first port to others */
3679 for (i
= 1; i
< port_count
; ++i
) {
3680 port_array
[i
]->irq_level
= port_array
[0]->irq_level
;
3681 port_array
[i
]->reg_addr
= port_array
[0]->reg_addr
;
3682 alloc_dma_bufs(port_array
[i
]);
3685 if (request_irq(port_array
[0]->irq_level
,
3687 port_array
[0]->irq_flags
,
3688 port_array
[0]->device_name
,
3689 port_array
[0]) < 0) {
3690 DBGERR(("%s request_irq failed IRQ=%d\n",
3691 port_array
[0]->device_name
,
3692 port_array
[0]->irq_level
));
3694 port_array
[0]->irq_requested
= true;
3695 adapter_test(port_array
[0]);
3696 for (i
=1 ; i
< port_count
; i
++) {
3697 port_array
[i
]->init_error
= port_array
[0]->init_error
;
3698 port_array
[i
]->gpio_present
= port_array
[0]->gpio_present
;
3703 for (i
= 0; i
< port_count
; ++i
) {
3704 struct slgt_info
*info
= port_array
[i
];
3705 tty_port_register_device(&info
->port
, serial_driver
, info
->line
,
3710 static int init_one(struct pci_dev
*dev
,
3711 const struct pci_device_id
*ent
)
3713 if (pci_enable_device(dev
)) {
3714 printk("error enabling pci device %p\n", dev
);
3717 pci_set_master(dev
);
3718 device_init(slgt_device_count
, dev
);
3722 static void remove_one(struct pci_dev
*dev
)
3726 static const struct tty_operations ops
= {
3730 .put_char
= put_char
,
3731 .flush_chars
= flush_chars
,
3732 .write_room
= write_room
,
3733 .chars_in_buffer
= chars_in_buffer
,
3734 .flush_buffer
= flush_buffer
,
3736 .compat_ioctl
= slgt_compat_ioctl
,
3737 .throttle
= throttle
,
3738 .unthrottle
= unthrottle
,
3739 .send_xchar
= send_xchar
,
3740 .break_ctl
= set_break
,
3741 .wait_until_sent
= wait_until_sent
,
3742 .set_termios
= set_termios
,
3744 .start
= tx_release
,
3746 .tiocmget
= tiocmget
,
3747 .tiocmset
= tiocmset
,
3748 .get_icount
= get_icount
,
3749 .proc_fops
= &synclink_gt_proc_fops
,
3752 static void slgt_cleanup(void)
3755 struct slgt_info
*info
;
3756 struct slgt_info
*tmp
;
3758 printk(KERN_INFO
"unload %s\n", driver_name
);
3760 if (serial_driver
) {
3761 for (info
=slgt_device_list
; info
!= NULL
; info
=info
->next_device
)
3762 tty_unregister_device(serial_driver
, info
->line
);
3763 if ((rc
= tty_unregister_driver(serial_driver
)))
3764 DBGERR(("tty_unregister_driver error=%d\n", rc
));
3765 put_tty_driver(serial_driver
);
3769 info
= slgt_device_list
;
3772 info
= info
->next_device
;
3775 /* release devices */
3776 info
= slgt_device_list
;
3778 #if SYNCLINK_GENERIC_HDLC
3781 free_dma_bufs(info
);
3782 free_tmp_rbuf(info
);
3783 if (info
->port_num
== 0)
3784 release_resources(info
);
3786 info
= info
->next_device
;
3787 tty_port_destroy(&tmp
->port
);
3792 pci_unregister_driver(&pci_driver
);
3796 * Driver initialization entry point.
3798 static int __init
slgt_init(void)
3802 printk(KERN_INFO
"%s\n", driver_name
);
3804 serial_driver
= alloc_tty_driver(MAX_DEVICES
);
3805 if (!serial_driver
) {
3806 printk("%s can't allocate tty driver\n", driver_name
);
3810 /* Initialize the tty_driver structure */
3812 serial_driver
->driver_name
= tty_driver_name
;
3813 serial_driver
->name
= tty_dev_prefix
;
3814 serial_driver
->major
= ttymajor
;
3815 serial_driver
->minor_start
= 64;
3816 serial_driver
->type
= TTY_DRIVER_TYPE_SERIAL
;
3817 serial_driver
->subtype
= SERIAL_TYPE_NORMAL
;
3818 serial_driver
->init_termios
= tty_std_termios
;
3819 serial_driver
->init_termios
.c_cflag
=
3820 B9600
| CS8
| CREAD
| HUPCL
| CLOCAL
;
3821 serial_driver
->init_termios
.c_ispeed
= 9600;
3822 serial_driver
->init_termios
.c_ospeed
= 9600;
3823 serial_driver
->flags
= TTY_DRIVER_REAL_RAW
| TTY_DRIVER_DYNAMIC_DEV
;
3824 tty_set_operations(serial_driver
, &ops
);
3825 if ((rc
= tty_register_driver(serial_driver
)) < 0) {
3826 DBGERR(("%s can't register serial driver\n", driver_name
));
3827 put_tty_driver(serial_driver
);
3828 serial_driver
= NULL
;
3832 printk(KERN_INFO
"%s, tty major#%d\n",
3833 driver_name
, serial_driver
->major
);
3835 slgt_device_count
= 0;
3836 if ((rc
= pci_register_driver(&pci_driver
)) < 0) {
3837 printk("%s pci_register_driver error=%d\n", driver_name
, rc
);
3840 pci_registered
= true;
3842 if (!slgt_device_list
)
3843 printk("%s no devices found\n",driver_name
);
3852 static void __exit
slgt_exit(void)
3857 module_init(slgt_init
);
3858 module_exit(slgt_exit
);
3861 * register access routines
3864 #define CALC_REGADDR() \
3865 unsigned long reg_addr = ((unsigned long)info->reg_addr) + addr; \
3867 reg_addr += (info->port_num) * 32; \
3868 else if (addr >= 0x40) \
3869 reg_addr += (info->port_num) * 16;
3871 static __u8
rd_reg8(struct slgt_info
*info
, unsigned int addr
)
3874 return readb((void __iomem
*)reg_addr
);
3877 static void wr_reg8(struct slgt_info
*info
, unsigned int addr
, __u8 value
)
3880 writeb(value
, (void __iomem
*)reg_addr
);
3883 static __u16
rd_reg16(struct slgt_info
*info
, unsigned int addr
)
3886 return readw((void __iomem
*)reg_addr
);
3889 static void wr_reg16(struct slgt_info
*info
, unsigned int addr
, __u16 value
)
3892 writew(value
, (void __iomem
*)reg_addr
);
3895 static __u32
rd_reg32(struct slgt_info
*info
, unsigned int addr
)
3898 return readl((void __iomem
*)reg_addr
);
3901 static void wr_reg32(struct slgt_info
*info
, unsigned int addr
, __u32 value
)
3904 writel(value
, (void __iomem
*)reg_addr
);
3907 static void rdma_reset(struct slgt_info
*info
)
3912 wr_reg32(info
, RDCSR
, BIT1
);
3914 /* wait for enable bit cleared */
3915 for(i
=0 ; i
< 1000 ; i
++)
3916 if (!(rd_reg32(info
, RDCSR
) & BIT0
))
3920 static void tdma_reset(struct slgt_info
*info
)
3925 wr_reg32(info
, TDCSR
, BIT1
);
3927 /* wait for enable bit cleared */
3928 for(i
=0 ; i
< 1000 ; i
++)
3929 if (!(rd_reg32(info
, TDCSR
) & BIT0
))
3934 * enable internal loopback
3935 * TxCLK and RxCLK are generated from BRG
3936 * and TxD is looped back to RxD internally.
3938 static void enable_loopback(struct slgt_info
*info
)
3940 /* SCR (serial control) BIT2=loopback enable */
3941 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) | BIT2
));
3943 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
3944 /* CCR (clock control)
3945 * 07..05 tx clock source (010 = BRG)
3946 * 04..02 rx clock source (010 = BRG)
3947 * 01 auxclk enable (0 = disable)
3948 * 00 BRG enable (1 = enable)
3952 wr_reg8(info
, CCR
, 0x49);
3954 /* set speed if available, otherwise use default */
3955 if (info
->params
.clock_speed
)
3956 set_rate(info
, info
->params
.clock_speed
);
3958 set_rate(info
, 3686400);
3963 * set baud rate generator to specified rate
3965 static void set_rate(struct slgt_info
*info
, u32 rate
)
3968 unsigned int osc
= info
->base_clock
;
3970 /* div = osc/rate - 1
3972 * Round div up if osc/rate is not integer to
3973 * force to next slowest rate.
3978 if (!(osc
% rate
) && div
)
3980 wr_reg16(info
, BDR
, (unsigned short)div
);
3984 static void rx_stop(struct slgt_info
*info
)
3988 /* disable and reset receiver */
3989 val
= rd_reg16(info
, RCR
) & ~BIT1
; /* clear enable bit */
3990 wr_reg16(info
, RCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
3991 wr_reg16(info
, RCR
, val
); /* clear reset bit */
3993 slgt_irq_off(info
, IRQ_RXOVER
+ IRQ_RXDATA
+ IRQ_RXIDLE
);
3995 /* clear pending rx interrupts */
3996 wr_reg16(info
, SSR
, IRQ_RXIDLE
+ IRQ_RXOVER
);
4000 info
->rx_enabled
= false;
4001 info
->rx_restart
= false;
4004 static void rx_start(struct slgt_info
*info
)
4008 slgt_irq_off(info
, IRQ_RXOVER
+ IRQ_RXDATA
);
4010 /* clear pending rx overrun IRQ */
4011 wr_reg16(info
, SSR
, IRQ_RXOVER
);
4013 /* reset and disable receiver */
4014 val
= rd_reg16(info
, RCR
) & ~BIT1
; /* clear enable bit */
4015 wr_reg16(info
, RCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
4016 wr_reg16(info
, RCR
, val
); /* clear reset bit */
4022 /* rx request when rx FIFO not empty */
4023 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) & ~BIT14
));
4024 slgt_irq_on(info
, IRQ_RXDATA
);
4025 if (info
->params
.mode
== MGSL_MODE_ASYNC
) {
4026 /* enable saving of rx status */
4027 wr_reg32(info
, RDCSR
, BIT6
);
4030 /* rx request when rx FIFO half full */
4031 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) | BIT14
));
4032 /* set 1st descriptor address */
4033 wr_reg32(info
, RDDAR
, info
->rbufs
[0].pdesc
);
4035 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
4036 /* enable rx DMA and DMA interrupt */
4037 wr_reg32(info
, RDCSR
, (BIT2
+ BIT0
));
4039 /* enable saving of rx status, rx DMA and DMA interrupt */
4040 wr_reg32(info
, RDCSR
, (BIT6
+ BIT2
+ BIT0
));
4044 slgt_irq_on(info
, IRQ_RXOVER
);
4046 /* enable receiver */
4047 wr_reg16(info
, RCR
, (unsigned short)(rd_reg16(info
, RCR
) | BIT1
));
4049 info
->rx_restart
= false;
4050 info
->rx_enabled
= true;
4053 static void tx_start(struct slgt_info
*info
)
4055 if (!info
->tx_enabled
) {
4057 (unsigned short)((rd_reg16(info
, TCR
) | BIT1
) & ~BIT2
));
4058 info
->tx_enabled
= true;
4061 if (desc_count(info
->tbufs
[info
->tbuf_start
])) {
4062 info
->drop_rts_on_tx_done
= false;
4064 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
4065 if (info
->params
.flags
& HDLC_FLAG_AUTO_RTS
) {
4067 if (!(info
->signals
& SerialSignal_RTS
)) {
4068 info
->signals
|= SerialSignal_RTS
;
4070 info
->drop_rts_on_tx_done
= true;
4074 slgt_irq_off(info
, IRQ_TXDATA
);
4075 slgt_irq_on(info
, IRQ_TXUNDER
+ IRQ_TXIDLE
);
4076 /* clear tx idle and underrun status bits */
4077 wr_reg16(info
, SSR
, (unsigned short)(IRQ_TXIDLE
+ IRQ_TXUNDER
));
4079 slgt_irq_off(info
, IRQ_TXDATA
);
4080 slgt_irq_on(info
, IRQ_TXIDLE
);
4081 /* clear tx idle status bit */
4082 wr_reg16(info
, SSR
, IRQ_TXIDLE
);
4084 /* set 1st descriptor address and start DMA */
4085 wr_reg32(info
, TDDAR
, info
->tbufs
[info
->tbuf_start
].pdesc
);
4086 wr_reg32(info
, TDCSR
, BIT2
+ BIT0
);
4087 info
->tx_active
= true;
4091 static void tx_stop(struct slgt_info
*info
)
4095 del_timer(&info
->tx_timer
);
4099 /* reset and disable transmitter */
4100 val
= rd_reg16(info
, TCR
) & ~BIT1
; /* clear enable bit */
4101 wr_reg16(info
, TCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
4103 slgt_irq_off(info
, IRQ_TXDATA
+ IRQ_TXIDLE
+ IRQ_TXUNDER
);
4105 /* clear tx idle and underrun status bit */
4106 wr_reg16(info
, SSR
, (unsigned short)(IRQ_TXIDLE
+ IRQ_TXUNDER
));
4110 info
->tx_enabled
= false;
4111 info
->tx_active
= false;
4114 static void reset_port(struct slgt_info
*info
)
4116 if (!info
->reg_addr
)
4122 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
4125 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4128 static void reset_adapter(struct slgt_info
*info
)
4131 for (i
=0; i
< info
->port_count
; ++i
) {
4132 if (info
->port_array
[i
])
4133 reset_port(info
->port_array
[i
]);
4137 static void async_mode(struct slgt_info
*info
)
4141 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4147 * 15..13 mode, 010=async
4148 * 12..10 encoding, 000=NRZ
4150 * 08 1=odd parity, 0=even parity
4151 * 07 1=RTS driver control
4153 * 05..04 character length
4158 * 03 0=1 stop bit, 1=2 stop bits
4161 * 00 auto-CTS enable
4165 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
4168 if (info
->params
.parity
!= ASYNC_PARITY_NONE
) {
4170 if (info
->params
.parity
== ASYNC_PARITY_ODD
)
4174 switch (info
->params
.data_bits
)
4176 case 6: val
|= BIT4
; break;
4177 case 7: val
|= BIT5
; break;
4178 case 8: val
|= BIT5
+ BIT4
; break;
4181 if (info
->params
.stop_bits
!= 1)
4184 if (info
->params
.flags
& HDLC_FLAG_AUTO_CTS
)
4187 wr_reg16(info
, TCR
, val
);
4191 * 15..13 mode, 010=async
4192 * 12..10 encoding, 000=NRZ
4194 * 08 1=odd parity, 0=even parity
4195 * 07..06 reserved, must be 0
4196 * 05..04 character length
4201 * 03 reserved, must be zero
4204 * 00 auto-DCD enable
4208 if (info
->params
.parity
!= ASYNC_PARITY_NONE
) {
4210 if (info
->params
.parity
== ASYNC_PARITY_ODD
)
4214 switch (info
->params
.data_bits
)
4216 case 6: val
|= BIT4
; break;
4217 case 7: val
|= BIT5
; break;
4218 case 8: val
|= BIT5
+ BIT4
; break;
4221 if (info
->params
.flags
& HDLC_FLAG_AUTO_DCD
)
4224 wr_reg16(info
, RCR
, val
);
4226 /* CCR (clock control)
4228 * 07..05 011 = tx clock source is BRG/16
4229 * 04..02 010 = rx clock source is BRG
4230 * 01 0 = auxclk disabled
4231 * 00 1 = BRG enabled
4235 wr_reg8(info
, CCR
, 0x69);
4239 /* SCR (serial control)
4241 * 15 1=tx req on FIFO half empty
4242 * 14 1=rx req on FIFO half full
4243 * 13 tx data IRQ enable
4244 * 12 tx idle IRQ enable
4245 * 11 rx break on IRQ enable
4246 * 10 rx data IRQ enable
4247 * 09 rx break off IRQ enable
4248 * 08 overrun IRQ enable
4253 * 03 0=16x sampling, 1=8x sampling
4254 * 02 1=txd->rxd internal loopback enable
4255 * 01 reserved, must be zero
4256 * 00 1=master IRQ enable
4258 val
= BIT15
+ BIT14
+ BIT0
;
4259 /* JCR[8] : 1 = x8 async mode feature available */
4260 if ((rd_reg32(info
, JCR
) & BIT8
) && info
->params
.data_rate
&&
4261 ((info
->base_clock
< (info
->params
.data_rate
* 16)) ||
4262 (info
->base_clock
% (info
->params
.data_rate
* 16)))) {
4263 /* use 8x sampling */
4265 set_rate(info
, info
->params
.data_rate
* 8);
4267 /* use 16x sampling */
4268 set_rate(info
, info
->params
.data_rate
* 16);
4270 wr_reg16(info
, SCR
, val
);
4272 slgt_irq_on(info
, IRQ_RXBREAK
| IRQ_RXOVER
);
4274 if (info
->params
.loopback
)
4275 enable_loopback(info
);
4278 static void sync_mode(struct slgt_info
*info
)
4282 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4290 * 001=raw bit synchronous
4291 * 010=asynchronous/isochronous
4292 * 011=monosync byte synchronous
4293 * 100=bisync byte synchronous
4294 * 101=xsync byte synchronous
4298 * 07 1=RTS driver control
4299 * 06 preamble enable
4300 * 05..04 preamble length
4301 * 03 share open/close flag
4304 * 00 auto-CTS enable
4308 switch(info
->params
.mode
) {
4309 case MGSL_MODE_XSYNC
:
4310 val
|= BIT15
+ BIT13
;
4312 case MGSL_MODE_MONOSYNC
: val
|= BIT14
+ BIT13
; break;
4313 case MGSL_MODE_BISYNC
: val
|= BIT15
; break;
4314 case MGSL_MODE_RAW
: val
|= BIT13
; break;
4316 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
4319 switch(info
->params
.encoding
)
4321 case HDLC_ENCODING_NRZB
: val
|= BIT10
; break;
4322 case HDLC_ENCODING_NRZI_MARK
: val
|= BIT11
; break;
4323 case HDLC_ENCODING_NRZI
: val
|= BIT11
+ BIT10
; break;
4324 case HDLC_ENCODING_BIPHASE_MARK
: val
|= BIT12
; break;
4325 case HDLC_ENCODING_BIPHASE_SPACE
: val
|= BIT12
+ BIT10
; break;
4326 case HDLC_ENCODING_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
; break;
4327 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
+ BIT10
; break;
4330 switch (info
->params
.crc_type
& HDLC_CRC_MASK
)
4332 case HDLC_CRC_16_CCITT
: val
|= BIT9
; break;
4333 case HDLC_CRC_32_CCITT
: val
|= BIT9
+ BIT8
; break;
4336 if (info
->params
.preamble
!= HDLC_PREAMBLE_PATTERN_NONE
)
4339 switch (info
->params
.preamble_length
)
4341 case HDLC_PREAMBLE_LENGTH_16BITS
: val
|= BIT5
; break;
4342 case HDLC_PREAMBLE_LENGTH_32BITS
: val
|= BIT4
; break;
4343 case HDLC_PREAMBLE_LENGTH_64BITS
: val
|= BIT5
+ BIT4
; break;
4346 if (info
->params
.flags
& HDLC_FLAG_AUTO_CTS
)
4349 wr_reg16(info
, TCR
, val
);
4351 /* TPR (transmit preamble) */
4353 switch (info
->params
.preamble
)
4355 case HDLC_PREAMBLE_PATTERN_FLAGS
: val
= 0x7e; break;
4356 case HDLC_PREAMBLE_PATTERN_ONES
: val
= 0xff; break;
4357 case HDLC_PREAMBLE_PATTERN_ZEROS
: val
= 0x00; break;
4358 case HDLC_PREAMBLE_PATTERN_10
: val
= 0x55; break;
4359 case HDLC_PREAMBLE_PATTERN_01
: val
= 0xaa; break;
4360 default: val
= 0x7e; break;
4362 wr_reg8(info
, TPR
, (unsigned char)val
);
4368 * 001=raw bit synchronous
4369 * 010=asynchronous/isochronous
4370 * 011=monosync byte synchronous
4371 * 100=bisync byte synchronous
4372 * 101=xsync byte synchronous
4376 * 07..03 reserved, must be 0
4379 * 00 auto-DCD enable
4383 switch(info
->params
.mode
) {
4384 case MGSL_MODE_XSYNC
:
4385 val
|= BIT15
+ BIT13
;
4387 case MGSL_MODE_MONOSYNC
: val
|= BIT14
+ BIT13
; break;
4388 case MGSL_MODE_BISYNC
: val
|= BIT15
; break;
4389 case MGSL_MODE_RAW
: val
|= BIT13
; break;
4392 switch(info
->params
.encoding
)
4394 case HDLC_ENCODING_NRZB
: val
|= BIT10
; break;
4395 case HDLC_ENCODING_NRZI_MARK
: val
|= BIT11
; break;
4396 case HDLC_ENCODING_NRZI
: val
|= BIT11
+ BIT10
; break;
4397 case HDLC_ENCODING_BIPHASE_MARK
: val
|= BIT12
; break;
4398 case HDLC_ENCODING_BIPHASE_SPACE
: val
|= BIT12
+ BIT10
; break;
4399 case HDLC_ENCODING_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
; break;
4400 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
+ BIT10
; break;
4403 switch (info
->params
.crc_type
& HDLC_CRC_MASK
)
4405 case HDLC_CRC_16_CCITT
: val
|= BIT9
; break;
4406 case HDLC_CRC_32_CCITT
: val
|= BIT9
+ BIT8
; break;
4409 if (info
->params
.flags
& HDLC_FLAG_AUTO_DCD
)
4412 wr_reg16(info
, RCR
, val
);
4414 /* CCR (clock control)
4416 * 07..05 tx clock source
4417 * 04..02 rx clock source
4423 if (info
->params
.flags
& HDLC_FLAG_TXC_BRG
)
4425 // when RxC source is DPLL, BRG generates 16X DPLL
4426 // reference clock, so take TxC from BRG/16 to get
4427 // transmit clock at actual data rate
4428 if (info
->params
.flags
& HDLC_FLAG_RXC_DPLL
)
4429 val
|= BIT6
+ BIT5
; /* 011, txclk = BRG/16 */
4431 val
|= BIT6
; /* 010, txclk = BRG */
4433 else if (info
->params
.flags
& HDLC_FLAG_TXC_DPLL
)
4434 val
|= BIT7
; /* 100, txclk = DPLL Input */
4435 else if (info
->params
.flags
& HDLC_FLAG_TXC_RXCPIN
)
4436 val
|= BIT5
; /* 001, txclk = RXC Input */
4438 if (info
->params
.flags
& HDLC_FLAG_RXC_BRG
)
4439 val
|= BIT3
; /* 010, rxclk = BRG */
4440 else if (info
->params
.flags
& HDLC_FLAG_RXC_DPLL
)
4441 val
|= BIT4
; /* 100, rxclk = DPLL */
4442 else if (info
->params
.flags
& HDLC_FLAG_RXC_TXCPIN
)
4443 val
|= BIT2
; /* 001, rxclk = TXC Input */
4445 if (info
->params
.clock_speed
)
4448 wr_reg8(info
, CCR
, (unsigned char)val
);
4450 if (info
->params
.flags
& (HDLC_FLAG_TXC_DPLL
+ HDLC_FLAG_RXC_DPLL
))
4452 // program DPLL mode
4453 switch(info
->params
.encoding
)
4455 case HDLC_ENCODING_BIPHASE_MARK
:
4456 case HDLC_ENCODING_BIPHASE_SPACE
:
4458 case HDLC_ENCODING_BIPHASE_LEVEL
:
4459 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
:
4460 val
= BIT7
+ BIT6
; break;
4461 default: val
= BIT6
; // NRZ encodings
4463 wr_reg16(info
, RCR
, (unsigned short)(rd_reg16(info
, RCR
) | val
));
4465 // DPLL requires a 16X reference clock from BRG
4466 set_rate(info
, info
->params
.clock_speed
* 16);
4469 set_rate(info
, info
->params
.clock_speed
);
4475 /* SCR (serial control)
4477 * 15 1=tx req on FIFO half empty
4478 * 14 1=rx req on FIFO half full
4479 * 13 tx data IRQ enable
4480 * 12 tx idle IRQ enable
4481 * 11 underrun IRQ enable
4482 * 10 rx data IRQ enable
4483 * 09 rx idle IRQ enable
4484 * 08 overrun IRQ enable
4489 * 03 reserved, must be zero
4490 * 02 1=txd->rxd internal loopback enable
4491 * 01 reserved, must be zero
4492 * 00 1=master IRQ enable
4494 wr_reg16(info
, SCR
, BIT15
+ BIT14
+ BIT0
);
4496 if (info
->params
.loopback
)
4497 enable_loopback(info
);
4501 * set transmit idle mode
4503 static void tx_set_idle(struct slgt_info
*info
)
4508 /* if preamble enabled (tcr[6] == 1) then tx idle size = 8 bits
4509 * else tcr[5:4] = tx idle size: 00 = 8 bits, 01 = 16 bits
4511 tcr
= rd_reg16(info
, TCR
);
4512 if (info
->idle_mode
& HDLC_TXIDLE_CUSTOM_16
) {
4513 /* disable preamble, set idle size to 16 bits */
4514 tcr
= (tcr
& ~(BIT6
+ BIT5
)) | BIT4
;
4515 /* MSB of 16 bit idle specified in tx preamble register (TPR) */
4516 wr_reg8(info
, TPR
, (unsigned char)((info
->idle_mode
>> 8) & 0xff));
4517 } else if (!(tcr
& BIT6
)) {
4518 /* preamble is disabled, set idle size to 8 bits */
4519 tcr
&= ~(BIT5
+ BIT4
);
4521 wr_reg16(info
, TCR
, tcr
);
4523 if (info
->idle_mode
& (HDLC_TXIDLE_CUSTOM_8
| HDLC_TXIDLE_CUSTOM_16
)) {
4524 /* LSB of custom tx idle specified in tx idle register */
4525 val
= (unsigned char)(info
->idle_mode
& 0xff);
4527 /* standard 8 bit idle patterns */
4528 switch(info
->idle_mode
)
4530 case HDLC_TXIDLE_FLAGS
: val
= 0x7e; break;
4531 case HDLC_TXIDLE_ALT_ZEROS_ONES
:
4532 case HDLC_TXIDLE_ALT_MARK_SPACE
: val
= 0xaa; break;
4533 case HDLC_TXIDLE_ZEROS
:
4534 case HDLC_TXIDLE_SPACE
: val
= 0x00; break;
4535 default: val
= 0xff;
4539 wr_reg8(info
, TIR
, val
);
4543 * get state of V24 status (input) signals
4545 static void get_signals(struct slgt_info
*info
)
4547 unsigned short status
= rd_reg16(info
, SSR
);
4549 /* clear all serial signals except RTS and DTR */
4550 info
->signals
&= SerialSignal_RTS
| SerialSignal_DTR
;
4553 info
->signals
|= SerialSignal_DSR
;
4555 info
->signals
|= SerialSignal_CTS
;
4557 info
->signals
|= SerialSignal_DCD
;
4559 info
->signals
|= SerialSignal_RI
;
4563 * set V.24 Control Register based on current configuration
4565 static void msc_set_vcr(struct slgt_info
*info
)
4567 unsigned char val
= 0;
4569 /* VCR (V.24 control)
4571 * 07..04 serial IF select
4578 switch(info
->if_mode
& MGSL_INTERFACE_MASK
)
4580 case MGSL_INTERFACE_RS232
:
4581 val
|= BIT5
; /* 0010 */
4583 case MGSL_INTERFACE_V35
:
4584 val
|= BIT7
+ BIT6
+ BIT5
; /* 1110 */
4586 case MGSL_INTERFACE_RS422
:
4587 val
|= BIT6
; /* 0100 */
4591 if (info
->if_mode
& MGSL_INTERFACE_MSB_FIRST
)
4593 if (info
->signals
& SerialSignal_DTR
)
4595 if (info
->signals
& SerialSignal_RTS
)
4597 if (info
->if_mode
& MGSL_INTERFACE_LL
)
4599 if (info
->if_mode
& MGSL_INTERFACE_RL
)
4601 wr_reg8(info
, VCR
, val
);
4605 * set state of V24 control (output) signals
4607 static void set_signals(struct slgt_info
*info
)
4609 unsigned char val
= rd_reg8(info
, VCR
);
4610 if (info
->signals
& SerialSignal_DTR
)
4614 if (info
->signals
& SerialSignal_RTS
)
4618 wr_reg8(info
, VCR
, val
);
4622 * free range of receive DMA buffers (i to last)
4624 static void free_rbufs(struct slgt_info
*info
, unsigned int i
, unsigned int last
)
4629 /* reset current buffer for reuse */
4630 info
->rbufs
[i
].status
= 0;
4631 set_desc_count(info
->rbufs
[i
], info
->rbuf_fill_level
);
4634 if (++i
== info
->rbuf_count
)
4637 info
->rbuf_current
= i
;
4641 * mark all receive DMA buffers as free
4643 static void reset_rbufs(struct slgt_info
*info
)
4645 free_rbufs(info
, 0, info
->rbuf_count
- 1);
4646 info
->rbuf_fill_index
= 0;
4647 info
->rbuf_fill_count
= 0;
4651 * pass receive HDLC frame to upper layer
4653 * return true if frame available, otherwise false
4655 static bool rx_get_frame(struct slgt_info
*info
)
4657 unsigned int start
, end
;
4658 unsigned short status
;
4659 unsigned int framesize
= 0;
4660 unsigned long flags
;
4661 struct tty_struct
*tty
= info
->port
.tty
;
4662 unsigned char addr_field
= 0xff;
4663 unsigned int crc_size
= 0;
4665 switch (info
->params
.crc_type
& HDLC_CRC_MASK
) {
4666 case HDLC_CRC_16_CCITT
: crc_size
= 2; break;
4667 case HDLC_CRC_32_CCITT
: crc_size
= 4; break;
4674 start
= end
= info
->rbuf_current
;
4677 if (!desc_complete(info
->rbufs
[end
]))
4680 if (framesize
== 0 && info
->params
.addr_filter
!= 0xff)
4681 addr_field
= info
->rbufs
[end
].buf
[0];
4683 framesize
+= desc_count(info
->rbufs
[end
]);
4685 if (desc_eof(info
->rbufs
[end
]))
4688 if (++end
== info
->rbuf_count
)
4691 if (end
== info
->rbuf_current
) {
4692 if (info
->rx_enabled
){
4693 spin_lock_irqsave(&info
->lock
,flags
);
4695 spin_unlock_irqrestore(&info
->lock
,flags
);
4703 * 15 buffer complete
4706 * 02 eof (end of frame)
4710 status
= desc_status(info
->rbufs
[end
]);
4712 /* ignore CRC bit if not using CRC (bit is undefined) */
4713 if ((info
->params
.crc_type
& HDLC_CRC_MASK
) == HDLC_CRC_NONE
)
4716 if (framesize
== 0 ||
4717 (addr_field
!= 0xff && addr_field
!= info
->params
.addr_filter
)) {
4718 free_rbufs(info
, start
, end
);
4722 if (framesize
< (2 + crc_size
) || status
& BIT0
) {
4723 info
->icount
.rxshort
++;
4725 } else if (status
& BIT1
) {
4726 info
->icount
.rxcrc
++;
4727 if (!(info
->params
.crc_type
& HDLC_CRC_RETURN_EX
))
4731 #if SYNCLINK_GENERIC_HDLC
4732 if (framesize
== 0) {
4733 info
->netdev
->stats
.rx_errors
++;
4734 info
->netdev
->stats
.rx_frame_errors
++;
4738 DBGBH(("%s rx frame status=%04X size=%d\n",
4739 info
->device_name
, status
, framesize
));
4740 DBGDATA(info
, info
->rbufs
[start
].buf
, min_t(int, framesize
, info
->rbuf_fill_level
), "rx");
4743 if (!(info
->params
.crc_type
& HDLC_CRC_RETURN_EX
)) {
4744 framesize
-= crc_size
;
4748 if (framesize
> info
->max_frame_size
+ crc_size
)
4749 info
->icount
.rxlong
++;
4751 /* copy dma buffer(s) to contiguous temp buffer */
4752 int copy_count
= framesize
;
4754 unsigned char *p
= info
->tmp_rbuf
;
4755 info
->tmp_rbuf_count
= framesize
;
4757 info
->icount
.rxok
++;
4760 int partial_count
= min_t(int, copy_count
, info
->rbuf_fill_level
);
4761 memcpy(p
, info
->rbufs
[i
].buf
, partial_count
);
4763 copy_count
-= partial_count
;
4764 if (++i
== info
->rbuf_count
)
4768 if (info
->params
.crc_type
& HDLC_CRC_RETURN_EX
) {
4769 *p
= (status
& BIT1
) ? RX_CRC_ERROR
: RX_OK
;
4773 #if SYNCLINK_GENERIC_HDLC
4775 hdlcdev_rx(info
,info
->tmp_rbuf
, framesize
);
4778 ldisc_receive_buf(tty
, info
->tmp_rbuf
, info
->flag_buf
, framesize
);
4781 free_rbufs(info
, start
, end
);
4789 * pass receive buffer (RAW synchronous mode) to tty layer
4790 * return true if buffer available, otherwise false
4792 static bool rx_get_buf(struct slgt_info
*info
)
4794 unsigned int i
= info
->rbuf_current
;
4797 if (!desc_complete(info
->rbufs
[i
]))
4799 count
= desc_count(info
->rbufs
[i
]);
4800 switch(info
->params
.mode
) {
4801 case MGSL_MODE_MONOSYNC
:
4802 case MGSL_MODE_BISYNC
:
4803 case MGSL_MODE_XSYNC
:
4804 /* ignore residue in byte synchronous modes */
4805 if (desc_residue(info
->rbufs
[i
]))
4809 DBGDATA(info
, info
->rbufs
[i
].buf
, count
, "rx");
4810 DBGINFO(("rx_get_buf size=%d\n", count
));
4812 ldisc_receive_buf(info
->port
.tty
, info
->rbufs
[i
].buf
,
4813 info
->flag_buf
, count
);
4814 free_rbufs(info
, i
, i
);
4818 static void reset_tbufs(struct slgt_info
*info
)
4821 info
->tbuf_current
= 0;
4822 for (i
=0 ; i
< info
->tbuf_count
; i
++) {
4823 info
->tbufs
[i
].status
= 0;
4824 info
->tbufs
[i
].count
= 0;
4829 * return number of free transmit DMA buffers
4831 static unsigned int free_tbuf_count(struct slgt_info
*info
)
4833 unsigned int count
= 0;
4834 unsigned int i
= info
->tbuf_current
;
4838 if (desc_count(info
->tbufs
[i
]))
4839 break; /* buffer in use */
4841 if (++i
== info
->tbuf_count
)
4843 } while (i
!= info
->tbuf_current
);
4845 /* if tx DMA active, last zero count buffer is in use */
4846 if (count
&& (rd_reg32(info
, TDCSR
) & BIT0
))
4853 * return number of bytes in unsent transmit DMA buffers
4854 * and the serial controller tx FIFO
4856 static unsigned int tbuf_bytes(struct slgt_info
*info
)
4858 unsigned int total_count
= 0;
4859 unsigned int i
= info
->tbuf_current
;
4860 unsigned int reg_value
;
4862 unsigned int active_buf_count
= 0;
4865 * Add descriptor counts for all tx DMA buffers.
4866 * If count is zero (cleared by DMA controller after read),
4867 * the buffer is complete or is actively being read from.
4869 * Record buf_count of last buffer with zero count starting
4870 * from current ring position. buf_count is mirror
4871 * copy of count and is not cleared by serial controller.
4872 * If DMA controller is active, that buffer is actively
4873 * being read so add to total.
4876 count
= desc_count(info
->tbufs
[i
]);
4878 total_count
+= count
;
4879 else if (!total_count
)
4880 active_buf_count
= info
->tbufs
[i
].buf_count
;
4881 if (++i
== info
->tbuf_count
)
4883 } while (i
!= info
->tbuf_current
);
4885 /* read tx DMA status register */
4886 reg_value
= rd_reg32(info
, TDCSR
);
4888 /* if tx DMA active, last zero count buffer is in use */
4889 if (reg_value
& BIT0
)
4890 total_count
+= active_buf_count
;
4892 /* add tx FIFO count = reg_value[15..8] */
4893 total_count
+= (reg_value
>> 8) & 0xff;
4895 /* if transmitter active add one byte for shift register */
4896 if (info
->tx_active
)
4903 * load data into transmit DMA buffer ring and start transmitter if needed
4904 * return true if data accepted, otherwise false (buffers full)
4906 static bool tx_load(struct slgt_info
*info
, const char *buf
, unsigned int size
)
4908 unsigned short count
;
4910 struct slgt_desc
*d
;
4912 /* check required buffer space */
4913 if (DIV_ROUND_UP(size
, DMABUFSIZE
) > free_tbuf_count(info
))
4916 DBGDATA(info
, buf
, size
, "tx");
4919 * copy data to one or more DMA buffers in circular ring
4920 * tbuf_start = first buffer for this data
4921 * tbuf_current = next free buffer
4923 * Copy all data before making data visible to DMA controller by
4924 * setting descriptor count of the first buffer.
4925 * This prevents an active DMA controller from reading the first DMA
4926 * buffers of a frame and stopping before the final buffers are filled.
4929 info
->tbuf_start
= i
= info
->tbuf_current
;
4932 d
= &info
->tbufs
[i
];
4934 count
= (unsigned short)((size
> DMABUFSIZE
) ? DMABUFSIZE
: size
);
4935 memcpy(d
->buf
, buf
, count
);
4941 * set EOF bit for last buffer of HDLC frame or
4942 * for every buffer in raw mode
4944 if ((!size
&& info
->params
.mode
== MGSL_MODE_HDLC
) ||
4945 info
->params
.mode
== MGSL_MODE_RAW
)
4946 set_desc_eof(*d
, 1);
4948 set_desc_eof(*d
, 0);
4950 /* set descriptor count for all but first buffer */
4951 if (i
!= info
->tbuf_start
)
4952 set_desc_count(*d
, count
);
4953 d
->buf_count
= count
;
4955 if (++i
== info
->tbuf_count
)
4959 info
->tbuf_current
= i
;
4961 /* set first buffer count to make new data visible to DMA controller */
4962 d
= &info
->tbufs
[info
->tbuf_start
];
4963 set_desc_count(*d
, d
->buf_count
);
4965 /* start transmitter if needed and update transmit timeout */
4966 if (!info
->tx_active
)
4968 update_tx_timer(info
);
4973 static int register_test(struct slgt_info
*info
)
4975 static unsigned short patterns
[] =
4976 {0x0000, 0xffff, 0xaaaa, 0x5555, 0x6969, 0x9696};
4977 static unsigned int count
= ARRAY_SIZE(patterns
);
4981 for (i
=0 ; i
< count
; i
++) {
4982 wr_reg16(info
, TIR
, patterns
[i
]);
4983 wr_reg16(info
, BDR
, patterns
[(i
+1)%count
]);
4984 if ((rd_reg16(info
, TIR
) != patterns
[i
]) ||
4985 (rd_reg16(info
, BDR
) != patterns
[(i
+1)%count
])) {
4990 info
->gpio_present
= (rd_reg32(info
, JCR
) & BIT5
) ? 1 : 0;
4991 info
->init_error
= rc
? 0 : DiagStatus_AddressFailure
;
4995 static int irq_test(struct slgt_info
*info
)
4997 unsigned long timeout
;
4998 unsigned long flags
;
4999 struct tty_struct
*oldtty
= info
->port
.tty
;
5000 u32 speed
= info
->params
.data_rate
;
5002 info
->params
.data_rate
= 921600;
5003 info
->port
.tty
= NULL
;
5005 spin_lock_irqsave(&info
->lock
, flags
);
5007 slgt_irq_on(info
, IRQ_TXIDLE
);
5009 /* enable transmitter */
5011 (unsigned short)(rd_reg16(info
, TCR
) | BIT1
));
5013 /* write one byte and wait for tx idle */
5014 wr_reg16(info
, TDR
, 0);
5016 /* assume failure */
5017 info
->init_error
= DiagStatus_IrqFailure
;
5018 info
->irq_occurred
= false;
5020 spin_unlock_irqrestore(&info
->lock
, flags
);
5023 while(timeout
-- && !info
->irq_occurred
)
5024 msleep_interruptible(10);
5026 spin_lock_irqsave(&info
->lock
,flags
);
5028 spin_unlock_irqrestore(&info
->lock
,flags
);
5030 info
->params
.data_rate
= speed
;
5031 info
->port
.tty
= oldtty
;
5033 info
->init_error
= info
->irq_occurred
? 0 : DiagStatus_IrqFailure
;
5034 return info
->irq_occurred
? 0 : -ENODEV
;
5037 static int loopback_test_rx(struct slgt_info
*info
)
5039 unsigned char *src
, *dest
;
5042 if (desc_complete(info
->rbufs
[0])) {
5043 count
= desc_count(info
->rbufs
[0]);
5044 src
= info
->rbufs
[0].buf
;
5045 dest
= info
->tmp_rbuf
;
5047 for( ; count
; count
-=2, src
+=2) {
5048 /* src=data byte (src+1)=status byte */
5049 if (!(*(src
+1) & (BIT9
+ BIT8
))) {
5052 info
->tmp_rbuf_count
++;
5055 DBGDATA(info
, info
->tmp_rbuf
, info
->tmp_rbuf_count
, "rx");
5061 static int loopback_test(struct slgt_info
*info
)
5063 #define TESTFRAMESIZE 20
5065 unsigned long timeout
;
5066 u16 count
= TESTFRAMESIZE
;
5067 unsigned char buf
[TESTFRAMESIZE
];
5069 unsigned long flags
;
5071 struct tty_struct
*oldtty
= info
->port
.tty
;
5074 memcpy(¶ms
, &info
->params
, sizeof(params
));
5076 info
->params
.mode
= MGSL_MODE_ASYNC
;
5077 info
->params
.data_rate
= 921600;
5078 info
->params
.loopback
= 1;
5079 info
->port
.tty
= NULL
;
5081 /* build and send transmit frame */
5082 for (count
= 0; count
< TESTFRAMESIZE
; ++count
)
5083 buf
[count
] = (unsigned char)count
;
5085 info
->tmp_rbuf_count
= 0;
5086 memset(info
->tmp_rbuf
, 0, TESTFRAMESIZE
);
5088 /* program hardware for HDLC and enabled receiver */
5089 spin_lock_irqsave(&info
->lock
,flags
);
5092 tx_load(info
, buf
, count
);
5093 spin_unlock_irqrestore(&info
->lock
, flags
);
5095 /* wait for receive complete */
5096 for (timeout
= 100; timeout
; --timeout
) {
5097 msleep_interruptible(10);
5098 if (loopback_test_rx(info
)) {
5104 /* verify received frame length and contents */
5105 if (!rc
&& (info
->tmp_rbuf_count
!= count
||
5106 memcmp(buf
, info
->tmp_rbuf
, count
))) {
5110 spin_lock_irqsave(&info
->lock
,flags
);
5111 reset_adapter(info
);
5112 spin_unlock_irqrestore(&info
->lock
,flags
);
5114 memcpy(&info
->params
, ¶ms
, sizeof(info
->params
));
5115 info
->port
.tty
= oldtty
;
5117 info
->init_error
= rc
? DiagStatus_DmaFailure
: 0;
5121 static int adapter_test(struct slgt_info
*info
)
5123 DBGINFO(("testing %s\n", info
->device_name
));
5124 if (register_test(info
) < 0) {
5125 printk("register test failure %s addr=%08X\n",
5126 info
->device_name
, info
->phys_reg_addr
);
5127 } else if (irq_test(info
) < 0) {
5128 printk("IRQ test failure %s IRQ=%d\n",
5129 info
->device_name
, info
->irq_level
);
5130 } else if (loopback_test(info
) < 0) {
5131 printk("loopback test failure %s\n", info
->device_name
);
5133 return info
->init_error
;
5137 * transmit timeout handler
5139 static void tx_timeout(unsigned long context
)
5141 struct slgt_info
*info
= (struct slgt_info
*)context
;
5142 unsigned long flags
;
5144 DBGINFO(("%s tx_timeout\n", info
->device_name
));
5145 if(info
->tx_active
&& info
->params
.mode
== MGSL_MODE_HDLC
) {
5146 info
->icount
.txtimeout
++;
5148 spin_lock_irqsave(&info
->lock
,flags
);
5150 spin_unlock_irqrestore(&info
->lock
,flags
);
5152 #if SYNCLINK_GENERIC_HDLC
5154 hdlcdev_tx_done(info
);
5161 * receive buffer polling timer
5163 static void rx_timeout(unsigned long context
)
5165 struct slgt_info
*info
= (struct slgt_info
*)context
;
5166 unsigned long flags
;
5168 DBGINFO(("%s rx_timeout\n", info
->device_name
));
5169 spin_lock_irqsave(&info
->lock
, flags
);
5170 info
->pending_bh
|= BH_RECEIVE
;
5171 spin_unlock_irqrestore(&info
->lock
, flags
);
5172 bh_handler(&info
->task
);