2 * DTS file for all SPEAr1310 SoCs
4 * Copyright 2012 Viresh Kumar <vireshk@kernel.org>
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
10 * http://www.opensource.org/licenses/gpl-license.html
11 * http://www.gnu.org/copyleft/gpl.html
14 /include/ "spear13xx.dtsi"
17 compatible = "st,spear1310";
20 spics: spics@e0700000{
21 compatible = "st,spear-spics-gpio";
22 reg = <0xe0700000 0x1000>;
23 st-spics,peripcfg-reg = <0x3b0>;
24 st-spics,sw-enable-bit = <12>;
25 st-spics,cs-value-bit = <11>;
26 st-spics,cs-enable-mask = <3>;
27 st-spics,cs-enable-shift = <8>;
32 miphy0: miphy@eb800000 {
33 compatible = "st,spear1310-miphy";
34 reg = <0xeb800000 0x4000>;
41 miphy1: miphy@eb804000 {
42 compatible = "st,spear1310-miphy";
43 reg = <0xeb804000 0x4000>;
50 miphy2: miphy@eb808000 {
51 compatible = "st,spear1310-miphy";
52 reg = <0xeb808000 0x4000>;
59 ahci0: ahci@b1000000 {
60 compatible = "snps,spear-ahci";
61 reg = <0xb1000000 0x10000>;
62 interrupts = <0 68 0x4>;
64 phy-names = "sata-phy";
68 ahci1: ahci@b1800000 {
69 compatible = "snps,spear-ahci";
70 reg = <0xb1800000 0x10000>;
71 interrupts = <0 69 0x4>;
73 phy-names = "sata-phy";
77 ahci2: ahci@b4000000 {
78 compatible = "snps,spear-ahci";
79 reg = <0xb4000000 0x10000>;
80 interrupts = <0 70 0x4>;
82 phy-names = "sata-phy";
86 pcie0: pcie@b1000000 {
87 compatible = "st,spear1340-pcie", "snps,dw-pcie";
88 reg = <0xb1000000 0x4000>, <0x80000000 0x20000>;
89 reg-names = "dbi", "config";
90 interrupts = <0 68 0x4>;
91 interrupt-map-mask = <0 0 0 0>;
92 interrupt-map = <0x0 0 &gic 0 68 0x4>;
95 phy-names = "pcie-phy";
99 ranges = <0x81000000 0 0 0x80020000 0 0x00010000 /* downstream I/O */
100 0x82000000 0 0x80030000 0xc0030000 0 0x0ffd0000>; /* non-prefetchable memory */
104 pcie1: pcie@b1800000 {
105 compatible = "st,spear1340-pcie", "snps,dw-pcie";
106 reg = <0xb1800000 0x4000>, <0x90000000 0x20000>;
107 reg-names = "dbi", "config";
108 interrupts = <0 69 0x4>;
109 interrupt-map-mask = <0 0 0 0>;
110 interrupt-map = <0x0 0 &gic 0 69 0x4>;
113 phy-names = "pcie-phy";
114 #address-cells = <3>;
117 ranges = <0x81000000 0 0 0x90020000 0 0x00010000 /* downstream I/O */
118 0x82000000 0 0x90030000 0x90030000 0 0x0ffd0000>; /* non-prefetchable memory */
122 pcie2: pcie@b4000000 {
123 compatible = "st,spear1340-pcie", "snps,dw-pcie";
124 reg = <0xb4000000 0x4000>, <0xc0000000 0x20000>;
125 reg-names = "dbi", "config";
126 interrupts = <0 70 0x4>;
127 interrupt-map-mask = <0 0 0 0>;
128 interrupt-map = <0x0 0 &gic 0 70 0x4>;
131 phy-names = "pcie-phy";
132 #address-cells = <3>;
135 ranges = <0x81000000 0 0 0xc0020000 0 0x00010000 /* downstream I/O */
136 0x82000000 0 0xc0030000 0xc0030000 0 0x0ffd0000>; /* non-prefetchable memory */
140 gmac1: eth@5c400000 {
141 compatible = "st,spear600-gmac";
142 reg = <0x5c400000 0x8000>;
143 interrupts = <0 95 0x4>;
144 interrupt-names = "macirq";
149 gmac2: eth@5c500000 {
150 compatible = "st,spear600-gmac";
151 reg = <0x5c500000 0x8000>;
152 interrupts = <0 96 0x4>;
153 interrupt-names = "macirq";
158 gmac3: eth@5c600000 {
159 compatible = "st,spear600-gmac";
160 reg = <0x5c600000 0x8000>;
161 interrupts = <0 97 0x4>;
162 interrupt-names = "macirq";
167 gmac4: eth@5c700000 {
168 compatible = "st,spear600-gmac";
169 reg = <0x5c700000 0x8000>;
170 interrupts = <0 98 0x4>;
171 interrupt-names = "macirq";
176 pinmux: pinmux@e0700000 {
177 compatible = "st,spear1310-pinmux";
178 reg = <0xe0700000 0x1000>;
179 #gpio-range-cells = <3>;
184 #address-cells = <1>;
186 compatible = "snps,designware-i2c";
187 reg = <0x5cd00000 0x1000>;
188 interrupts = <0 87 0x4>;
193 #address-cells = <1>;
195 compatible = "snps,designware-i2c";
196 reg = <0x5ce00000 0x1000>;
197 interrupts = <0 88 0x4>;
202 #address-cells = <1>;
204 compatible = "snps,designware-i2c";
205 reg = <0x5cf00000 0x1000>;
206 interrupts = <0 89 0x4>;
211 #address-cells = <1>;
213 compatible = "snps,designware-i2c";
214 reg = <0x5d000000 0x1000>;
215 interrupts = <0 90 0x4>;
220 #address-cells = <1>;
222 compatible = "snps,designware-i2c";
223 reg = <0x5d100000 0x1000>;
224 interrupts = <0 91 0x4>;
229 #address-cells = <1>;
231 compatible = "snps,designware-i2c";
232 reg = <0x5d200000 0x1000>;
233 interrupts = <0 92 0x4>;
238 #address-cells = <1>;
240 compatible = "snps,designware-i2c";
241 reg = <0x5d300000 0x1000>;
242 interrupts = <0 93 0x4>;
247 compatible = "arm,pl022", "arm,primecell";
248 reg = <0x5d400000 0x1000>;
249 interrupts = <0 99 0x4>;
250 #address-cells = <1>;
256 compatible = "arm,pl011", "arm,primecell";
257 reg = <0x5c800000 0x1000>;
258 interrupts = <0 82 0x4>;
263 compatible = "arm,pl011", "arm,primecell";
264 reg = <0x5c900000 0x1000>;
265 interrupts = <0 83 0x4>;
270 compatible = "arm,pl011", "arm,primecell";
271 reg = <0x5ca00000 0x1000>;
272 interrupts = <0 84 0x4>;
277 compatible = "arm,pl011", "arm,primecell";
278 reg = <0x5cb00000 0x1000>;
279 interrupts = <0 85 0x4>;
284 compatible = "arm,pl011", "arm,primecell";
285 reg = <0x5cc00000 0x1000>;
286 interrupts = <0 86 0x4>;
291 st,thermal-flags = <0x7000>;
294 gpiopinctrl: gpio@d8400000 {
295 compatible = "st,spear-plgpio";
296 reg = <0xd8400000 0x1000>;
297 interrupts = <0 100 0x4>;
298 #interrupt-cells = <1>;
299 interrupt-controller;
302 gpio-ranges = <&pinmux 0 0 246>;
305 st-plgpio,ngpio = <246>;
306 st-plgpio,enb-reg = <0xd0>;
307 st-plgpio,wdata-reg = <0x90>;
308 st-plgpio,dir-reg = <0xb0>;
309 st-plgpio,ie-reg = <0x30>;
310 st-plgpio,rdata-reg = <0x70>;
311 st-plgpio,mis-reg = <0x10>;
312 st-plgpio,eit-reg = <0x50>;