of: MSI: Simplify irqdomain lookup
[linux/fpc-iii.git] / arch / arm / plat-orion / time.c
blob8085a8aac8124839d889849d4d5877be3fa22252
1 /*
2 * arch/arm/plat-orion/time.c
4 * Marvell Orion SoC timer handling.
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
10 * Timer 0 is used as free-running clocksource, while timer 1 is
11 * used as clock_event_device.
14 #include <linux/kernel.h>
15 #include <linux/timer.h>
16 #include <linux/clockchips.h>
17 #include <linux/interrupt.h>
18 #include <linux/irq.h>
19 #include <linux/sched_clock.h>
20 #include <plat/time.h>
23 * MBus bridge block registers.
25 #define BRIDGE_CAUSE_OFF 0x0110
26 #define BRIDGE_MASK_OFF 0x0114
27 #define BRIDGE_INT_TIMER0 0x0002
28 #define BRIDGE_INT_TIMER1 0x0004
32 * Timer block registers.
34 #define TIMER_CTRL_OFF 0x0000
35 #define TIMER0_EN 0x0001
36 #define TIMER0_RELOAD_EN 0x0002
37 #define TIMER1_EN 0x0004
38 #define TIMER1_RELOAD_EN 0x0008
39 #define TIMER0_RELOAD_OFF 0x0010
40 #define TIMER0_VAL_OFF 0x0014
41 #define TIMER1_RELOAD_OFF 0x0018
42 #define TIMER1_VAL_OFF 0x001c
46 * SoC-specific data.
48 static void __iomem *bridge_base;
49 static u32 bridge_timer1_clr_mask;
50 static void __iomem *timer_base;
54 * Number of timer ticks per jiffy.
56 static u32 ticks_per_jiffy;
60 * Orion's sched_clock implementation. It has a resolution of
61 * at least 7.5ns (133MHz TCLK).
64 static u64 notrace orion_read_sched_clock(void)
66 return ~readl(timer_base + TIMER0_VAL_OFF);
70 * Clockevent handling.
72 static int
73 orion_clkevt_next_event(unsigned long delta, struct clock_event_device *dev)
75 unsigned long flags;
76 u32 u;
78 if (delta == 0)
79 return -ETIME;
81 local_irq_save(flags);
84 * Clear and enable clockevent timer interrupt.
86 writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
88 u = readl(bridge_base + BRIDGE_MASK_OFF);
89 u |= BRIDGE_INT_TIMER1;
90 writel(u, bridge_base + BRIDGE_MASK_OFF);
93 * Setup new clockevent timer value.
95 writel(delta, timer_base + TIMER1_VAL_OFF);
98 * Enable the timer.
100 u = readl(timer_base + TIMER_CTRL_OFF);
101 u = (u & ~TIMER1_RELOAD_EN) | TIMER1_EN;
102 writel(u, timer_base + TIMER_CTRL_OFF);
104 local_irq_restore(flags);
106 return 0;
109 static int orion_clkevt_shutdown(struct clock_event_device *evt)
111 unsigned long flags;
112 u32 u;
114 local_irq_save(flags);
116 /* Disable timer */
117 u = readl(timer_base + TIMER_CTRL_OFF);
118 writel(u & ~TIMER1_EN, timer_base + TIMER_CTRL_OFF);
120 /* Disable timer interrupt */
121 u = readl(bridge_base + BRIDGE_MASK_OFF);
122 writel(u & ~BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF);
124 /* ACK pending timer interrupt */
125 writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
127 local_irq_restore(flags);
129 return 0;
132 static int orion_clkevt_set_periodic(struct clock_event_device *evt)
134 unsigned long flags;
135 u32 u;
137 local_irq_save(flags);
139 /* Setup timer to fire at 1/HZ intervals */
140 writel(ticks_per_jiffy - 1, timer_base + TIMER1_RELOAD_OFF);
141 writel(ticks_per_jiffy - 1, timer_base + TIMER1_VAL_OFF);
143 /* Enable timer interrupt */
144 u = readl(bridge_base + BRIDGE_MASK_OFF);
145 writel(u | BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF);
147 /* Enable timer */
148 u = readl(timer_base + TIMER_CTRL_OFF);
149 writel(u | TIMER1_EN | TIMER1_RELOAD_EN, timer_base + TIMER_CTRL_OFF);
151 local_irq_restore(flags);
153 return 0;
156 static struct clock_event_device orion_clkevt = {
157 .name = "orion_tick",
158 .features = CLOCK_EVT_FEAT_ONESHOT |
159 CLOCK_EVT_FEAT_PERIODIC,
160 .rating = 300,
161 .set_next_event = orion_clkevt_next_event,
162 .set_state_shutdown = orion_clkevt_shutdown,
163 .set_state_periodic = orion_clkevt_set_periodic,
164 .set_state_oneshot = orion_clkevt_shutdown,
165 .tick_resume = orion_clkevt_shutdown,
168 static irqreturn_t orion_timer_interrupt(int irq, void *dev_id)
171 * ACK timer interrupt and call event handler.
173 writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
174 orion_clkevt.event_handler(&orion_clkevt);
176 return IRQ_HANDLED;
179 static struct irqaction orion_timer_irq = {
180 .name = "orion_tick",
181 .flags = IRQF_TIMER,
182 .handler = orion_timer_interrupt
185 void __init
186 orion_time_set_base(void __iomem *_timer_base)
188 timer_base = _timer_base;
191 void __init
192 orion_time_init(void __iomem *_bridge_base, u32 _bridge_timer1_clr_mask,
193 unsigned int irq, unsigned int tclk)
195 u32 u;
198 * Set SoC-specific data.
200 bridge_base = _bridge_base;
201 bridge_timer1_clr_mask = _bridge_timer1_clr_mask;
203 ticks_per_jiffy = (tclk + HZ/2) / HZ;
206 * Set scale and timer for sched_clock.
208 sched_clock_register(orion_read_sched_clock, 32, tclk);
211 * Setup free-running clocksource timer (interrupts
212 * disabled).
214 writel(0xffffffff, timer_base + TIMER0_VAL_OFF);
215 writel(0xffffffff, timer_base + TIMER0_RELOAD_OFF);
216 u = readl(bridge_base + BRIDGE_MASK_OFF);
217 writel(u & ~BRIDGE_INT_TIMER0, bridge_base + BRIDGE_MASK_OFF);
218 u = readl(timer_base + TIMER_CTRL_OFF);
219 writel(u | TIMER0_EN | TIMER0_RELOAD_EN, timer_base + TIMER_CTRL_OFF);
220 clocksource_mmio_init(timer_base + TIMER0_VAL_OFF, "orion_clocksource",
221 tclk, 300, 32, clocksource_mmio_readl_down);
224 * Setup clockevent timer (interrupt-driven).
226 setup_irq(irq, &orion_timer_irq);
227 orion_clkevt.cpumask = cpumask_of(0);
228 clockevents_config_and_register(&orion_clkevt, tclk, 1, 0xfffffffe);