1 #include <asm/asm-offsets.h>
2 #include <asm/thread_info.h>
4 #define PAGE_SIZE _PAGE_SIZE
7 * Put .bss..swapper_pg_dir as the first thing in .bss. This will
8 * ensure that it has .bss alignment (64K).
10 #define BSS_FIRST_SECTIONS *(.bss..swapper_pg_dir)
12 #include <asm-generic/vmlinux.lds.h>
19 text PT_LOAD FLAGS(7); /* RWX */
20 #ifndef CONFIG_CAVIUM_OCTEON_SOC
21 note PT_NOTE FLAGS(4); /* R__ */
22 #endif /* CAVIUM_OCTEON_SOC */
26 #ifdef CONFIG_CPU_LITTLE_ENDIAN
29 jiffies = jiffies_64 + 4;
37 #ifdef CONFIG_BOOT_ELF64
38 /* Read-only sections, merged into text segment: */
39 /* . = 0xc000000000000000; */
41 /* This is the value for an Origin kernel, taken from an IRIX kernel. */
42 /* . = 0xc00000000001c000; */
44 /* Set the vaddr for the text segment to a value
45 * >= 0xa800 0000 0001 9000 if no symmon is going to configured
46 * >= 0xa800 0000 0030 0000 otherwise
49 /* . = 0xa800000000300000; */
50 . = 0xffffffff80300000;
52 . = VMLINUX_LOAD_ADDRESS;
54 _text = .; /* Text and read-only data */
65 _etext = .; /* End of text section */
69 /* Exception table for data bus errors */
71 __start___dbe_table = .;
73 __stop___dbe_table = .;
76 #ifdef CONFIG_CAVIUM_OCTEON_SOC
78 #else /* CONFIG_CAVIUM_OCTEON_SOC */
79 #define NOTES_HEADER :note
80 #endif /* CONFIG_CAVIUM_OCTEON_SOC */
81 NOTES :text NOTES_HEADER
82 .dummy : { *(.dummy) } :text
84 _sdata = .; /* Start of data section */
89 . = . + DATAOFFSET; /* for CONFIG_MAPPED_KERNEL */
91 INIT_TASK_DATA(THREAD_SIZE)
93 CACHELINE_ALIGNED_DATA(1 << CONFIG_MIPS_L1_CACHE_SHIFT)
94 READ_MOSTLY_DATA(1 << CONFIG_MIPS_L1_CACHE_SHIFT)
105 /* We want the small data sections together, so single-instruction offsets
106 can access them all, and initialized data all before uninitialized, so
107 we can shorten the on-disk segment size. */
111 _edata = .; /* End of data section */
113 /* will be freed after init */
114 . = ALIGN(PAGE_SIZE); /* Init code and data */
116 INIT_TEXT_SECTION(PAGE_SIZE)
117 INIT_DATA_SECTION(16)
120 .mips.machines.init : AT(ADDR(.mips.machines.init) - LOAD_OFFSET) {
121 __mips_machines_start = .;
122 *(.mips.machines.init)
123 __mips_machines_end = .;
126 /* .exit.text is discarded at runtime, not link time, to deal with
127 * references from .rodata
136 PERCPU_SECTION(1 << CONFIG_MIPS_L1_CACHE_SHIFT)
138 #ifdef CONFIG_MIPS_RAW_APPENDED_DTB
140 /* leave space for appended DTB */
142 #elif defined(CONFIG_MIPS_ELF_APPENDED_DTB)
143 .appended_dtb : AT(ADDR(.appended_dtb) - LOAD_OFFSET) {
145 KEEP(*(.appended_dtb))
149 * Align to 64K in attempt to eliminate holes before the
150 * .bss..swapper_pg_dir section at the start of .bss. This
151 * also satisfies PAGE_SIZE alignment as the largest page size
156 /* freed after init ends here */
159 * Force .bss to 64K alignment so that .bss..swapper_pg_dir
160 * gets that alignment. .sbss should be empty, so there will be
161 * no holes after __init_end. */
162 BSS_SECTION(0, 0x10000, 0)
166 /* These mark the ABI of the kernel for debuggers. */
168 KEEP(*(.mdebug.abi32))
171 KEEP(*(.mdebug.abi64))
174 /* This is the MIPS specific mdebug section. */
182 /* These must appear regardless of . */
192 /* Sections to be discarded */
195 /* ABI crap starts here */