1 /* This file is part of the Emulex RoCE Device Driver for
2 * RoCE (RDMA over Converged Ethernet) adapters.
3 * Copyright (C) 2012-2015 Emulex. All rights reserved.
4 * EMULEX and SLI are trademarks of Emulex.
7 * This software is available to you under a choice of one of two licenses.
8 * You may choose to be licensed under the terms of the GNU General Public
9 * License (GPL) Version 2, available from the file COPYING in the main
10 * directory of this source tree, or the BSD license below:
12 * Redistribution and use in source and binary forms, with or without
13 * modification, are permitted provided that the following conditions
16 * - Redistributions of source code must retain the above copyright notice,
17 * this list of conditions and the following disclaimer.
19 * - Redistributions in binary form must reproduce the above copyright
20 * notice, this list of conditions and the following disclaimer in
21 * the documentation and/or other materials provided with the distribution.
23 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
24 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,THE
25 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
27 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
30 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
31 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
32 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
33 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 * Contact Information:
36 * linux-drivers@emulex.com
40 * Costa Mesa, CA 92626
43 #include <linux/sched.h>
44 #include <linux/interrupt.h>
45 #include <linux/log2.h>
46 #include <linux/dma-mapping.h>
48 #include <rdma/ib_verbs.h>
49 #include <rdma/ib_user_verbs.h>
50 #include <rdma/ib_cache.h>
53 #include "ocrdma_hw.h"
54 #include "ocrdma_verbs.h"
55 #include "ocrdma_ah.h"
58 OCRDMA_MBX_STATUS_FAILED
= 1,
59 OCRDMA_MBX_STATUS_ILLEGAL_FIELD
= 3,
60 OCRDMA_MBX_STATUS_OOR
= 100,
61 OCRDMA_MBX_STATUS_INVALID_PD
= 101,
62 OCRDMA_MBX_STATUS_PD_INUSE
= 102,
63 OCRDMA_MBX_STATUS_INVALID_CQ
= 103,
64 OCRDMA_MBX_STATUS_INVALID_QP
= 104,
65 OCRDMA_MBX_STATUS_INVALID_LKEY
= 105,
66 OCRDMA_MBX_STATUS_ORD_EXCEEDS
= 106,
67 OCRDMA_MBX_STATUS_IRD_EXCEEDS
= 107,
68 OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS
= 108,
69 OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS
= 109,
70 OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS
= 110,
71 OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS
= 111,
72 OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS
= 112,
73 OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE
= 113,
74 OCRDMA_MBX_STATUS_MW_BOUND
= 114,
75 OCRDMA_MBX_STATUS_INVALID_VA
= 115,
76 OCRDMA_MBX_STATUS_INVALID_LENGTH
= 116,
77 OCRDMA_MBX_STATUS_INVALID_FBO
= 117,
78 OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS
= 118,
79 OCRDMA_MBX_STATUS_INVALID_PBE_SIZE
= 119,
80 OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY
= 120,
81 OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT
= 121,
82 OCRDMA_MBX_STATUS_INVALID_SRQ_ID
= 129,
83 OCRDMA_MBX_STATUS_SRQ_ERROR
= 133,
84 OCRDMA_MBX_STATUS_RQE_EXCEEDS
= 134,
85 OCRDMA_MBX_STATUS_MTU_EXCEEDS
= 135,
86 OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS
= 136,
87 OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS
= 137,
88 OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS
= 138,
89 OCRDMA_MBX_STATUS_QP_BOUND
= 130,
90 OCRDMA_MBX_STATUS_INVALID_CHANGE
= 139,
91 OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP
= 140,
92 OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER
= 141,
93 OCRDMA_MBX_STATUS_MW_STILL_BOUND
= 142,
94 OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID
= 143,
95 OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS
= 144
98 enum additional_status
{
99 OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES
= 22
103 OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES
= 1,
104 OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER
= 2,
105 OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES
= 3,
106 OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING
= 4,
107 OCRDMA_MBX_CQE_STATUS_DMA_FAILED
= 5
110 static inline void *ocrdma_get_eqe(struct ocrdma_eq
*eq
)
112 return eq
->q
.va
+ (eq
->q
.tail
* sizeof(struct ocrdma_eqe
));
115 static inline void ocrdma_eq_inc_tail(struct ocrdma_eq
*eq
)
117 eq
->q
.tail
= (eq
->q
.tail
+ 1) & (OCRDMA_EQ_LEN
- 1);
120 static inline void *ocrdma_get_mcqe(struct ocrdma_dev
*dev
)
122 struct ocrdma_mcqe
*cqe
= (struct ocrdma_mcqe
*)
123 (dev
->mq
.cq
.va
+ (dev
->mq
.cq
.tail
* sizeof(struct ocrdma_mcqe
)));
125 if (!(le32_to_cpu(cqe
->valid_ae_cmpl_cons
) & OCRDMA_MCQE_VALID_MASK
))
130 static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev
*dev
)
132 dev
->mq
.cq
.tail
= (dev
->mq
.cq
.tail
+ 1) & (OCRDMA_MQ_CQ_LEN
- 1);
135 static inline struct ocrdma_mqe
*ocrdma_get_mqe(struct ocrdma_dev
*dev
)
137 return dev
->mq
.sq
.va
+ (dev
->mq
.sq
.head
* sizeof(struct ocrdma_mqe
));
140 static inline void ocrdma_mq_inc_head(struct ocrdma_dev
*dev
)
142 dev
->mq
.sq
.head
= (dev
->mq
.sq
.head
+ 1) & (OCRDMA_MQ_LEN
- 1);
145 static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev
*dev
)
147 return dev
->mq
.sq
.va
+ (dev
->mqe_ctx
.tag
* sizeof(struct ocrdma_mqe
));
150 enum ib_qp_state
get_ibqp_state(enum ocrdma_qp_state qps
)
155 case OCRDMA_QPS_INIT
:
162 case OCRDMA_QPS_SQ_DRAINING
:
172 static enum ocrdma_qp_state
get_ocrdma_qp_state(enum ib_qp_state qps
)
176 return OCRDMA_QPS_RST
;
178 return OCRDMA_QPS_INIT
;
180 return OCRDMA_QPS_RTR
;
182 return OCRDMA_QPS_RTS
;
184 return OCRDMA_QPS_SQD
;
186 return OCRDMA_QPS_SQE
;
188 return OCRDMA_QPS_ERR
;
190 return OCRDMA_QPS_ERR
;
193 static int ocrdma_get_mbx_errno(u32 status
)
196 u8 mbox_status
= (status
& OCRDMA_MBX_RSP_STATUS_MASK
) >>
197 OCRDMA_MBX_RSP_STATUS_SHIFT
;
198 u8 add_status
= (status
& OCRDMA_MBX_RSP_ASTATUS_MASK
) >>
199 OCRDMA_MBX_RSP_ASTATUS_SHIFT
;
201 switch (mbox_status
) {
202 case OCRDMA_MBX_STATUS_OOR
:
203 case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS
:
207 case OCRDMA_MBX_STATUS_INVALID_PD
:
208 case OCRDMA_MBX_STATUS_INVALID_CQ
:
209 case OCRDMA_MBX_STATUS_INVALID_SRQ_ID
:
210 case OCRDMA_MBX_STATUS_INVALID_QP
:
211 case OCRDMA_MBX_STATUS_INVALID_CHANGE
:
212 case OCRDMA_MBX_STATUS_MTU_EXCEEDS
:
213 case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER
:
214 case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID
:
215 case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS
:
216 case OCRDMA_MBX_STATUS_ILLEGAL_FIELD
:
217 case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY
:
218 case OCRDMA_MBX_STATUS_INVALID_LKEY
:
219 case OCRDMA_MBX_STATUS_INVALID_VA
:
220 case OCRDMA_MBX_STATUS_INVALID_LENGTH
:
221 case OCRDMA_MBX_STATUS_INVALID_FBO
:
222 case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS
:
223 case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE
:
224 case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP
:
225 case OCRDMA_MBX_STATUS_SRQ_ERROR
:
226 case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS
:
230 case OCRDMA_MBX_STATUS_PD_INUSE
:
231 case OCRDMA_MBX_STATUS_QP_BOUND
:
232 case OCRDMA_MBX_STATUS_MW_STILL_BOUND
:
233 case OCRDMA_MBX_STATUS_MW_BOUND
:
237 case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS
:
238 case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS
:
239 case OCRDMA_MBX_STATUS_RQE_EXCEEDS
:
240 case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS
:
241 case OCRDMA_MBX_STATUS_ORD_EXCEEDS
:
242 case OCRDMA_MBX_STATUS_IRD_EXCEEDS
:
243 case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS
:
244 case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS
:
245 case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS
:
249 case OCRDMA_MBX_STATUS_FAILED
:
250 switch (add_status
) {
251 case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES
:
261 char *port_speed_string(struct ocrdma_dev
*dev
)
264 u16 speeds_supported
;
266 speeds_supported
= dev
->phy
.fixed_speeds_supported
|
267 dev
->phy
.auto_speeds_supported
;
268 if (speeds_supported
& OCRDMA_PHY_SPEED_40GBPS
)
270 else if (speeds_supported
& OCRDMA_PHY_SPEED_10GBPS
)
272 else if (speeds_supported
& OCRDMA_PHY_SPEED_1GBPS
)
278 static int ocrdma_get_mbx_cqe_errno(u16 cqe_status
)
280 int err_num
= -EINVAL
;
282 switch (cqe_status
) {
283 case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES
:
286 case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER
:
289 case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES
:
290 case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING
:
293 case OCRDMA_MBX_CQE_STATUS_DMA_FAILED
:
301 void ocrdma_ring_cq_db(struct ocrdma_dev
*dev
, u16 cq_id
, bool armed
,
302 bool solicited
, u16 cqe_popped
)
304 u32 val
= cq_id
& OCRDMA_DB_CQ_RING_ID_MASK
;
306 val
|= ((cq_id
& OCRDMA_DB_CQ_RING_ID_EXT_MASK
) <<
307 OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT
);
310 val
|= (1 << OCRDMA_DB_CQ_REARM_SHIFT
);
312 val
|= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT
);
313 val
|= (cqe_popped
<< OCRDMA_DB_CQ_NUM_POPPED_SHIFT
);
314 iowrite32(val
, dev
->nic_info
.db
+ OCRDMA_DB_CQ_OFFSET
);
317 static void ocrdma_ring_mq_db(struct ocrdma_dev
*dev
)
321 val
|= dev
->mq
.sq
.id
& OCRDMA_MQ_ID_MASK
;
322 val
|= 1 << OCRDMA_MQ_NUM_MQE_SHIFT
;
323 iowrite32(val
, dev
->nic_info
.db
+ OCRDMA_DB_MQ_OFFSET
);
326 static void ocrdma_ring_eq_db(struct ocrdma_dev
*dev
, u16 eq_id
,
327 bool arm
, bool clear_int
, u16 num_eqe
)
331 val
|= eq_id
& OCRDMA_EQ_ID_MASK
;
332 val
|= ((eq_id
& OCRDMA_EQ_ID_EXT_MASK
) << OCRDMA_EQ_ID_EXT_MASK_SHIFT
);
334 val
|= (1 << OCRDMA_REARM_SHIFT
);
336 val
|= (1 << OCRDMA_EQ_CLR_SHIFT
);
337 val
|= (1 << OCRDMA_EQ_TYPE_SHIFT
);
338 val
|= (num_eqe
<< OCRDMA_NUM_EQE_SHIFT
);
339 iowrite32(val
, dev
->nic_info
.db
+ OCRDMA_DB_EQ_OFFSET
);
342 static void ocrdma_init_mch(struct ocrdma_mbx_hdr
*cmd_hdr
,
343 u8 opcode
, u8 subsys
, u32 cmd_len
)
345 cmd_hdr
->subsys_op
= (opcode
| (subsys
<< OCRDMA_MCH_SUBSYS_SHIFT
));
346 cmd_hdr
->timeout
= 20; /* seconds */
347 cmd_hdr
->cmd_len
= cmd_len
- sizeof(struct ocrdma_mbx_hdr
);
350 static void *ocrdma_init_emb_mqe(u8 opcode
, u32 cmd_len
)
352 struct ocrdma_mqe
*mqe
;
354 mqe
= kzalloc(sizeof(struct ocrdma_mqe
), GFP_KERNEL
);
357 mqe
->hdr
.spcl_sge_cnt_emb
|=
358 (OCRDMA_MQE_EMBEDDED
<< OCRDMA_MQE_HDR_EMB_SHIFT
) &
359 OCRDMA_MQE_HDR_EMB_MASK
;
360 mqe
->hdr
.pyld_len
= cmd_len
- sizeof(struct ocrdma_mqe_hdr
);
362 ocrdma_init_mch(&mqe
->u
.emb_req
.mch
, opcode
, OCRDMA_SUBSYS_ROCE
,
367 static void ocrdma_free_q(struct ocrdma_dev
*dev
, struct ocrdma_queue_info
*q
)
369 dma_free_coherent(&dev
->nic_info
.pdev
->dev
, q
->size
, q
->va
, q
->dma
);
372 static int ocrdma_alloc_q(struct ocrdma_dev
*dev
,
373 struct ocrdma_queue_info
*q
, u16 len
, u16 entry_size
)
375 memset(q
, 0, sizeof(*q
));
377 q
->entry_size
= entry_size
;
378 q
->size
= len
* entry_size
;
379 q
->va
= dma_alloc_coherent(&dev
->nic_info
.pdev
->dev
, q
->size
,
380 &q
->dma
, GFP_KERNEL
);
383 memset(q
->va
, 0, q
->size
);
387 static void ocrdma_build_q_pages(struct ocrdma_pa
*q_pa
, int cnt
,
388 dma_addr_t host_pa
, int hw_page_size
)
392 for (i
= 0; i
< cnt
; i
++) {
393 q_pa
[i
].lo
= (u32
) (host_pa
& 0xffffffff);
394 q_pa
[i
].hi
= (u32
) upper_32_bits(host_pa
);
395 host_pa
+= hw_page_size
;
399 static int ocrdma_mbx_delete_q(struct ocrdma_dev
*dev
,
400 struct ocrdma_queue_info
*q
, int queue_type
)
404 struct ocrdma_delete_q_req
*cmd
= dev
->mbx_cmd
;
406 switch (queue_type
) {
408 opcode
= OCRDMA_CMD_DELETE_MQ
;
411 opcode
= OCRDMA_CMD_DELETE_CQ
;
414 opcode
= OCRDMA_CMD_DELETE_EQ
;
419 memset(cmd
, 0, sizeof(*cmd
));
420 ocrdma_init_mch(&cmd
->req
, opcode
, OCRDMA_SUBSYS_COMMON
, sizeof(*cmd
));
423 status
= be_roce_mcc_cmd(dev
->nic_info
.netdev
,
424 cmd
, sizeof(*cmd
), NULL
, NULL
);
430 static int ocrdma_mbx_create_eq(struct ocrdma_dev
*dev
, struct ocrdma_eq
*eq
)
433 struct ocrdma_create_eq_req
*cmd
= dev
->mbx_cmd
;
434 struct ocrdma_create_eq_rsp
*rsp
= dev
->mbx_cmd
;
436 memset(cmd
, 0, sizeof(*cmd
));
437 ocrdma_init_mch(&cmd
->req
, OCRDMA_CMD_CREATE_EQ
, OCRDMA_SUBSYS_COMMON
,
440 cmd
->req
.rsvd_version
= 2;
442 cmd
->valid
= OCRDMA_CREATE_EQ_VALID
;
443 cmd
->cnt
= 4 << OCRDMA_CREATE_EQ_CNT_SHIFT
;
445 ocrdma_build_q_pages(&cmd
->pa
[0], cmd
->num_pages
, eq
->q
.dma
,
447 status
= be_roce_mcc_cmd(dev
->nic_info
.netdev
, cmd
, sizeof(*cmd
), NULL
,
450 eq
->q
.id
= rsp
->vector_eqid
& 0xffff;
451 eq
->vector
= (rsp
->vector_eqid
>> 16) & 0xffff;
452 eq
->q
.created
= true;
457 static int ocrdma_create_eq(struct ocrdma_dev
*dev
,
458 struct ocrdma_eq
*eq
, u16 q_len
)
462 status
= ocrdma_alloc_q(dev
, &eq
->q
, OCRDMA_EQ_LEN
,
463 sizeof(struct ocrdma_eqe
));
467 status
= ocrdma_mbx_create_eq(dev
, eq
);
471 ocrdma_ring_eq_db(dev
, eq
->q
.id
, true, true, 0);
475 ocrdma_free_q(dev
, &eq
->q
);
479 int ocrdma_get_irq(struct ocrdma_dev
*dev
, struct ocrdma_eq
*eq
)
483 if (dev
->nic_info
.intr_mode
== BE_INTERRUPT_MODE_INTX
)
484 irq
= dev
->nic_info
.pdev
->irq
;
486 irq
= dev
->nic_info
.msix
.vector_list
[eq
->vector
];
490 static void _ocrdma_destroy_eq(struct ocrdma_dev
*dev
, struct ocrdma_eq
*eq
)
493 ocrdma_mbx_delete_q(dev
, &eq
->q
, QTYPE_EQ
);
494 ocrdma_free_q(dev
, &eq
->q
);
498 static void ocrdma_destroy_eq(struct ocrdma_dev
*dev
, struct ocrdma_eq
*eq
)
502 /* disarm EQ so that interrupts are not generated
503 * during freeing and EQ delete is in progress.
505 ocrdma_ring_eq_db(dev
, eq
->q
.id
, false, false, 0);
507 irq
= ocrdma_get_irq(dev
, eq
);
509 _ocrdma_destroy_eq(dev
, eq
);
512 static void ocrdma_destroy_eqs(struct ocrdma_dev
*dev
)
516 for (i
= 0; i
< dev
->eq_cnt
; i
++)
517 ocrdma_destroy_eq(dev
, &dev
->eq_tbl
[i
]);
520 static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev
*dev
,
521 struct ocrdma_queue_info
*cq
,
522 struct ocrdma_queue_info
*eq
)
524 struct ocrdma_create_cq_cmd
*cmd
= dev
->mbx_cmd
;
525 struct ocrdma_create_cq_cmd_rsp
*rsp
= dev
->mbx_cmd
;
528 memset(cmd
, 0, sizeof(*cmd
));
529 ocrdma_init_mch(&cmd
->req
, OCRDMA_CMD_CREATE_CQ
,
530 OCRDMA_SUBSYS_COMMON
, sizeof(*cmd
));
532 cmd
->req
.rsvd_version
= OCRDMA_CREATE_CQ_VER2
;
533 cmd
->pgsz_pgcnt
= (cq
->size
/ OCRDMA_MIN_Q_PAGE_SIZE
) <<
534 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT
;
535 cmd
->pgsz_pgcnt
|= PAGES_4K_SPANNED(cq
->va
, cq
->size
);
537 cmd
->ev_cnt_flags
= OCRDMA_CREATE_CQ_DEF_FLAGS
;
539 cmd
->pdid_cqecnt
= cq
->size
/ sizeof(struct ocrdma_mcqe
);
541 ocrdma_build_q_pages(&cmd
->pa
[0], cq
->size
/ OCRDMA_MIN_Q_PAGE_SIZE
,
542 cq
->dma
, PAGE_SIZE_4K
);
543 status
= be_roce_mcc_cmd(dev
->nic_info
.netdev
,
544 cmd
, sizeof(*cmd
), NULL
, NULL
);
546 cq
->id
= (u16
) (rsp
->cq_id
& OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK
);
552 static u32
ocrdma_encoded_q_len(int q_len
)
554 u32 len_encoded
= fls(q_len
); /* log2(len) + 1 */
556 if (len_encoded
== 16)
561 static int ocrdma_mbx_create_mq(struct ocrdma_dev
*dev
,
562 struct ocrdma_queue_info
*mq
,
563 struct ocrdma_queue_info
*cq
)
565 int num_pages
, status
;
566 struct ocrdma_create_mq_req
*cmd
= dev
->mbx_cmd
;
567 struct ocrdma_create_mq_rsp
*rsp
= dev
->mbx_cmd
;
568 struct ocrdma_pa
*pa
;
570 memset(cmd
, 0, sizeof(*cmd
));
571 num_pages
= PAGES_4K_SPANNED(mq
->va
, mq
->size
);
573 ocrdma_init_mch(&cmd
->req
, OCRDMA_CMD_CREATE_MQ_EXT
,
574 OCRDMA_SUBSYS_COMMON
, sizeof(*cmd
));
575 cmd
->req
.rsvd_version
= 1;
576 cmd
->cqid_pages
= num_pages
;
577 cmd
->cqid_pages
|= (cq
->id
<< OCRDMA_CREATE_MQ_CQ_ID_SHIFT
);
578 cmd
->async_cqid_valid
= OCRDMA_CREATE_MQ_ASYNC_CQ_VALID
;
580 cmd
->async_event_bitmap
= BIT(OCRDMA_ASYNC_GRP5_EVE_CODE
);
581 cmd
->async_event_bitmap
|= BIT(OCRDMA_ASYNC_RDMA_EVE_CODE
);
582 /* Request link events on this MQ. */
583 cmd
->async_event_bitmap
|= BIT(OCRDMA_ASYNC_LINK_EVE_CODE
);
585 cmd
->async_cqid_ringsize
= cq
->id
;
586 cmd
->async_cqid_ringsize
|= (ocrdma_encoded_q_len(mq
->len
) <<
587 OCRDMA_CREATE_MQ_RING_SIZE_SHIFT
);
588 cmd
->valid
= OCRDMA_CREATE_MQ_VALID
;
591 ocrdma_build_q_pages(pa
, num_pages
, mq
->dma
, PAGE_SIZE_4K
);
592 status
= be_roce_mcc_cmd(dev
->nic_info
.netdev
,
593 cmd
, sizeof(*cmd
), NULL
, NULL
);
601 static int ocrdma_create_mq(struct ocrdma_dev
*dev
)
605 /* Alloc completion queue for Mailbox queue */
606 status
= ocrdma_alloc_q(dev
, &dev
->mq
.cq
, OCRDMA_MQ_CQ_LEN
,
607 sizeof(struct ocrdma_mcqe
));
611 dev
->eq_tbl
[0].cq_cnt
++;
612 status
= ocrdma_mbx_mq_cq_create(dev
, &dev
->mq
.cq
, &dev
->eq_tbl
[0].q
);
616 memset(&dev
->mqe_ctx
, 0, sizeof(dev
->mqe_ctx
));
617 init_waitqueue_head(&dev
->mqe_ctx
.cmd_wait
);
618 mutex_init(&dev
->mqe_ctx
.lock
);
620 /* Alloc Mailbox queue */
621 status
= ocrdma_alloc_q(dev
, &dev
->mq
.sq
, OCRDMA_MQ_LEN
,
622 sizeof(struct ocrdma_mqe
));
625 status
= ocrdma_mbx_create_mq(dev
, &dev
->mq
.sq
, &dev
->mq
.cq
);
628 ocrdma_ring_cq_db(dev
, dev
->mq
.cq
.id
, true, false, 0);
632 ocrdma_free_q(dev
, &dev
->mq
.sq
);
634 ocrdma_mbx_delete_q(dev
, &dev
->mq
.cq
, QTYPE_CQ
);
636 ocrdma_free_q(dev
, &dev
->mq
.cq
);
641 static void ocrdma_destroy_mq(struct ocrdma_dev
*dev
)
643 struct ocrdma_queue_info
*mbxq
, *cq
;
645 /* mqe_ctx lock synchronizes with any other pending cmds. */
646 mutex_lock(&dev
->mqe_ctx
.lock
);
649 ocrdma_mbx_delete_q(dev
, mbxq
, QTYPE_MCCQ
);
650 ocrdma_free_q(dev
, mbxq
);
652 mutex_unlock(&dev
->mqe_ctx
.lock
);
656 ocrdma_mbx_delete_q(dev
, cq
, QTYPE_CQ
);
657 ocrdma_free_q(dev
, cq
);
661 static void ocrdma_process_qpcat_error(struct ocrdma_dev
*dev
,
662 struct ocrdma_qp
*qp
)
664 enum ib_qp_state new_ib_qps
= IB_QPS_ERR
;
665 enum ib_qp_state old_ib_qps
;
669 ocrdma_qp_state_change(qp
, new_ib_qps
, &old_ib_qps
);
672 static void ocrdma_dispatch_ibevent(struct ocrdma_dev
*dev
,
673 struct ocrdma_ae_mcqe
*cqe
)
675 struct ocrdma_qp
*qp
= NULL
;
676 struct ocrdma_cq
*cq
= NULL
;
677 struct ib_event ib_evt
;
682 int type
= (cqe
->valid_ae_event
& OCRDMA_AE_MCQE_EVENT_TYPE_MASK
) >>
683 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT
;
684 u16 qpid
= cqe
->qpvalid_qpid
& OCRDMA_AE_MCQE_QPID_MASK
;
685 u16 cqid
= cqe
->cqvalid_cqid
& OCRDMA_AE_MCQE_CQID_MASK
;
688 * Some FW version returns wrong qp or cq ids in CQEs.
689 * Checking whether the IDs are valid
692 if (cqe
->qpvalid_qpid
& OCRDMA_AE_MCQE_QPVALID
) {
693 if (qpid
< dev
->attr
.max_qp
)
694 qp
= dev
->qp_tbl
[qpid
];
696 pr_err("ocrdma%d:Async event - qpid %u is not valid\n",
702 if (cqe
->cqvalid_cqid
& OCRDMA_AE_MCQE_CQVALID
) {
703 if (cqid
< dev
->attr
.max_cq
)
704 cq
= dev
->cq_tbl
[cqid
];
706 pr_err("ocrdma%d:Async event - cqid %u is not valid\n",
712 memset(&ib_evt
, 0, sizeof(ib_evt
));
714 ib_evt
.device
= &dev
->ibdev
;
717 case OCRDMA_CQ_ERROR
:
718 ib_evt
.element
.cq
= &cq
->ibcq
;
719 ib_evt
.event
= IB_EVENT_CQ_ERR
;
723 case OCRDMA_CQ_OVERRUN_ERROR
:
724 ib_evt
.element
.cq
= &cq
->ibcq
;
725 ib_evt
.event
= IB_EVENT_CQ_ERR
;
729 case OCRDMA_CQ_QPCAT_ERROR
:
730 ib_evt
.element
.qp
= &qp
->ibqp
;
731 ib_evt
.event
= IB_EVENT_QP_FATAL
;
732 ocrdma_process_qpcat_error(dev
, qp
);
734 case OCRDMA_QP_ACCESS_ERROR
:
735 ib_evt
.element
.qp
= &qp
->ibqp
;
736 ib_evt
.event
= IB_EVENT_QP_ACCESS_ERR
;
738 case OCRDMA_QP_COMM_EST_EVENT
:
739 ib_evt
.element
.qp
= &qp
->ibqp
;
740 ib_evt
.event
= IB_EVENT_COMM_EST
;
742 case OCRDMA_SQ_DRAINED_EVENT
:
743 ib_evt
.element
.qp
= &qp
->ibqp
;
744 ib_evt
.event
= IB_EVENT_SQ_DRAINED
;
746 case OCRDMA_DEVICE_FATAL_EVENT
:
747 ib_evt
.element
.port_num
= 1;
748 ib_evt
.event
= IB_EVENT_DEVICE_FATAL
;
752 case OCRDMA_SRQCAT_ERROR
:
753 ib_evt
.element
.srq
= &qp
->srq
->ibsrq
;
754 ib_evt
.event
= IB_EVENT_SRQ_ERR
;
758 case OCRDMA_SRQ_LIMIT_EVENT
:
759 ib_evt
.element
.srq
= &qp
->srq
->ibsrq
;
760 ib_evt
.event
= IB_EVENT_SRQ_LIMIT_REACHED
;
764 case OCRDMA_QP_LAST_WQE_EVENT
:
765 ib_evt
.element
.qp
= &qp
->ibqp
;
766 ib_evt
.event
= IB_EVENT_QP_LAST_WQE_REACHED
;
773 pr_err("%s() unknown type=0x%x\n", __func__
, type
);
777 if (type
< OCRDMA_MAX_ASYNC_ERRORS
)
778 atomic_inc(&dev
->async_err_stats
[type
]);
781 if (qp
->ibqp
.event_handler
)
782 qp
->ibqp
.event_handler(&ib_evt
, qp
->ibqp
.qp_context
);
783 } else if (cq_event
) {
784 if (cq
->ibcq
.event_handler
)
785 cq
->ibcq
.event_handler(&ib_evt
, cq
->ibcq
.cq_context
);
786 } else if (srq_event
) {
787 if (qp
->srq
->ibsrq
.event_handler
)
788 qp
->srq
->ibsrq
.event_handler(&ib_evt
,
791 } else if (dev_event
) {
792 pr_err("%s: Fatal event received\n", dev
->ibdev
.name
);
793 ib_dispatch_event(&ib_evt
);
798 static void ocrdma_process_grp5_aync(struct ocrdma_dev
*dev
,
799 struct ocrdma_ae_mcqe
*cqe
)
801 struct ocrdma_ae_pvid_mcqe
*evt
;
802 int type
= (cqe
->valid_ae_event
& OCRDMA_AE_MCQE_EVENT_TYPE_MASK
) >>
803 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT
;
806 case OCRDMA_ASYNC_EVENT_PVID_STATE
:
807 evt
= (struct ocrdma_ae_pvid_mcqe
*)cqe
;
808 if ((evt
->tag_enabled
& OCRDMA_AE_PVID_MCQE_ENABLED_MASK
) >>
809 OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT
)
810 dev
->pvid
= ((evt
->tag_enabled
&
811 OCRDMA_AE_PVID_MCQE_TAG_MASK
) >>
812 OCRDMA_AE_PVID_MCQE_TAG_SHIFT
);
815 case OCRDMA_ASYNC_EVENT_COS_VALUE
:
816 atomic_set(&dev
->update_sl
, 1);
819 /* Not interested evts. */
824 static void ocrdma_process_link_state(struct ocrdma_dev
*dev
,
825 struct ocrdma_ae_mcqe
*cqe
)
827 struct ocrdma_ae_lnkst_mcqe
*evt
;
830 evt
= (struct ocrdma_ae_lnkst_mcqe
*)cqe
;
831 lstate
= ocrdma_get_ae_link_state(evt
->speed_state_ptn
);
833 if (!(lstate
& OCRDMA_AE_LSC_LLINK_MASK
))
836 if (dev
->flags
& OCRDMA_FLAGS_LINK_STATUS_INIT
)
837 ocrdma_update_link_state(dev
, (lstate
& OCRDMA_LINK_ST_MASK
));
840 static void ocrdma_process_acqe(struct ocrdma_dev
*dev
, void *ae_cqe
)
842 /* async CQE processing */
843 struct ocrdma_ae_mcqe
*cqe
= ae_cqe
;
844 u32 evt_code
= (cqe
->valid_ae_event
& OCRDMA_AE_MCQE_EVENT_CODE_MASK
) >>
845 OCRDMA_AE_MCQE_EVENT_CODE_SHIFT
;
847 case OCRDMA_ASYNC_LINK_EVE_CODE
:
848 ocrdma_process_link_state(dev
, cqe
);
850 case OCRDMA_ASYNC_RDMA_EVE_CODE
:
851 ocrdma_dispatch_ibevent(dev
, cqe
);
853 case OCRDMA_ASYNC_GRP5_EVE_CODE
:
854 ocrdma_process_grp5_aync(dev
, cqe
);
857 pr_err("%s(%d) invalid evt code=0x%x\n", __func__
,
862 static void ocrdma_process_mcqe(struct ocrdma_dev
*dev
, struct ocrdma_mcqe
*cqe
)
864 if (dev
->mqe_ctx
.tag
== cqe
->tag_lo
&& dev
->mqe_ctx
.cmd_done
== false) {
865 dev
->mqe_ctx
.cqe_status
= (cqe
->status
&
866 OCRDMA_MCQE_STATUS_MASK
) >> OCRDMA_MCQE_STATUS_SHIFT
;
867 dev
->mqe_ctx
.ext_status
=
868 (cqe
->status
& OCRDMA_MCQE_ESTATUS_MASK
)
869 >> OCRDMA_MCQE_ESTATUS_SHIFT
;
870 dev
->mqe_ctx
.cmd_done
= true;
871 wake_up(&dev
->mqe_ctx
.cmd_wait
);
873 pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
874 __func__
, cqe
->tag_lo
, dev
->mqe_ctx
.tag
);
877 static int ocrdma_mq_cq_handler(struct ocrdma_dev
*dev
, u16 cq_id
)
880 struct ocrdma_mcqe
*cqe
;
883 cqe
= ocrdma_get_mcqe(dev
);
886 ocrdma_le32_to_cpu(cqe
, sizeof(*cqe
));
888 if (cqe
->valid_ae_cmpl_cons
& OCRDMA_MCQE_AE_MASK
)
889 ocrdma_process_acqe(dev
, cqe
);
890 else if (cqe
->valid_ae_cmpl_cons
& OCRDMA_MCQE_CMPL_MASK
)
891 ocrdma_process_mcqe(dev
, cqe
);
892 memset(cqe
, 0, sizeof(struct ocrdma_mcqe
));
893 ocrdma_mcq_inc_tail(dev
);
895 ocrdma_ring_cq_db(dev
, dev
->mq
.cq
.id
, true, false, cqe_popped
);
899 static struct ocrdma_cq
*_ocrdma_qp_buddy_cq_handler(struct ocrdma_dev
*dev
,
900 struct ocrdma_cq
*cq
, bool sq
)
902 struct ocrdma_qp
*qp
;
903 struct list_head
*cur
;
904 struct ocrdma_cq
*bcq
= NULL
;
905 struct list_head
*head
= sq
?(&cq
->sq_head
):(&cq
->rq_head
);
907 list_for_each(cur
, head
) {
909 qp
= list_entry(cur
, struct ocrdma_qp
, sq_entry
);
911 qp
= list_entry(cur
, struct ocrdma_qp
, rq_entry
);
915 /* if wq and rq share the same cq, than comp_handler
916 * is already invoked.
918 if (qp
->sq_cq
== qp
->rq_cq
)
920 /* if completion came on sq, rq's cq is buddy cq.
921 * if completion came on rq, sq's cq is buddy cq.
932 static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev
*dev
,
933 struct ocrdma_cq
*cq
)
936 struct ocrdma_cq
*bcq
= NULL
;
938 /* Go through list of QPs in error state which are using this CQ
939 * and invoke its callback handler to trigger CQE processing for
940 * error/flushed CQE. It is rare to find more than few entries in
941 * this list as most consumers stops after getting error CQE.
942 * List is traversed only once when a matching buddy cq found for a QP.
944 spin_lock_irqsave(&dev
->flush_q_lock
, flags
);
945 /* Check if buddy CQ is present.
946 * true - Check for SQ CQ
947 * false - Check for RQ CQ
949 bcq
= _ocrdma_qp_buddy_cq_handler(dev
, cq
, true);
951 bcq
= _ocrdma_qp_buddy_cq_handler(dev
, cq
, false);
952 spin_unlock_irqrestore(&dev
->flush_q_lock
, flags
);
954 /* if there is valid buddy cq, look for its completion handler */
955 if (bcq
&& bcq
->ibcq
.comp_handler
) {
956 spin_lock_irqsave(&bcq
->comp_handler_lock
, flags
);
957 (*bcq
->ibcq
.comp_handler
) (&bcq
->ibcq
, bcq
->ibcq
.cq_context
);
958 spin_unlock_irqrestore(&bcq
->comp_handler_lock
, flags
);
962 static void ocrdma_qp_cq_handler(struct ocrdma_dev
*dev
, u16 cq_idx
)
965 struct ocrdma_cq
*cq
;
967 if (cq_idx
>= OCRDMA_MAX_CQ
)
970 cq
= dev
->cq_tbl
[cq_idx
];
974 if (cq
->ibcq
.comp_handler
) {
975 spin_lock_irqsave(&cq
->comp_handler_lock
, flags
);
976 (*cq
->ibcq
.comp_handler
) (&cq
->ibcq
, cq
->ibcq
.cq_context
);
977 spin_unlock_irqrestore(&cq
->comp_handler_lock
, flags
);
979 ocrdma_qp_buddy_cq_handler(dev
, cq
);
982 static void ocrdma_cq_handler(struct ocrdma_dev
*dev
, u16 cq_id
)
984 /* process the MQ-CQE. */
985 if (cq_id
== dev
->mq
.cq
.id
)
986 ocrdma_mq_cq_handler(dev
, cq_id
);
988 ocrdma_qp_cq_handler(dev
, cq_id
);
991 static irqreturn_t
ocrdma_irq_handler(int irq
, void *handle
)
993 struct ocrdma_eq
*eq
= handle
;
994 struct ocrdma_dev
*dev
= eq
->dev
;
995 struct ocrdma_eqe eqe
;
996 struct ocrdma_eqe
*ptr
;
999 int budget
= eq
->cq_cnt
;
1002 ptr
= ocrdma_get_eqe(eq
);
1004 ocrdma_le32_to_cpu(&eqe
, sizeof(eqe
));
1005 mcode
= (eqe
.id_valid
& OCRDMA_EQE_MAJOR_CODE_MASK
)
1006 >> OCRDMA_EQE_MAJOR_CODE_SHIFT
;
1007 if (mcode
== OCRDMA_MAJOR_CODE_SENTINAL
)
1008 pr_err("EQ full on eqid = 0x%x, eqe = 0x%x\n",
1009 eq
->q
.id
, eqe
.id_valid
);
1010 if ((eqe
.id_valid
& OCRDMA_EQE_VALID_MASK
) == 0)
1014 /* ring eq doorbell as soon as its consumed. */
1015 ocrdma_ring_eq_db(dev
, eq
->q
.id
, false, true, 1);
1016 /* check whether its CQE or not. */
1017 if ((eqe
.id_valid
& OCRDMA_EQE_FOR_CQE_MASK
) == 0) {
1018 cq_id
= eqe
.id_valid
>> OCRDMA_EQE_RESOURCE_ID_SHIFT
;
1019 ocrdma_cq_handler(dev
, cq_id
);
1021 ocrdma_eq_inc_tail(eq
);
1023 /* There can be a stale EQE after the last bound CQ is
1024 * destroyed. EQE valid and budget == 0 implies this.
1031 eq
->aic_obj
.eq_intr_cnt
++;
1032 ocrdma_ring_eq_db(dev
, eq
->q
.id
, true, true, 0);
1036 static void ocrdma_post_mqe(struct ocrdma_dev
*dev
, struct ocrdma_mqe
*cmd
)
1038 struct ocrdma_mqe
*mqe
;
1040 dev
->mqe_ctx
.tag
= dev
->mq
.sq
.head
;
1041 dev
->mqe_ctx
.cmd_done
= false;
1042 mqe
= ocrdma_get_mqe(dev
);
1043 cmd
->hdr
.tag_lo
= dev
->mq
.sq
.head
;
1044 ocrdma_copy_cpu_to_le32(mqe
, cmd
, sizeof(*mqe
));
1045 /* make sure descriptor is written before ringing doorbell */
1047 ocrdma_mq_inc_head(dev
);
1048 ocrdma_ring_mq_db(dev
);
1051 static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev
*dev
)
1054 /* 30 sec timeout */
1055 status
= wait_event_timeout(dev
->mqe_ctx
.cmd_wait
,
1056 (dev
->mqe_ctx
.cmd_done
!= false),
1057 msecs_to_jiffies(30000));
1061 dev
->mqe_ctx
.fw_error_state
= true;
1062 pr_err("%s(%d) mailbox timeout: fw not responding\n",
1068 /* issue a mailbox command on the MQ */
1069 static int ocrdma_mbx_cmd(struct ocrdma_dev
*dev
, struct ocrdma_mqe
*mqe
)
1072 u16 cqe_status
, ext_status
;
1073 struct ocrdma_mqe
*rsp_mqe
;
1074 struct ocrdma_mbx_rsp
*rsp
= NULL
;
1076 mutex_lock(&dev
->mqe_ctx
.lock
);
1077 if (dev
->mqe_ctx
.fw_error_state
)
1079 ocrdma_post_mqe(dev
, mqe
);
1080 status
= ocrdma_wait_mqe_cmpl(dev
);
1083 cqe_status
= dev
->mqe_ctx
.cqe_status
;
1084 ext_status
= dev
->mqe_ctx
.ext_status
;
1085 rsp_mqe
= ocrdma_get_mqe_rsp(dev
);
1086 ocrdma_copy_le32_to_cpu(mqe
, rsp_mqe
, (sizeof(*mqe
)));
1087 if ((mqe
->hdr
.spcl_sge_cnt_emb
& OCRDMA_MQE_HDR_EMB_MASK
) >>
1088 OCRDMA_MQE_HDR_EMB_SHIFT
)
1091 if (cqe_status
|| ext_status
) {
1092 pr_err("%s() cqe_status=0x%x, ext_status=0x%x,",
1093 __func__
, cqe_status
, ext_status
);
1095 /* This is for embedded cmds. */
1096 pr_err("opcode=0x%x, subsystem=0x%x\n",
1097 (rsp
->subsys_op
& OCRDMA_MBX_RSP_OPCODE_MASK
) >>
1098 OCRDMA_MBX_RSP_OPCODE_SHIFT
,
1099 (rsp
->subsys_op
& OCRDMA_MBX_RSP_SUBSYS_MASK
) >>
1100 OCRDMA_MBX_RSP_SUBSYS_SHIFT
);
1102 status
= ocrdma_get_mbx_cqe_errno(cqe_status
);
1105 /* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
1106 if (rsp
&& (mqe
->u
.rsp
.status
& OCRDMA_MBX_RSP_STATUS_MASK
))
1107 status
= ocrdma_get_mbx_errno(mqe
->u
.rsp
.status
);
1109 mutex_unlock(&dev
->mqe_ctx
.lock
);
1113 static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev
*dev
, struct ocrdma_mqe
*mqe
,
1117 struct ocrdma_mbx_rsp
*rsp
= payload_va
;
1119 if ((mqe
->hdr
.spcl_sge_cnt_emb
& OCRDMA_MQE_HDR_EMB_MASK
) >>
1120 OCRDMA_MQE_HDR_EMB_SHIFT
)
1123 status
= ocrdma_mbx_cmd(dev
, mqe
);
1125 /* For non embedded, only CQE failures are handled in
1126 * ocrdma_mbx_cmd. We need to check for RSP errors.
1128 if (rsp
->status
& OCRDMA_MBX_RSP_STATUS_MASK
)
1129 status
= ocrdma_get_mbx_errno(rsp
->status
);
1132 pr_err("opcode=0x%x, subsystem=0x%x\n",
1133 (rsp
->subsys_op
& OCRDMA_MBX_RSP_OPCODE_MASK
) >>
1134 OCRDMA_MBX_RSP_OPCODE_SHIFT
,
1135 (rsp
->subsys_op
& OCRDMA_MBX_RSP_SUBSYS_MASK
) >>
1136 OCRDMA_MBX_RSP_SUBSYS_SHIFT
);
1140 static void ocrdma_get_attr(struct ocrdma_dev
*dev
,
1141 struct ocrdma_dev_attr
*attr
,
1142 struct ocrdma_mbx_query_config
*rsp
)
1145 (rsp
->max_pd_ca_ack_delay
& OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK
) >>
1146 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT
;
1148 (rsp
->max_dpp_pds_credits
& OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK
) >>
1149 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET
;
1151 (rsp
->qp_srq_cq_ird_ord
& OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK
) >>
1152 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT
;
1154 (rsp
->max_srq_rpir_qps
& OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK
) >>
1155 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET
;
1156 attr
->max_send_sge
= ((rsp
->max_write_send_sge
&
1157 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK
) >>
1158 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT
);
1159 attr
->max_recv_sge
= (rsp
->max_write_send_sge
&
1160 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK
) >>
1161 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT
;
1162 attr
->max_srq_sge
= (rsp
->max_srq_rqe_sge
&
1163 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK
) >>
1164 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET
;
1165 attr
->max_rdma_sge
= (rsp
->max_write_send_sge
&
1166 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK
) >>
1167 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT
;
1168 attr
->max_ord_per_qp
= (rsp
->max_ird_ord_per_qp
&
1169 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK
) >>
1170 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT
;
1171 attr
->max_ird_per_qp
= (rsp
->max_ird_ord_per_qp
&
1172 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK
) >>
1173 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT
;
1174 attr
->cq_overflow_detect
= (rsp
->qp_srq_cq_ird_ord
&
1175 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK
) >>
1176 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT
;
1177 attr
->srq_supported
= (rsp
->qp_srq_cq_ird_ord
&
1178 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK
) >>
1179 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT
;
1180 attr
->local_ca_ack_delay
= (rsp
->max_pd_ca_ack_delay
&
1181 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK
) >>
1182 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT
;
1183 attr
->max_mw
= rsp
->max_mw
;
1184 attr
->max_mr
= rsp
->max_mr
;
1185 attr
->max_mr_size
= ((u64
)rsp
->max_mr_size_hi
<< 32) |
1186 rsp
->max_mr_size_lo
;
1188 attr
->max_pages_per_frmr
= rsp
->max_pages_per_frmr
;
1189 attr
->max_num_mr_pbl
= rsp
->max_num_mr_pbl
;
1190 attr
->max_cqe
= rsp
->max_cq_cqes_per_cq
&
1191 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK
;
1192 attr
->max_cq
= (rsp
->max_cq_cqes_per_cq
&
1193 OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK
) >>
1194 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET
;
1195 attr
->wqe_size
= ((rsp
->wqe_rqe_stride_max_dpp_cqs
&
1196 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK
) >>
1197 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET
) *
1199 attr
->rqe_size
= ((rsp
->wqe_rqe_stride_max_dpp_cqs
&
1200 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK
) >>
1201 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET
) *
1203 attr
->max_inline_data
=
1204 attr
->wqe_size
- (sizeof(struct ocrdma_hdr_wqe
) +
1205 sizeof(struct ocrdma_sge
));
1206 if (ocrdma_get_asic_type(dev
) == OCRDMA_ASIC_GEN_SKH_R
) {
1208 attr
->ird_page_size
= OCRDMA_MIN_Q_PAGE_SIZE
;
1209 attr
->num_ird_pages
= MAX_OCRDMA_IRD_PAGES
;
1211 dev
->attr
.max_wqe
= rsp
->max_wqes_rqes_per_q
>>
1212 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET
;
1213 dev
->attr
.max_rqe
= rsp
->max_wqes_rqes_per_q
&
1214 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK
;
1217 static int ocrdma_check_fw_config(struct ocrdma_dev
*dev
,
1218 struct ocrdma_fw_conf_rsp
*conf
)
1222 fn_mode
= conf
->fn_mode
& OCRDMA_FN_MODE_RDMA
;
1223 if (fn_mode
!= OCRDMA_FN_MODE_RDMA
)
1225 dev
->base_eqid
= conf
->base_eqid
;
1226 dev
->max_eq
= conf
->max_eq
;
1230 /* can be issued only during init time. */
1231 static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev
*dev
)
1233 int status
= -ENOMEM
;
1234 struct ocrdma_mqe
*cmd
;
1235 struct ocrdma_fw_ver_rsp
*rsp
;
1237 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER
, sizeof(*cmd
));
1240 ocrdma_init_mch((struct ocrdma_mbx_hdr
*)&cmd
->u
.cmd
[0],
1241 OCRDMA_CMD_GET_FW_VER
,
1242 OCRDMA_SUBSYS_COMMON
, sizeof(*cmd
));
1244 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1247 rsp
= (struct ocrdma_fw_ver_rsp
*)cmd
;
1248 memset(&dev
->attr
.fw_ver
[0], 0, sizeof(dev
->attr
.fw_ver
));
1249 memcpy(&dev
->attr
.fw_ver
[0], &rsp
->running_ver
[0],
1250 sizeof(rsp
->running_ver
));
1251 ocrdma_le32_to_cpu(dev
->attr
.fw_ver
, sizeof(rsp
->running_ver
));
1257 /* can be issued only during init time. */
1258 static int ocrdma_mbx_query_fw_config(struct ocrdma_dev
*dev
)
1260 int status
= -ENOMEM
;
1261 struct ocrdma_mqe
*cmd
;
1262 struct ocrdma_fw_conf_rsp
*rsp
;
1264 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG
, sizeof(*cmd
));
1267 ocrdma_init_mch((struct ocrdma_mbx_hdr
*)&cmd
->u
.cmd
[0],
1268 OCRDMA_CMD_GET_FW_CONFIG
,
1269 OCRDMA_SUBSYS_COMMON
, sizeof(*cmd
));
1270 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1273 rsp
= (struct ocrdma_fw_conf_rsp
*)cmd
;
1274 status
= ocrdma_check_fw_config(dev
, rsp
);
1280 int ocrdma_mbx_rdma_stats(struct ocrdma_dev
*dev
, bool reset
)
1282 struct ocrdma_rdma_stats_req
*req
= dev
->stats_mem
.va
;
1283 struct ocrdma_mqe
*mqe
= &dev
->stats_mem
.mqe
;
1284 struct ocrdma_rdma_stats_resp
*old_stats
;
1287 old_stats
= kmalloc(sizeof(*old_stats
), GFP_KERNEL
);
1288 if (old_stats
== NULL
)
1291 memset(mqe
, 0, sizeof(*mqe
));
1292 mqe
->hdr
.pyld_len
= dev
->stats_mem
.size
;
1293 mqe
->hdr
.spcl_sge_cnt_emb
|=
1294 (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT
) &
1295 OCRDMA_MQE_HDR_SGE_CNT_MASK
;
1296 mqe
->u
.nonemb_req
.sge
[0].pa_lo
= (u32
) (dev
->stats_mem
.pa
& 0xffffffff);
1297 mqe
->u
.nonemb_req
.sge
[0].pa_hi
= (u32
) upper_32_bits(dev
->stats_mem
.pa
);
1298 mqe
->u
.nonemb_req
.sge
[0].len
= dev
->stats_mem
.size
;
1300 /* Cache the old stats */
1301 memcpy(old_stats
, req
, sizeof(struct ocrdma_rdma_stats_resp
));
1302 memset(req
, 0, dev
->stats_mem
.size
);
1304 ocrdma_init_mch((struct ocrdma_mbx_hdr
*)req
,
1305 OCRDMA_CMD_GET_RDMA_STATS
,
1307 dev
->stats_mem
.size
);
1309 req
->reset_stats
= reset
;
1311 status
= ocrdma_nonemb_mbx_cmd(dev
, mqe
, dev
->stats_mem
.va
);
1313 /* Copy from cache, if mbox fails */
1314 memcpy(req
, old_stats
, sizeof(struct ocrdma_rdma_stats_resp
));
1316 ocrdma_le32_to_cpu(req
, dev
->stats_mem
.size
);
1322 static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev
*dev
)
1324 int status
= -ENOMEM
;
1325 struct ocrdma_dma_mem dma
;
1326 struct ocrdma_mqe
*mqe
;
1327 struct ocrdma_get_ctrl_attribs_rsp
*ctrl_attr_rsp
;
1328 struct mgmt_hba_attribs
*hba_attribs
;
1330 mqe
= kzalloc(sizeof(struct ocrdma_mqe
), GFP_KERNEL
);
1334 dma
.size
= sizeof(struct ocrdma_get_ctrl_attribs_rsp
);
1335 dma
.va
= dma_alloc_coherent(&dev
->nic_info
.pdev
->dev
,
1336 dma
.size
, &dma
.pa
, GFP_KERNEL
);
1340 mqe
->hdr
.pyld_len
= dma
.size
;
1341 mqe
->hdr
.spcl_sge_cnt_emb
|=
1342 (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT
) &
1343 OCRDMA_MQE_HDR_SGE_CNT_MASK
;
1344 mqe
->u
.nonemb_req
.sge
[0].pa_lo
= (u32
) (dma
.pa
& 0xffffffff);
1345 mqe
->u
.nonemb_req
.sge
[0].pa_hi
= (u32
) upper_32_bits(dma
.pa
);
1346 mqe
->u
.nonemb_req
.sge
[0].len
= dma
.size
;
1348 memset(dma
.va
, 0, dma
.size
);
1349 ocrdma_init_mch((struct ocrdma_mbx_hdr
*)dma
.va
,
1350 OCRDMA_CMD_GET_CTRL_ATTRIBUTES
,
1351 OCRDMA_SUBSYS_COMMON
,
1354 status
= ocrdma_nonemb_mbx_cmd(dev
, mqe
, dma
.va
);
1356 ctrl_attr_rsp
= (struct ocrdma_get_ctrl_attribs_rsp
*)dma
.va
;
1357 hba_attribs
= &ctrl_attr_rsp
->ctrl_attribs
.hba_attribs
;
1359 dev
->hba_port_num
= (hba_attribs
->ptpnum_maxdoms_hbast_cv
&
1360 OCRDMA_HBA_ATTRB_PTNUM_MASK
)
1361 >> OCRDMA_HBA_ATTRB_PTNUM_SHIFT
;
1362 strncpy(dev
->model_number
,
1363 hba_attribs
->controller_model_number
, 31);
1365 dma_free_coherent(&dev
->nic_info
.pdev
->dev
, dma
.size
, dma
.va
, dma
.pa
);
1371 static int ocrdma_mbx_query_dev(struct ocrdma_dev
*dev
)
1373 int status
= -ENOMEM
;
1374 struct ocrdma_mbx_query_config
*rsp
;
1375 struct ocrdma_mqe
*cmd
;
1377 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG
, sizeof(*cmd
));
1380 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1383 rsp
= (struct ocrdma_mbx_query_config
*)cmd
;
1384 ocrdma_get_attr(dev
, &dev
->attr
, rsp
);
1390 int ocrdma_mbx_get_link_speed(struct ocrdma_dev
*dev
, u8
*lnk_speed
,
1393 int status
= -ENOMEM
;
1394 struct ocrdma_get_link_speed_rsp
*rsp
;
1395 struct ocrdma_mqe
*cmd
;
1397 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1
,
1401 ocrdma_init_mch((struct ocrdma_mbx_hdr
*)&cmd
->u
.cmd
[0],
1402 OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1
,
1403 OCRDMA_SUBSYS_COMMON
, sizeof(*cmd
));
1405 ((struct ocrdma_mbx_hdr
*)cmd
->u
.cmd
)->rsvd_version
= 0x1;
1407 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1411 rsp
= (struct ocrdma_get_link_speed_rsp
*)cmd
;
1413 *lnk_speed
= (rsp
->pflt_pps_ld_pnum
& OCRDMA_PHY_PS_MASK
)
1414 >> OCRDMA_PHY_PS_SHIFT
;
1416 *lnk_state
= (rsp
->res_lnk_st
& OCRDMA_LINK_ST_MASK
);
1423 static int ocrdma_mbx_get_phy_info(struct ocrdma_dev
*dev
)
1425 int status
= -ENOMEM
;
1426 struct ocrdma_mqe
*cmd
;
1427 struct ocrdma_get_phy_info_rsp
*rsp
;
1429 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS
, sizeof(*cmd
));
1433 ocrdma_init_mch((struct ocrdma_mbx_hdr
*)&cmd
->u
.cmd
[0],
1434 OCRDMA_CMD_PHY_DETAILS
, OCRDMA_SUBSYS_COMMON
,
1437 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1441 rsp
= (struct ocrdma_get_phy_info_rsp
*)cmd
;
1443 (rsp
->ityp_ptyp
& OCRDMA_PHY_TYPE_MASK
);
1444 dev
->phy
.interface_type
=
1445 (rsp
->ityp_ptyp
& OCRDMA_IF_TYPE_MASK
)
1446 >> OCRDMA_IF_TYPE_SHIFT
;
1447 dev
->phy
.auto_speeds_supported
=
1448 (rsp
->fspeed_aspeed
& OCRDMA_ASPEED_SUPP_MASK
);
1449 dev
->phy
.fixed_speeds_supported
=
1450 (rsp
->fspeed_aspeed
& OCRDMA_FSPEED_SUPP_MASK
)
1451 >> OCRDMA_FSPEED_SUPP_SHIFT
;
1457 int ocrdma_mbx_alloc_pd(struct ocrdma_dev
*dev
, struct ocrdma_pd
*pd
)
1459 int status
= -ENOMEM
;
1460 struct ocrdma_alloc_pd
*cmd
;
1461 struct ocrdma_alloc_pd_rsp
*rsp
;
1463 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD
, sizeof(*cmd
));
1466 if (pd
->dpp_enabled
)
1467 cmd
->enable_dpp_rsvd
|= OCRDMA_ALLOC_PD_ENABLE_DPP
;
1468 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1471 rsp
= (struct ocrdma_alloc_pd_rsp
*)cmd
;
1472 pd
->id
= rsp
->dpp_page_pdid
& OCRDMA_ALLOC_PD_RSP_PDID_MASK
;
1473 if (rsp
->dpp_page_pdid
& OCRDMA_ALLOC_PD_RSP_DPP
) {
1474 pd
->dpp_enabled
= true;
1475 pd
->dpp_page
= rsp
->dpp_page_pdid
>>
1476 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT
;
1478 pd
->dpp_enabled
= false;
1486 int ocrdma_mbx_dealloc_pd(struct ocrdma_dev
*dev
, struct ocrdma_pd
*pd
)
1488 int status
= -ENOMEM
;
1489 struct ocrdma_dealloc_pd
*cmd
;
1491 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD
, sizeof(*cmd
));
1495 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1501 static int ocrdma_mbx_alloc_pd_range(struct ocrdma_dev
*dev
)
1503 int status
= -ENOMEM
;
1504 size_t pd_bitmap_size
;
1505 struct ocrdma_alloc_pd_range
*cmd
;
1506 struct ocrdma_alloc_pd_range_rsp
*rsp
;
1508 /* Pre allocate the DPP PDs */
1509 if (dev
->attr
.max_dpp_pds
) {
1510 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE
,
1514 cmd
->pd_count
= dev
->attr
.max_dpp_pds
;
1515 cmd
->enable_dpp_rsvd
|= OCRDMA_ALLOC_PD_ENABLE_DPP
;
1516 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1517 rsp
= (struct ocrdma_alloc_pd_range_rsp
*)cmd
;
1519 if (!status
&& (rsp
->dpp_page_pdid
& OCRDMA_ALLOC_PD_RSP_DPP
) &&
1521 dev
->pd_mgr
->dpp_page_index
= rsp
->dpp_page_pdid
>>
1522 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT
;
1523 dev
->pd_mgr
->pd_dpp_start
= rsp
->dpp_page_pdid
&
1524 OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK
;
1525 dev
->pd_mgr
->max_dpp_pd
= rsp
->pd_count
;
1527 BITS_TO_LONGS(rsp
->pd_count
) * sizeof(long);
1528 dev
->pd_mgr
->pd_dpp_bitmap
= kzalloc(pd_bitmap_size
,
1534 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE
, sizeof(*cmd
));
1538 cmd
->pd_count
= dev
->attr
.max_pd
- dev
->attr
.max_dpp_pds
;
1539 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1540 rsp
= (struct ocrdma_alloc_pd_range_rsp
*)cmd
;
1541 if (!status
&& rsp
->pd_count
) {
1542 dev
->pd_mgr
->pd_norm_start
= rsp
->dpp_page_pdid
&
1543 OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK
;
1544 dev
->pd_mgr
->max_normal_pd
= rsp
->pd_count
;
1545 pd_bitmap_size
= BITS_TO_LONGS(rsp
->pd_count
) * sizeof(long);
1546 dev
->pd_mgr
->pd_norm_bitmap
= kzalloc(pd_bitmap_size
,
1551 if (dev
->pd_mgr
->pd_norm_bitmap
|| dev
->pd_mgr
->pd_dpp_bitmap
) {
1552 /* Enable PD resource manager */
1553 dev
->pd_mgr
->pd_prealloc_valid
= true;
1559 static void ocrdma_mbx_dealloc_pd_range(struct ocrdma_dev
*dev
)
1561 struct ocrdma_dealloc_pd_range
*cmd
;
1563 /* return normal PDs to firmware */
1564 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE
, sizeof(*cmd
));
1568 if (dev
->pd_mgr
->max_normal_pd
) {
1569 cmd
->start_pd_id
= dev
->pd_mgr
->pd_norm_start
;
1570 cmd
->pd_count
= dev
->pd_mgr
->max_normal_pd
;
1571 ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1574 if (dev
->pd_mgr
->max_dpp_pd
) {
1576 /* return DPP PDs to firmware */
1577 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE
,
1582 cmd
->start_pd_id
= dev
->pd_mgr
->pd_dpp_start
;
1583 cmd
->pd_count
= dev
->pd_mgr
->max_dpp_pd
;
1584 ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1590 void ocrdma_alloc_pd_pool(struct ocrdma_dev
*dev
)
1594 dev
->pd_mgr
= kzalloc(sizeof(struct ocrdma_pd_resource_mgr
),
1597 pr_err("%s(%d)Memory allocation failure.\n", __func__
, dev
->id
);
1600 status
= ocrdma_mbx_alloc_pd_range(dev
);
1602 pr_err("%s(%d) Unable to initialize PD pool, using default.\n",
1607 static void ocrdma_free_pd_pool(struct ocrdma_dev
*dev
)
1609 ocrdma_mbx_dealloc_pd_range(dev
);
1610 kfree(dev
->pd_mgr
->pd_norm_bitmap
);
1611 kfree(dev
->pd_mgr
->pd_dpp_bitmap
);
1615 static int ocrdma_build_q_conf(u32
*num_entries
, int entry_size
,
1616 int *num_pages
, int *page_size
)
1621 *num_entries
= roundup_pow_of_two(*num_entries
);
1622 mem_size
= *num_entries
* entry_size
;
1623 /* find the possible lowest possible multiplier */
1624 for (i
= 0; i
< OCRDMA_MAX_Q_PAGE_SIZE_CNT
; i
++) {
1625 if (mem_size
<= (OCRDMA_Q_PAGE_BASE_SIZE
<< i
))
1628 if (i
>= OCRDMA_MAX_Q_PAGE_SIZE_CNT
)
1630 mem_size
= roundup(mem_size
,
1631 ((OCRDMA_Q_PAGE_BASE_SIZE
<< i
) / OCRDMA_MAX_Q_PAGES
));
1633 mem_size
/ ((OCRDMA_Q_PAGE_BASE_SIZE
<< i
) / OCRDMA_MAX_Q_PAGES
);
1634 *page_size
= ((OCRDMA_Q_PAGE_BASE_SIZE
<< i
) / OCRDMA_MAX_Q_PAGES
);
1635 *num_entries
= mem_size
/ entry_size
;
1639 static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev
*dev
)
1644 struct ocrdma_create_ah_tbl
*cmd
;
1645 struct ocrdma_create_ah_tbl_rsp
*rsp
;
1646 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
1648 struct ocrdma_pbe
*pbes
;
1650 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL
, sizeof(*cmd
));
1654 max_ah
= OCRDMA_MAX_AH
;
1655 dev
->av_tbl
.size
= sizeof(struct ocrdma_av
) * max_ah
;
1657 /* number of PBEs in PBL */
1658 cmd
->ah_conf
= (OCRDMA_AH_TBL_PAGES
<<
1659 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT
) &
1660 OCRDMA_CREATE_AH_NUM_PAGES_MASK
;
1663 for (i
= 0; i
< OCRDMA_MAX_Q_PAGE_SIZE_CNT
; i
++) {
1664 if (PAGE_SIZE
== (OCRDMA_MIN_Q_PAGE_SIZE
<< i
))
1667 cmd
->ah_conf
|= (i
<< OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT
) &
1668 OCRDMA_CREATE_AH_PAGE_SIZE_MASK
;
1671 cmd
->ah_conf
|= (sizeof(struct ocrdma_av
) <<
1672 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT
) &
1673 OCRDMA_CREATE_AH_ENTRY_SIZE_MASK
;
1675 dev
->av_tbl
.pbl
.va
= dma_alloc_coherent(&pdev
->dev
, PAGE_SIZE
,
1676 &dev
->av_tbl
.pbl
.pa
,
1678 if (dev
->av_tbl
.pbl
.va
== NULL
)
1681 dev
->av_tbl
.va
= dma_alloc_coherent(&pdev
->dev
, dev
->av_tbl
.size
,
1683 if (dev
->av_tbl
.va
== NULL
)
1685 dev
->av_tbl
.pa
= pa
;
1686 dev
->av_tbl
.num_ah
= max_ah
;
1687 memset(dev
->av_tbl
.va
, 0, dev
->av_tbl
.size
);
1689 pbes
= (struct ocrdma_pbe
*)dev
->av_tbl
.pbl
.va
;
1690 for (i
= 0; i
< dev
->av_tbl
.size
/ OCRDMA_MIN_Q_PAGE_SIZE
; i
++) {
1691 pbes
[i
].pa_lo
= (u32
)cpu_to_le32(pa
& 0xffffffff);
1692 pbes
[i
].pa_hi
= (u32
)cpu_to_le32(upper_32_bits(pa
));
1695 cmd
->tbl_addr
[0].lo
= (u32
)(dev
->av_tbl
.pbl
.pa
& 0xFFFFFFFF);
1696 cmd
->tbl_addr
[0].hi
= (u32
)upper_32_bits(dev
->av_tbl
.pbl
.pa
);
1697 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1700 rsp
= (struct ocrdma_create_ah_tbl_rsp
*)cmd
;
1701 dev
->av_tbl
.ahid
= rsp
->ahid
& 0xFFFF;
1706 dma_free_coherent(&pdev
->dev
, dev
->av_tbl
.size
, dev
->av_tbl
.va
,
1708 dev
->av_tbl
.va
= NULL
;
1710 dma_free_coherent(&pdev
->dev
, PAGE_SIZE
, dev
->av_tbl
.pbl
.va
,
1711 dev
->av_tbl
.pbl
.pa
);
1712 dev
->av_tbl
.pbl
.va
= NULL
;
1713 dev
->av_tbl
.size
= 0;
1719 static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev
*dev
)
1721 struct ocrdma_delete_ah_tbl
*cmd
;
1722 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
1724 if (dev
->av_tbl
.va
== NULL
)
1727 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL
, sizeof(*cmd
));
1730 cmd
->ahid
= dev
->av_tbl
.ahid
;
1732 ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1733 dma_free_coherent(&pdev
->dev
, dev
->av_tbl
.size
, dev
->av_tbl
.va
,
1735 dev
->av_tbl
.va
= NULL
;
1736 dma_free_coherent(&pdev
->dev
, PAGE_SIZE
, dev
->av_tbl
.pbl
.va
,
1737 dev
->av_tbl
.pbl
.pa
);
1741 /* Multiple CQs uses the EQ. This routine returns least used
1742 * EQ to associate with CQ. This will distributes the interrupt
1743 * processing and CPU load to associated EQ, vector and so to that CPU.
1745 static u16
ocrdma_bind_eq(struct ocrdma_dev
*dev
)
1747 int i
, selected_eq
= 0, cq_cnt
= 0;
1750 mutex_lock(&dev
->dev_lock
);
1751 cq_cnt
= dev
->eq_tbl
[0].cq_cnt
;
1752 eq_id
= dev
->eq_tbl
[0].q
.id
;
1753 /* find the EQ which is has the least number of
1754 * CQs associated with it.
1756 for (i
= 0; i
< dev
->eq_cnt
; i
++) {
1757 if (dev
->eq_tbl
[i
].cq_cnt
< cq_cnt
) {
1758 cq_cnt
= dev
->eq_tbl
[i
].cq_cnt
;
1759 eq_id
= dev
->eq_tbl
[i
].q
.id
;
1763 dev
->eq_tbl
[selected_eq
].cq_cnt
+= 1;
1764 mutex_unlock(&dev
->dev_lock
);
1768 static void ocrdma_unbind_eq(struct ocrdma_dev
*dev
, u16 eq_id
)
1772 mutex_lock(&dev
->dev_lock
);
1773 i
= ocrdma_get_eq_table_index(dev
, eq_id
);
1776 dev
->eq_tbl
[i
].cq_cnt
-= 1;
1777 mutex_unlock(&dev
->dev_lock
);
1780 int ocrdma_mbx_create_cq(struct ocrdma_dev
*dev
, struct ocrdma_cq
*cq
,
1781 int entries
, int dpp_cq
, u16 pd_id
)
1783 int status
= -ENOMEM
; int max_hw_cqe
;
1784 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
1785 struct ocrdma_create_cq
*cmd
;
1786 struct ocrdma_create_cq_rsp
*rsp
;
1787 u32 hw_pages
, cqe_size
, page_size
, cqe_count
;
1789 if (entries
> dev
->attr
.max_cqe
) {
1790 pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
1791 __func__
, dev
->id
, dev
->attr
.max_cqe
, entries
);
1794 if (dpp_cq
&& (ocrdma_get_asic_type(dev
) != OCRDMA_ASIC_GEN_SKH_R
))
1800 cqe_size
= OCRDMA_DPP_CQE_SIZE
;
1803 cq
->max_hw_cqe
= dev
->attr
.max_cqe
;
1804 max_hw_cqe
= dev
->attr
.max_cqe
;
1805 cqe_size
= sizeof(struct ocrdma_cqe
);
1806 hw_pages
= OCRDMA_CREATE_CQ_MAX_PAGES
;
1809 cq
->len
= roundup(max_hw_cqe
* cqe_size
, OCRDMA_MIN_Q_PAGE_SIZE
);
1811 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ
, sizeof(*cmd
));
1814 ocrdma_init_mch(&cmd
->cmd
.req
, OCRDMA_CMD_CREATE_CQ
,
1815 OCRDMA_SUBSYS_COMMON
, sizeof(*cmd
));
1816 cq
->va
= dma_alloc_coherent(&pdev
->dev
, cq
->len
, &cq
->pa
, GFP_KERNEL
);
1821 memset(cq
->va
, 0, cq
->len
);
1822 page_size
= cq
->len
/ hw_pages
;
1823 cmd
->cmd
.pgsz_pgcnt
= (page_size
/ OCRDMA_MIN_Q_PAGE_SIZE
) <<
1824 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT
;
1825 cmd
->cmd
.pgsz_pgcnt
|= hw_pages
;
1826 cmd
->cmd
.ev_cnt_flags
= OCRDMA_CREATE_CQ_DEF_FLAGS
;
1828 cq
->eqn
= ocrdma_bind_eq(dev
);
1829 cmd
->cmd
.req
.rsvd_version
= OCRDMA_CREATE_CQ_VER3
;
1830 cqe_count
= cq
->len
/ cqe_size
;
1831 cq
->cqe_cnt
= cqe_count
;
1832 if (cqe_count
> 1024) {
1833 /* Set cnt to 3 to indicate more than 1024 cq entries */
1834 cmd
->cmd
.ev_cnt_flags
|= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT
);
1837 switch (cqe_count
) {
1850 cmd
->cmd
.ev_cnt_flags
|= (count
<< OCRDMA_CREATE_CQ_CNT_SHIFT
);
1852 /* shared eq between all the consumer cqs. */
1853 cmd
->cmd
.eqn
= cq
->eqn
;
1854 if (ocrdma_get_asic_type(dev
) == OCRDMA_ASIC_GEN_SKH_R
) {
1856 cmd
->cmd
.pgsz_pgcnt
|= OCRDMA_CREATE_CQ_DPP
<<
1857 OCRDMA_CREATE_CQ_TYPE_SHIFT
;
1858 cq
->phase_change
= false;
1859 cmd
->cmd
.pdid_cqecnt
= (cq
->len
/ cqe_size
);
1861 cmd
->cmd
.pdid_cqecnt
= (cq
->len
/ cqe_size
) - 1;
1862 cmd
->cmd
.ev_cnt_flags
|= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID
;
1863 cq
->phase_change
= true;
1866 /* pd_id valid only for v3 */
1867 cmd
->cmd
.pdid_cqecnt
|= (pd_id
<<
1868 OCRDMA_CREATE_CQ_CMD_PDID_SHIFT
);
1869 ocrdma_build_q_pages(&cmd
->cmd
.pa
[0], hw_pages
, cq
->pa
, page_size
);
1870 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1874 rsp
= (struct ocrdma_create_cq_rsp
*)cmd
;
1875 cq
->id
= (u16
) (rsp
->rsp
.cq_id
& OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK
);
1879 ocrdma_unbind_eq(dev
, cq
->eqn
);
1880 dma_free_coherent(&pdev
->dev
, cq
->len
, cq
->va
, cq
->pa
);
1886 int ocrdma_mbx_destroy_cq(struct ocrdma_dev
*dev
, struct ocrdma_cq
*cq
)
1888 int status
= -ENOMEM
;
1889 struct ocrdma_destroy_cq
*cmd
;
1891 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ
, sizeof(*cmd
));
1894 ocrdma_init_mch(&cmd
->req
, OCRDMA_CMD_DELETE_CQ
,
1895 OCRDMA_SUBSYS_COMMON
, sizeof(*cmd
));
1897 cmd
->bypass_flush_qid
|=
1898 (cq
->id
<< OCRDMA_DESTROY_CQ_QID_SHIFT
) &
1899 OCRDMA_DESTROY_CQ_QID_MASK
;
1901 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1902 ocrdma_unbind_eq(dev
, cq
->eqn
);
1903 dma_free_coherent(&dev
->nic_info
.pdev
->dev
, cq
->len
, cq
->va
, cq
->pa
);
1908 int ocrdma_mbx_alloc_lkey(struct ocrdma_dev
*dev
, struct ocrdma_hw_mr
*hwmr
,
1909 u32 pdid
, int addr_check
)
1911 int status
= -ENOMEM
;
1912 struct ocrdma_alloc_lkey
*cmd
;
1913 struct ocrdma_alloc_lkey_rsp
*rsp
;
1915 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY
, sizeof(*cmd
));
1919 cmd
->pbl_sz_flags
|= addr_check
;
1920 cmd
->pbl_sz_flags
|= (hwmr
->fr_mr
<< OCRDMA_ALLOC_LKEY_FMR_SHIFT
);
1921 cmd
->pbl_sz_flags
|=
1922 (hwmr
->remote_wr
<< OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT
);
1923 cmd
->pbl_sz_flags
|=
1924 (hwmr
->remote_rd
<< OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT
);
1925 cmd
->pbl_sz_flags
|=
1926 (hwmr
->local_wr
<< OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT
);
1927 cmd
->pbl_sz_flags
|=
1928 (hwmr
->remote_atomic
<< OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT
);
1929 cmd
->pbl_sz_flags
|=
1930 (hwmr
->num_pbls
<< OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT
);
1932 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1935 rsp
= (struct ocrdma_alloc_lkey_rsp
*)cmd
;
1936 hwmr
->lkey
= rsp
->lrkey
;
1942 int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev
*dev
, int fr_mr
, u32 lkey
)
1944 int status
= -ENOMEM
;
1945 struct ocrdma_dealloc_lkey
*cmd
;
1947 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY
, sizeof(*cmd
));
1951 cmd
->rsvd_frmr
= fr_mr
? 1 : 0;
1952 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
1960 static int ocrdma_mbx_reg_mr(struct ocrdma_dev
*dev
, struct ocrdma_hw_mr
*hwmr
,
1961 u32 pdid
, u32 pbl_cnt
, u32 pbe_size
, u32 last
)
1963 int status
= -ENOMEM
;
1965 struct ocrdma_reg_nsmr
*cmd
;
1966 struct ocrdma_reg_nsmr_rsp
*rsp
;
1968 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR
, sizeof(*cmd
));
1972 pdid
| (hwmr
->num_pbls
<< OCRDMA_REG_NSMR_NUM_PBL_SHIFT
);
1973 cmd
->fr_mr
= hwmr
->fr_mr
;
1975 cmd
->flags_hpage_pbe_sz
|= (hwmr
->remote_wr
<<
1976 OCRDMA_REG_NSMR_REMOTE_WR_SHIFT
);
1977 cmd
->flags_hpage_pbe_sz
|= (hwmr
->remote_rd
<<
1978 OCRDMA_REG_NSMR_REMOTE_RD_SHIFT
);
1979 cmd
->flags_hpage_pbe_sz
|= (hwmr
->local_wr
<<
1980 OCRDMA_REG_NSMR_LOCAL_WR_SHIFT
);
1981 cmd
->flags_hpage_pbe_sz
|= (hwmr
->remote_atomic
<<
1982 OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT
);
1983 cmd
->flags_hpage_pbe_sz
|= (hwmr
->mw_bind
<<
1984 OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT
);
1985 cmd
->flags_hpage_pbe_sz
|= (last
<< OCRDMA_REG_NSMR_LAST_SHIFT
);
1987 cmd
->flags_hpage_pbe_sz
|= (hwmr
->pbe_size
/ OCRDMA_MIN_HPAGE_SIZE
);
1988 cmd
->flags_hpage_pbe_sz
|= (hwmr
->pbl_size
/ OCRDMA_MIN_HPAGE_SIZE
) <<
1989 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT
;
1990 cmd
->totlen_low
= hwmr
->len
;
1991 cmd
->totlen_high
= upper_32_bits(hwmr
->len
);
1992 cmd
->fbo_low
= (u32
) (hwmr
->fbo
& 0xffffffff);
1993 cmd
->fbo_high
= (u32
) upper_32_bits(hwmr
->fbo
);
1994 cmd
->va_loaddr
= (u32
) hwmr
->va
;
1995 cmd
->va_hiaddr
= (u32
) upper_32_bits(hwmr
->va
);
1997 for (i
= 0; i
< pbl_cnt
; i
++) {
1998 cmd
->pbl
[i
].lo
= (u32
) (hwmr
->pbl_table
[i
].pa
& 0xffffffff);
1999 cmd
->pbl
[i
].hi
= upper_32_bits(hwmr
->pbl_table
[i
].pa
);
2001 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
2004 rsp
= (struct ocrdma_reg_nsmr_rsp
*)cmd
;
2005 hwmr
->lkey
= rsp
->lrkey
;
2011 static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev
*dev
,
2012 struct ocrdma_hw_mr
*hwmr
, u32 pbl_cnt
,
2013 u32 pbl_offset
, u32 last
)
2015 int status
= -ENOMEM
;
2017 struct ocrdma_reg_nsmr_cont
*cmd
;
2019 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT
, sizeof(*cmd
));
2022 cmd
->lrkey
= hwmr
->lkey
;
2023 cmd
->num_pbl_offset
= (pbl_cnt
<< OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT
) |
2024 (pbl_offset
& OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK
);
2025 cmd
->last
= last
<< OCRDMA_REG_NSMR_CONT_LAST_SHIFT
;
2027 for (i
= 0; i
< pbl_cnt
; i
++) {
2029 (u32
) (hwmr
->pbl_table
[i
+ pbl_offset
].pa
& 0xffffffff);
2031 upper_32_bits(hwmr
->pbl_table
[i
+ pbl_offset
].pa
);
2033 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
2041 int ocrdma_reg_mr(struct ocrdma_dev
*dev
,
2042 struct ocrdma_hw_mr
*hwmr
, u32 pdid
, int acc
)
2046 u32 cur_pbl_cnt
, pbl_offset
;
2047 u32 pending_pbl_cnt
= hwmr
->num_pbls
;
2050 cur_pbl_cnt
= min(pending_pbl_cnt
, MAX_OCRDMA_NSMR_PBL
);
2051 if (cur_pbl_cnt
== pending_pbl_cnt
)
2054 status
= ocrdma_mbx_reg_mr(dev
, hwmr
, pdid
,
2055 cur_pbl_cnt
, hwmr
->pbe_size
, last
);
2057 pr_err("%s() status=%d\n", __func__
, status
);
2060 /* if there is no more pbls to register then exit. */
2065 pbl_offset
+= cur_pbl_cnt
;
2066 pending_pbl_cnt
-= cur_pbl_cnt
;
2067 cur_pbl_cnt
= min(pending_pbl_cnt
, MAX_OCRDMA_NSMR_PBL
);
2068 /* if we reach the end of the pbls, then need to set the last
2069 * bit, indicating no more pbls to register for this memory key.
2071 if (cur_pbl_cnt
== pending_pbl_cnt
)
2074 status
= ocrdma_mbx_reg_mr_cont(dev
, hwmr
, cur_pbl_cnt
,
2080 pr_err("%s() err. status=%d\n", __func__
, status
);
2085 bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq
*cq
, struct ocrdma_qp
*qp
)
2087 struct ocrdma_qp
*tmp
;
2089 list_for_each_entry(tmp
, &cq
->sq_head
, sq_entry
) {
2098 bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq
*cq
, struct ocrdma_qp
*qp
)
2100 struct ocrdma_qp
*tmp
;
2102 list_for_each_entry(tmp
, &cq
->rq_head
, rq_entry
) {
2111 void ocrdma_flush_qp(struct ocrdma_qp
*qp
)
2114 unsigned long flags
;
2115 struct ocrdma_dev
*dev
= get_ocrdma_dev(qp
->ibqp
.device
);
2117 spin_lock_irqsave(&dev
->flush_q_lock
, flags
);
2118 found
= ocrdma_is_qp_in_sq_flushlist(qp
->sq_cq
, qp
);
2120 list_add_tail(&qp
->sq_entry
, &qp
->sq_cq
->sq_head
);
2122 found
= ocrdma_is_qp_in_rq_flushlist(qp
->rq_cq
, qp
);
2124 list_add_tail(&qp
->rq_entry
, &qp
->rq_cq
->rq_head
);
2126 spin_unlock_irqrestore(&dev
->flush_q_lock
, flags
);
2129 static void ocrdma_init_hwq_ptr(struct ocrdma_qp
*qp
)
2137 int ocrdma_qp_state_change(struct ocrdma_qp
*qp
, enum ib_qp_state new_ib_state
,
2138 enum ib_qp_state
*old_ib_state
)
2140 unsigned long flags
;
2142 enum ocrdma_qp_state new_state
;
2143 new_state
= get_ocrdma_qp_state(new_ib_state
);
2145 /* sync with wqe and rqe posting */
2146 spin_lock_irqsave(&qp
->q_lock
, flags
);
2149 *old_ib_state
= get_ibqp_state(qp
->state
);
2150 if (new_state
== qp
->state
) {
2151 spin_unlock_irqrestore(&qp
->q_lock
, flags
);
2156 if (new_state
== OCRDMA_QPS_INIT
) {
2157 ocrdma_init_hwq_ptr(qp
);
2158 ocrdma_del_flush_qp(qp
);
2159 } else if (new_state
== OCRDMA_QPS_ERR
) {
2160 ocrdma_flush_qp(qp
);
2163 qp
->state
= new_state
;
2165 spin_unlock_irqrestore(&qp
->q_lock
, flags
);
2169 static u32
ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp
*qp
)
2172 if (qp
->cap_flags
& OCRDMA_QP_INB_RD
)
2173 flags
|= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK
;
2174 if (qp
->cap_flags
& OCRDMA_QP_INB_WR
)
2175 flags
|= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK
;
2176 if (qp
->cap_flags
& OCRDMA_QP_MW_BIND
)
2177 flags
|= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK
;
2178 if (qp
->cap_flags
& OCRDMA_QP_LKEY0
)
2179 flags
|= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK
;
2180 if (qp
->cap_flags
& OCRDMA_QP_FAST_REG
)
2181 flags
|= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK
;
2185 static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req
*cmd
,
2186 struct ib_qp_init_attr
*attrs
,
2187 struct ocrdma_qp
*qp
)
2190 u32 len
, hw_pages
, hw_page_size
;
2192 struct ocrdma_pd
*pd
= qp
->pd
;
2193 struct ocrdma_dev
*dev
= get_ocrdma_dev(pd
->ibpd
.device
);
2194 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
2195 u32 max_wqe_allocated
;
2196 u32 max_sges
= attrs
->cap
.max_send_sge
;
2198 /* QP1 may exceed 127 */
2199 max_wqe_allocated
= min_t(u32
, attrs
->cap
.max_send_wr
+ 1,
2202 status
= ocrdma_build_q_conf(&max_wqe_allocated
,
2203 dev
->attr
.wqe_size
, &hw_pages
, &hw_page_size
);
2205 pr_err("%s() req. max_send_wr=0x%x\n", __func__
,
2209 qp
->sq
.max_cnt
= max_wqe_allocated
;
2210 len
= (hw_pages
* hw_page_size
);
2212 qp
->sq
.va
= dma_alloc_coherent(&pdev
->dev
, len
, &pa
, GFP_KERNEL
);
2215 memset(qp
->sq
.va
, 0, len
);
2218 qp
->sq
.entry_size
= dev
->attr
.wqe_size
;
2219 ocrdma_build_q_pages(&cmd
->wq_addr
[0], hw_pages
, pa
, hw_page_size
);
2221 cmd
->type_pgsz_pdn
|= (ilog2(hw_page_size
/ OCRDMA_MIN_Q_PAGE_SIZE
)
2222 << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT
);
2223 cmd
->num_wq_rq_pages
|= (hw_pages
<<
2224 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT
) &
2225 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK
;
2226 cmd
->max_sge_send_write
|= (max_sges
<<
2227 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT
) &
2228 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK
;
2229 cmd
->max_sge_send_write
|= (max_sges
<<
2230 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT
) &
2231 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK
;
2232 cmd
->max_wqe_rqe
|= (ilog2(qp
->sq
.max_cnt
) <<
2233 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT
) &
2234 OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK
;
2235 cmd
->wqe_rqe_size
|= (dev
->attr
.wqe_size
<<
2236 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT
) &
2237 OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK
;
2241 static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req
*cmd
,
2242 struct ib_qp_init_attr
*attrs
,
2243 struct ocrdma_qp
*qp
)
2246 u32 len
, hw_pages
, hw_page_size
;
2248 struct ocrdma_pd
*pd
= qp
->pd
;
2249 struct ocrdma_dev
*dev
= get_ocrdma_dev(pd
->ibpd
.device
);
2250 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
2251 u32 max_rqe_allocated
= attrs
->cap
.max_recv_wr
+ 1;
2253 status
= ocrdma_build_q_conf(&max_rqe_allocated
, dev
->attr
.rqe_size
,
2254 &hw_pages
, &hw_page_size
);
2256 pr_err("%s() req. max_recv_wr=0x%x\n", __func__
,
2257 attrs
->cap
.max_recv_wr
+ 1);
2260 qp
->rq
.max_cnt
= max_rqe_allocated
;
2261 len
= (hw_pages
* hw_page_size
);
2263 qp
->rq
.va
= dma_alloc_coherent(&pdev
->dev
, len
, &pa
, GFP_KERNEL
);
2266 memset(qp
->rq
.va
, 0, len
);
2269 qp
->rq
.entry_size
= dev
->attr
.rqe_size
;
2271 ocrdma_build_q_pages(&cmd
->rq_addr
[0], hw_pages
, pa
, hw_page_size
);
2272 cmd
->type_pgsz_pdn
|= (ilog2(hw_page_size
/ OCRDMA_MIN_Q_PAGE_SIZE
) <<
2273 OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT
);
2274 cmd
->num_wq_rq_pages
|=
2275 (hw_pages
<< OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT
) &
2276 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK
;
2277 cmd
->max_sge_recv_flags
|= (attrs
->cap
.max_recv_sge
<<
2278 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT
) &
2279 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK
;
2280 cmd
->max_wqe_rqe
|= (ilog2(qp
->rq
.max_cnt
) <<
2281 OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT
) &
2282 OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK
;
2283 cmd
->wqe_rqe_size
|= (dev
->attr
.rqe_size
<<
2284 OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT
) &
2285 OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK
;
2289 static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req
*cmd
,
2290 struct ocrdma_pd
*pd
,
2291 struct ocrdma_qp
*qp
,
2292 u8 enable_dpp_cq
, u16 dpp_cq_id
)
2295 qp
->dpp_enabled
= true;
2296 cmd
->max_sge_recv_flags
|= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK
;
2299 cmd
->max_sge_recv_flags
|= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK
;
2300 cmd
->dpp_credits_cqid
= dpp_cq_id
;
2301 cmd
->dpp_credits_cqid
|= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT
<<
2302 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT
;
2305 static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req
*cmd
,
2306 struct ocrdma_qp
*qp
)
2308 struct ocrdma_pd
*pd
= qp
->pd
;
2309 struct ocrdma_dev
*dev
= get_ocrdma_dev(pd
->ibpd
.device
);
2310 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
2312 int ird_page_size
= dev
->attr
.ird_page_size
;
2313 int ird_q_len
= dev
->attr
.num_ird_pages
* ird_page_size
;
2314 struct ocrdma_hdr_wqe
*rqe
;
2317 if (dev
->attr
.ird
== 0)
2320 qp
->ird_q_va
= dma_alloc_coherent(&pdev
->dev
, ird_q_len
,
2324 memset(qp
->ird_q_va
, 0, ird_q_len
);
2325 ocrdma_build_q_pages(&cmd
->ird_addr
[0], dev
->attr
.num_ird_pages
,
2327 for (; i
< ird_q_len
/ dev
->attr
.rqe_size
; i
++) {
2328 rqe
= (struct ocrdma_hdr_wqe
*)(qp
->ird_q_va
+
2329 (i
* dev
->attr
.rqe_size
));
2332 rqe
->cw
|= (OCRDMA_TYPE_LKEY
<< OCRDMA_WQE_TYPE_SHIFT
);
2333 rqe
->cw
|= (8 << OCRDMA_WQE_SIZE_SHIFT
);
2334 rqe
->cw
|= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT
);
2339 static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp
*rsp
,
2340 struct ocrdma_qp
*qp
,
2341 struct ib_qp_init_attr
*attrs
,
2342 u16
*dpp_offset
, u16
*dpp_credit_lmt
)
2344 u32 max_wqe_allocated
, max_rqe_allocated
;
2345 qp
->id
= rsp
->qp_id
& OCRDMA_CREATE_QP_RSP_QP_ID_MASK
;
2346 qp
->rq
.dbid
= rsp
->sq_rq_id
& OCRDMA_CREATE_QP_RSP_RQ_ID_MASK
;
2347 qp
->sq
.dbid
= rsp
->sq_rq_id
>> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT
;
2348 qp
->max_ird
= rsp
->max_ord_ird
& OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK
;
2349 qp
->max_ord
= (rsp
->max_ord_ird
>> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT
);
2350 qp
->dpp_enabled
= false;
2351 if (rsp
->dpp_response
& OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK
) {
2352 qp
->dpp_enabled
= true;
2353 *dpp_credit_lmt
= (rsp
->dpp_response
&
2354 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK
) >>
2355 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT
;
2356 *dpp_offset
= (rsp
->dpp_response
&
2357 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK
) >>
2358 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT
;
2361 rsp
->max_wqe_rqe
>> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT
;
2362 max_wqe_allocated
= 1 << max_wqe_allocated
;
2363 max_rqe_allocated
= 1 << ((u16
)rsp
->max_wqe_rqe
);
2365 qp
->sq
.max_cnt
= max_wqe_allocated
;
2366 qp
->sq
.max_wqe_idx
= max_wqe_allocated
- 1;
2369 qp
->rq
.max_cnt
= max_rqe_allocated
;
2370 qp
->rq
.max_wqe_idx
= max_rqe_allocated
- 1;
2374 int ocrdma_mbx_create_qp(struct ocrdma_qp
*qp
, struct ib_qp_init_attr
*attrs
,
2375 u8 enable_dpp_cq
, u16 dpp_cq_id
, u16
*dpp_offset
,
2376 u16
*dpp_credit_lmt
)
2378 int status
= -ENOMEM
;
2380 struct ocrdma_pd
*pd
= qp
->pd
;
2381 struct ocrdma_dev
*dev
= get_ocrdma_dev(pd
->ibpd
.device
);
2382 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
2383 struct ocrdma_cq
*cq
;
2384 struct ocrdma_create_qp_req
*cmd
;
2385 struct ocrdma_create_qp_rsp
*rsp
;
2388 switch (attrs
->qp_type
) {
2390 qptype
= OCRDMA_QPT_GSI
;
2393 qptype
= OCRDMA_QPT_RC
;
2396 qptype
= OCRDMA_QPT_UD
;
2402 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP
, sizeof(*cmd
));
2405 cmd
->type_pgsz_pdn
|= (qptype
<< OCRDMA_CREATE_QP_REQ_QPT_SHIFT
) &
2406 OCRDMA_CREATE_QP_REQ_QPT_MASK
;
2407 status
= ocrdma_set_create_qp_sq_cmd(cmd
, attrs
, qp
);
2412 struct ocrdma_srq
*srq
= get_ocrdma_srq(attrs
->srq
);
2413 cmd
->max_sge_recv_flags
|= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK
;
2414 cmd
->rq_addr
[0].lo
= srq
->id
;
2417 status
= ocrdma_set_create_qp_rq_cmd(cmd
, attrs
, qp
);
2422 status
= ocrdma_set_create_qp_ird_cmd(cmd
, qp
);
2426 cmd
->type_pgsz_pdn
|= (pd
->id
<< OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT
) &
2427 OCRDMA_CREATE_QP_REQ_PD_ID_MASK
;
2429 flags
= ocrdma_set_create_qp_mbx_access_flags(qp
);
2431 cmd
->max_sge_recv_flags
|= flags
;
2432 cmd
->max_ord_ird
|= (dev
->attr
.max_ord_per_qp
<<
2433 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT
) &
2434 OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK
;
2435 cmd
->max_ord_ird
|= (dev
->attr
.max_ird_per_qp
<<
2436 OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT
) &
2437 OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK
;
2438 cq
= get_ocrdma_cq(attrs
->send_cq
);
2439 cmd
->wq_rq_cqid
|= (cq
->id
<< OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT
) &
2440 OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK
;
2442 cq
= get_ocrdma_cq(attrs
->recv_cq
);
2443 cmd
->wq_rq_cqid
|= (cq
->id
<< OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT
) &
2444 OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK
;
2447 if (pd
->dpp_enabled
&& attrs
->cap
.max_inline_data
&& pd
->num_dpp_qp
&&
2448 (attrs
->cap
.max_inline_data
<= dev
->attr
.max_inline_data
)) {
2449 ocrdma_set_create_qp_dpp_cmd(cmd
, pd
, qp
, enable_dpp_cq
,
2453 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
2456 rsp
= (struct ocrdma_create_qp_rsp
*)cmd
;
2457 ocrdma_get_create_qp_rsp(rsp
, qp
, attrs
, dpp_offset
, dpp_credit_lmt
);
2458 qp
->state
= OCRDMA_QPS_RST
;
2463 dma_free_coherent(&pdev
->dev
, qp
->rq
.len
, qp
->rq
.va
, qp
->rq
.pa
);
2465 pr_err("%s(%d) rq_err\n", __func__
, dev
->id
);
2466 dma_free_coherent(&pdev
->dev
, qp
->sq
.len
, qp
->sq
.va
, qp
->sq
.pa
);
2468 pr_err("%s(%d) sq_err\n", __func__
, dev
->id
);
2473 int ocrdma_mbx_query_qp(struct ocrdma_dev
*dev
, struct ocrdma_qp
*qp
,
2474 struct ocrdma_qp_params
*param
)
2476 int status
= -ENOMEM
;
2477 struct ocrdma_query_qp
*cmd
;
2478 struct ocrdma_query_qp_rsp
*rsp
;
2480 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP
, sizeof(*rsp
));
2483 cmd
->qp_id
= qp
->id
;
2484 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
2487 rsp
= (struct ocrdma_query_qp_rsp
*)cmd
;
2488 memcpy(param
, &rsp
->params
, sizeof(struct ocrdma_qp_params
));
2494 static int ocrdma_set_av_params(struct ocrdma_qp
*qp
,
2495 struct ocrdma_modify_qp
*cmd
,
2496 struct ib_qp_attr
*attrs
,
2500 struct ib_ah_attr
*ah_attr
= &attrs
->ah_attr
;
2501 union ib_gid sgid
, zgid
;
2502 struct ib_gid_attr sgid_attr
;
2503 u32 vlan_id
= 0xFFFF;
2505 struct ocrdma_dev
*dev
= get_ocrdma_dev(qp
->ibqp
.device
);
2507 if ((ah_attr
->ah_flags
& IB_AH_GRH
) == 0)
2509 if (atomic_cmpxchg(&dev
->update_sl
, 1, 0))
2510 ocrdma_init_service_level(dev
);
2511 cmd
->params
.tclass_sq_psn
|=
2512 (ah_attr
->grh
.traffic_class
<< OCRDMA_QP_PARAMS_TCLASS_SHIFT
);
2513 cmd
->params
.rnt_rc_sl_fl
|=
2514 (ah_attr
->grh
.flow_label
& OCRDMA_QP_PARAMS_FLOW_LABEL_MASK
);
2515 cmd
->params
.rnt_rc_sl_fl
|= (ah_attr
->sl
<< OCRDMA_QP_PARAMS_SL_SHIFT
);
2516 cmd
->params
.hop_lmt_rq_psn
|=
2517 (ah_attr
->grh
.hop_limit
<< OCRDMA_QP_PARAMS_HOP_LMT_SHIFT
);
2518 cmd
->flags
|= OCRDMA_QP_PARA_FLOW_LBL_VALID
;
2519 memcpy(&cmd
->params
.dgid
[0], &ah_attr
->grh
.dgid
.raw
[0],
2520 sizeof(cmd
->params
.dgid
));
2522 status
= ib_get_cached_gid(&dev
->ibdev
, 1, ah_attr
->grh
.sgid_index
,
2524 if (!status
&& sgid_attr
.ndev
) {
2525 vlan_id
= rdma_vlan_dev_vlan_id(sgid_attr
.ndev
);
2526 memcpy(mac_addr
, sgid_attr
.ndev
->dev_addr
, ETH_ALEN
);
2527 dev_put(sgid_attr
.ndev
);
2530 memset(&zgid
, 0, sizeof(zgid
));
2531 if (!memcmp(&sgid
, &zgid
, sizeof(zgid
)))
2534 qp
->sgid_idx
= ah_attr
->grh
.sgid_index
;
2535 memcpy(&cmd
->params
.sgid
[0], &sgid
.raw
[0], sizeof(cmd
->params
.sgid
));
2536 status
= ocrdma_resolve_dmac(dev
, ah_attr
, &mac_addr
[0]);
2539 cmd
->params
.dmac_b0_to_b3
= mac_addr
[0] | (mac_addr
[1] << 8) |
2540 (mac_addr
[2] << 16) | (mac_addr
[3] << 24);
2541 /* convert them to LE format. */
2542 ocrdma_cpu_to_le32(&cmd
->params
.dgid
[0], sizeof(cmd
->params
.dgid
));
2543 ocrdma_cpu_to_le32(&cmd
->params
.sgid
[0], sizeof(cmd
->params
.sgid
));
2544 cmd
->params
.vlan_dmac_b4_to_b5
= mac_addr
[4] | (mac_addr
[5] << 8);
2546 if (vlan_id
== 0xFFFF)
2548 if (vlan_id
|| dev
->pfc_state
) {
2550 pr_err("ocrdma%d:Using VLAN with PFC is recommended\n",
2552 pr_err("ocrdma%d:Using VLAN 0 for this connection\n",
2555 cmd
->params
.vlan_dmac_b4_to_b5
|=
2556 vlan_id
<< OCRDMA_QP_PARAMS_VLAN_SHIFT
;
2557 cmd
->flags
|= OCRDMA_QP_PARA_VLAN_EN_VALID
;
2558 cmd
->params
.rnt_rc_sl_fl
|=
2559 (dev
->sl
& 0x07) << OCRDMA_QP_PARAMS_SL_SHIFT
;
2565 static int ocrdma_set_qp_params(struct ocrdma_qp
*qp
,
2566 struct ocrdma_modify_qp
*cmd
,
2567 struct ib_qp_attr
*attrs
, int attr_mask
)
2570 struct ocrdma_dev
*dev
= get_ocrdma_dev(qp
->ibqp
.device
);
2572 if (attr_mask
& IB_QP_PKEY_INDEX
) {
2573 cmd
->params
.path_mtu_pkey_indx
|= (attrs
->pkey_index
&
2574 OCRDMA_QP_PARAMS_PKEY_INDEX_MASK
);
2575 cmd
->flags
|= OCRDMA_QP_PARA_PKEY_VALID
;
2577 if (attr_mask
& IB_QP_QKEY
) {
2578 qp
->qkey
= attrs
->qkey
;
2579 cmd
->params
.qkey
= attrs
->qkey
;
2580 cmd
->flags
|= OCRDMA_QP_PARA_QKEY_VALID
;
2582 if (attr_mask
& IB_QP_AV
) {
2583 status
= ocrdma_set_av_params(qp
, cmd
, attrs
, attr_mask
);
2586 } else if (qp
->qp_type
== IB_QPT_GSI
|| qp
->qp_type
== IB_QPT_UD
) {
2587 /* set the default mac address for UD, GSI QPs */
2588 cmd
->params
.dmac_b0_to_b3
= dev
->nic_info
.mac_addr
[0] |
2589 (dev
->nic_info
.mac_addr
[1] << 8) |
2590 (dev
->nic_info
.mac_addr
[2] << 16) |
2591 (dev
->nic_info
.mac_addr
[3] << 24);
2592 cmd
->params
.vlan_dmac_b4_to_b5
= dev
->nic_info
.mac_addr
[4] |
2593 (dev
->nic_info
.mac_addr
[5] << 8);
2595 if ((attr_mask
& IB_QP_EN_SQD_ASYNC_NOTIFY
) &&
2596 attrs
->en_sqd_async_notify
) {
2597 cmd
->params
.max_sge_recv_flags
|=
2598 OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC
;
2599 cmd
->flags
|= OCRDMA_QP_PARA_DST_QPN_VALID
;
2601 if (attr_mask
& IB_QP_DEST_QPN
) {
2602 cmd
->params
.ack_to_rnr_rtc_dest_qpn
|= (attrs
->dest_qp_num
&
2603 OCRDMA_QP_PARAMS_DEST_QPN_MASK
);
2604 cmd
->flags
|= OCRDMA_QP_PARA_DST_QPN_VALID
;
2606 if (attr_mask
& IB_QP_PATH_MTU
) {
2607 if (attrs
->path_mtu
< IB_MTU_512
||
2608 attrs
->path_mtu
> IB_MTU_4096
) {
2609 pr_err("ocrdma%d: IB MTU %d is not supported\n",
2610 dev
->id
, ib_mtu_enum_to_int(attrs
->path_mtu
));
2614 cmd
->params
.path_mtu_pkey_indx
|=
2615 (ib_mtu_enum_to_int(attrs
->path_mtu
) <<
2616 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT
) &
2617 OCRDMA_QP_PARAMS_PATH_MTU_MASK
;
2618 cmd
->flags
|= OCRDMA_QP_PARA_PMTU_VALID
;
2620 if (attr_mask
& IB_QP_TIMEOUT
) {
2621 cmd
->params
.ack_to_rnr_rtc_dest_qpn
|= attrs
->timeout
<<
2622 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT
;
2623 cmd
->flags
|= OCRDMA_QP_PARA_ACK_TO_VALID
;
2625 if (attr_mask
& IB_QP_RETRY_CNT
) {
2626 cmd
->params
.rnt_rc_sl_fl
|= (attrs
->retry_cnt
<<
2627 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT
) &
2628 OCRDMA_QP_PARAMS_RETRY_CNT_MASK
;
2629 cmd
->flags
|= OCRDMA_QP_PARA_RETRY_CNT_VALID
;
2631 if (attr_mask
& IB_QP_MIN_RNR_TIMER
) {
2632 cmd
->params
.rnt_rc_sl_fl
|= (attrs
->min_rnr_timer
<<
2633 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT
) &
2634 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK
;
2635 cmd
->flags
|= OCRDMA_QP_PARA_RNT_VALID
;
2637 if (attr_mask
& IB_QP_RNR_RETRY
) {
2638 cmd
->params
.ack_to_rnr_rtc_dest_qpn
|= (attrs
->rnr_retry
<<
2639 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT
)
2640 & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK
;
2641 cmd
->flags
|= OCRDMA_QP_PARA_RRC_VALID
;
2643 if (attr_mask
& IB_QP_SQ_PSN
) {
2644 cmd
->params
.tclass_sq_psn
|= (attrs
->sq_psn
& 0x00ffffff);
2645 cmd
->flags
|= OCRDMA_QP_PARA_SQPSN_VALID
;
2647 if (attr_mask
& IB_QP_RQ_PSN
) {
2648 cmd
->params
.hop_lmt_rq_psn
|= (attrs
->rq_psn
& 0x00ffffff);
2649 cmd
->flags
|= OCRDMA_QP_PARA_RQPSN_VALID
;
2651 if (attr_mask
& IB_QP_MAX_QP_RD_ATOMIC
) {
2652 if (attrs
->max_rd_atomic
> dev
->attr
.max_ord_per_qp
) {
2656 qp
->max_ord
= attrs
->max_rd_atomic
;
2657 cmd
->flags
|= OCRDMA_QP_PARA_MAX_ORD_VALID
;
2659 if (attr_mask
& IB_QP_MAX_DEST_RD_ATOMIC
) {
2660 if (attrs
->max_dest_rd_atomic
> dev
->attr
.max_ird_per_qp
) {
2664 qp
->max_ird
= attrs
->max_dest_rd_atomic
;
2665 cmd
->flags
|= OCRDMA_QP_PARA_MAX_IRD_VALID
;
2667 cmd
->params
.max_ord_ird
= (qp
->max_ord
<<
2668 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT
) |
2669 (qp
->max_ird
& OCRDMA_QP_PARAMS_MAX_IRD_MASK
);
2674 int ocrdma_mbx_modify_qp(struct ocrdma_dev
*dev
, struct ocrdma_qp
*qp
,
2675 struct ib_qp_attr
*attrs
, int attr_mask
)
2677 int status
= -ENOMEM
;
2678 struct ocrdma_modify_qp
*cmd
;
2680 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP
, sizeof(*cmd
));
2684 cmd
->params
.id
= qp
->id
;
2686 if (attr_mask
& IB_QP_STATE
) {
2687 cmd
->params
.max_sge_recv_flags
|=
2688 (get_ocrdma_qp_state(attrs
->qp_state
) <<
2689 OCRDMA_QP_PARAMS_STATE_SHIFT
) &
2690 OCRDMA_QP_PARAMS_STATE_MASK
;
2691 cmd
->flags
|= OCRDMA_QP_PARA_QPS_VALID
;
2693 cmd
->params
.max_sge_recv_flags
|=
2694 (qp
->state
<< OCRDMA_QP_PARAMS_STATE_SHIFT
) &
2695 OCRDMA_QP_PARAMS_STATE_MASK
;
2698 status
= ocrdma_set_qp_params(qp
, cmd
, attrs
, attr_mask
);
2701 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
2710 int ocrdma_mbx_destroy_qp(struct ocrdma_dev
*dev
, struct ocrdma_qp
*qp
)
2712 int status
= -ENOMEM
;
2713 struct ocrdma_destroy_qp
*cmd
;
2714 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
2716 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP
, sizeof(*cmd
));
2719 cmd
->qp_id
= qp
->id
;
2720 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
2727 dma_free_coherent(&pdev
->dev
, qp
->sq
.len
, qp
->sq
.va
, qp
->sq
.pa
);
2728 if (!qp
->srq
&& qp
->rq
.va
)
2729 dma_free_coherent(&pdev
->dev
, qp
->rq
.len
, qp
->rq
.va
, qp
->rq
.pa
);
2730 if (qp
->dpp_enabled
)
2731 qp
->pd
->num_dpp_qp
++;
2735 int ocrdma_mbx_create_srq(struct ocrdma_dev
*dev
, struct ocrdma_srq
*srq
,
2736 struct ib_srq_init_attr
*srq_attr
,
2737 struct ocrdma_pd
*pd
)
2739 int status
= -ENOMEM
;
2740 int hw_pages
, hw_page_size
;
2742 struct ocrdma_create_srq_rsp
*rsp
;
2743 struct ocrdma_create_srq
*cmd
;
2745 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
2746 u32 max_rqe_allocated
;
2748 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ
, sizeof(*cmd
));
2752 cmd
->pgsz_pdid
= pd
->id
& OCRDMA_CREATE_SRQ_PD_ID_MASK
;
2753 max_rqe_allocated
= srq_attr
->attr
.max_wr
+ 1;
2754 status
= ocrdma_build_q_conf(&max_rqe_allocated
,
2756 &hw_pages
, &hw_page_size
);
2758 pr_err("%s() req. max_wr=0x%x\n", __func__
,
2759 srq_attr
->attr
.max_wr
);
2763 len
= hw_pages
* hw_page_size
;
2764 srq
->rq
.va
= dma_alloc_coherent(&pdev
->dev
, len
, &pa
, GFP_KERNEL
);
2769 ocrdma_build_q_pages(&cmd
->rq_addr
[0], hw_pages
, pa
, hw_page_size
);
2771 srq
->rq
.entry_size
= dev
->attr
.rqe_size
;
2774 srq
->rq
.max_cnt
= max_rqe_allocated
;
2776 cmd
->max_sge_rqe
= ilog2(max_rqe_allocated
);
2777 cmd
->max_sge_rqe
|= srq_attr
->attr
.max_sge
<<
2778 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT
;
2780 cmd
->pgsz_pdid
|= (ilog2(hw_page_size
/ OCRDMA_MIN_Q_PAGE_SIZE
)
2781 << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT
);
2782 cmd
->pages_rqe_sz
|= (dev
->attr
.rqe_size
2783 << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT
)
2784 & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK
;
2785 cmd
->pages_rqe_sz
|= hw_pages
<< OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT
;
2787 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
2790 rsp
= (struct ocrdma_create_srq_rsp
*)cmd
;
2792 srq
->rq
.dbid
= rsp
->id
;
2793 max_rqe_allocated
= ((rsp
->max_sge_rqe_allocated
&
2794 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK
) >>
2795 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT
);
2796 max_rqe_allocated
= (1 << max_rqe_allocated
);
2797 srq
->rq
.max_cnt
= max_rqe_allocated
;
2798 srq
->rq
.max_wqe_idx
= max_rqe_allocated
- 1;
2799 srq
->rq
.max_sges
= (rsp
->max_sge_rqe_allocated
&
2800 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK
) >>
2801 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT
;
2804 dma_free_coherent(&pdev
->dev
, srq
->rq
.len
, srq
->rq
.va
, pa
);
2810 int ocrdma_mbx_modify_srq(struct ocrdma_srq
*srq
, struct ib_srq_attr
*srq_attr
)
2812 int status
= -ENOMEM
;
2813 struct ocrdma_modify_srq
*cmd
;
2814 struct ocrdma_pd
*pd
= srq
->pd
;
2815 struct ocrdma_dev
*dev
= get_ocrdma_dev(pd
->ibpd
.device
);
2817 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ
, sizeof(*cmd
));
2821 cmd
->limit_max_rqe
|= srq_attr
->srq_limit
<<
2822 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT
;
2823 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
2828 int ocrdma_mbx_query_srq(struct ocrdma_srq
*srq
, struct ib_srq_attr
*srq_attr
)
2830 int status
= -ENOMEM
;
2831 struct ocrdma_query_srq
*cmd
;
2832 struct ocrdma_dev
*dev
= get_ocrdma_dev(srq
->ibsrq
.device
);
2834 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ
, sizeof(*cmd
));
2837 cmd
->id
= srq
->rq
.dbid
;
2838 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
2840 struct ocrdma_query_srq_rsp
*rsp
=
2841 (struct ocrdma_query_srq_rsp
*)cmd
;
2843 rsp
->srq_lmt_max_sge
&
2844 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK
;
2846 rsp
->max_rqe_pdid
>> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT
;
2847 srq_attr
->srq_limit
= rsp
->srq_lmt_max_sge
>>
2848 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT
;
2854 int ocrdma_mbx_destroy_srq(struct ocrdma_dev
*dev
, struct ocrdma_srq
*srq
)
2856 int status
= -ENOMEM
;
2857 struct ocrdma_destroy_srq
*cmd
;
2858 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
2859 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ
, sizeof(*cmd
));
2863 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
2865 dma_free_coherent(&pdev
->dev
, srq
->rq
.len
,
2866 srq
->rq
.va
, srq
->rq
.pa
);
2871 static int ocrdma_mbx_get_dcbx_config(struct ocrdma_dev
*dev
, u32 ptype
,
2872 struct ocrdma_dcbx_cfg
*dcbxcfg
)
2876 struct ocrdma_mqe cmd
;
2878 struct ocrdma_get_dcbx_cfg_req
*req
= NULL
;
2879 struct ocrdma_get_dcbx_cfg_rsp
*rsp
= NULL
;
2880 struct pci_dev
*pdev
= dev
->nic_info
.pdev
;
2881 struct ocrdma_mqe_sge
*mqe_sge
= cmd
.u
.nonemb_req
.sge
;
2883 memset(&cmd
, 0, sizeof(struct ocrdma_mqe
));
2884 cmd
.hdr
.pyld_len
= max_t (u32
, sizeof(struct ocrdma_get_dcbx_cfg_rsp
),
2885 sizeof(struct ocrdma_get_dcbx_cfg_req
));
2886 req
= dma_alloc_coherent(&pdev
->dev
, cmd
.hdr
.pyld_len
, &pa
, GFP_KERNEL
);
2892 cmd
.hdr
.spcl_sge_cnt_emb
|= (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT
) &
2893 OCRDMA_MQE_HDR_SGE_CNT_MASK
;
2894 mqe_sge
->pa_lo
= (u32
) (pa
& 0xFFFFFFFFUL
);
2895 mqe_sge
->pa_hi
= (u32
) upper_32_bits(pa
);
2896 mqe_sge
->len
= cmd
.hdr
.pyld_len
;
2898 memset(req
, 0, sizeof(struct ocrdma_get_dcbx_cfg_req
));
2899 ocrdma_init_mch(&req
->hdr
, OCRDMA_CMD_GET_DCBX_CONFIG
,
2900 OCRDMA_SUBSYS_DCBX
, cmd
.hdr
.pyld_len
);
2901 req
->param_type
= ptype
;
2903 status
= ocrdma_mbx_cmd(dev
, &cmd
);
2907 rsp
= (struct ocrdma_get_dcbx_cfg_rsp
*)req
;
2908 ocrdma_le32_to_cpu(rsp
, sizeof(struct ocrdma_get_dcbx_cfg_rsp
));
2909 memcpy(dcbxcfg
, &rsp
->cfg
, sizeof(struct ocrdma_dcbx_cfg
));
2912 dma_free_coherent(&pdev
->dev
, cmd
.hdr
.pyld_len
, req
, pa
);
2917 #define OCRDMA_MAX_SERVICE_LEVEL_INDEX 0x08
2918 #define OCRDMA_DEFAULT_SERVICE_LEVEL 0x05
2920 static int ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev
*dev
, int ptype
,
2921 struct ocrdma_dcbx_cfg
*dcbxcfg
,
2924 int status
= -EINVAL
, indx
, slindx
;
2926 struct ocrdma_app_parameter
*app_param
;
2927 u8 valid
, proto_sel
;
2928 u8 app_prio
, pfc_prio
;
2931 if (!(dcbxcfg
->tcv_aev_opv_st
& OCRDMA_DCBX_STATE_MASK
)) {
2932 pr_info("%s ocrdma%d DCBX is disabled\n",
2933 dev_name(&dev
->nic_info
.pdev
->dev
), dev
->id
);
2937 if (!ocrdma_is_enabled_and_synced(dcbxcfg
->pfc_state
)) {
2938 pr_info("%s ocrdma%d priority flow control(%s) is %s%s\n",
2939 dev_name(&dev
->nic_info
.pdev
->dev
), dev
->id
,
2940 (ptype
> 0 ? "operational" : "admin"),
2941 (dcbxcfg
->pfc_state
& OCRDMA_STATE_FLAG_ENABLED
) ?
2942 "enabled" : "disabled",
2943 (dcbxcfg
->pfc_state
& OCRDMA_STATE_FLAG_SYNC
) ?
2944 "" : ", not sync'ed");
2947 pr_info("%s ocrdma%d priority flow control is enabled and sync'ed\n",
2948 dev_name(&dev
->nic_info
.pdev
->dev
), dev
->id
);
2951 ventry_cnt
= (dcbxcfg
->tcv_aev_opv_st
>>
2952 OCRDMA_DCBX_APP_ENTRY_SHIFT
)
2953 & OCRDMA_DCBX_STATE_MASK
;
2955 for (indx
= 0; indx
< ventry_cnt
; indx
++) {
2956 app_param
= &dcbxcfg
->app_param
[indx
];
2957 valid
= (app_param
->valid_proto_app
>>
2958 OCRDMA_APP_PARAM_VALID_SHIFT
)
2959 & OCRDMA_APP_PARAM_VALID_MASK
;
2960 proto_sel
= (app_param
->valid_proto_app
2961 >> OCRDMA_APP_PARAM_PROTO_SEL_SHIFT
)
2962 & OCRDMA_APP_PARAM_PROTO_SEL_MASK
;
2963 proto
= app_param
->valid_proto_app
&
2964 OCRDMA_APP_PARAM_APP_PROTO_MASK
;
2967 valid
&& proto
== OCRDMA_APP_PROTO_ROCE
&&
2968 proto_sel
== OCRDMA_PROTO_SELECT_L2
) {
2969 for (slindx
= 0; slindx
<
2970 OCRDMA_MAX_SERVICE_LEVEL_INDEX
; slindx
++) {
2971 app_prio
= ocrdma_get_app_prio(
2972 (u8
*)app_param
->app_prio
,
2974 pfc_prio
= ocrdma_get_pfc_prio(
2975 (u8
*)dcbxcfg
->pfc_prio
,
2978 if (app_prio
&& pfc_prio
) {
2984 if (slindx
== OCRDMA_MAX_SERVICE_LEVEL_INDEX
) {
2985 pr_info("%s ocrdma%d application priority not set for 0x%x protocol\n",
2986 dev_name(&dev
->nic_info
.pdev
->dev
),
2996 void ocrdma_init_service_level(struct ocrdma_dev
*dev
)
2998 int status
= 0, indx
;
2999 struct ocrdma_dcbx_cfg dcbxcfg
;
3000 u8 srvc_lvl
= OCRDMA_DEFAULT_SERVICE_LEVEL
;
3001 int ptype
= OCRDMA_PARAMETER_TYPE_OPER
;
3003 for (indx
= 0; indx
< 2; indx
++) {
3004 status
= ocrdma_mbx_get_dcbx_config(dev
, ptype
, &dcbxcfg
);
3006 pr_err("%s(): status=%d\n", __func__
, status
);
3007 ptype
= OCRDMA_PARAMETER_TYPE_ADMIN
;
3011 status
= ocrdma_parse_dcbxcfg_rsp(dev
, ptype
,
3012 &dcbxcfg
, &srvc_lvl
);
3014 ptype
= OCRDMA_PARAMETER_TYPE_ADMIN
;
3022 pr_info("%s ocrdma%d service level default\n",
3023 dev_name(&dev
->nic_info
.pdev
->dev
), dev
->id
);
3025 pr_info("%s ocrdma%d service level %d\n",
3026 dev_name(&dev
->nic_info
.pdev
->dev
), dev
->id
,
3029 dev
->pfc_state
= ocrdma_is_enabled_and_synced(dcbxcfg
.pfc_state
);
3033 int ocrdma_alloc_av(struct ocrdma_dev
*dev
, struct ocrdma_ah
*ah
)
3036 int status
= -EINVAL
;
3037 struct ocrdma_av
*av
;
3038 unsigned long flags
;
3040 av
= dev
->av_tbl
.va
;
3041 spin_lock_irqsave(&dev
->av_tbl
.lock
, flags
);
3042 for (i
= 0; i
< dev
->av_tbl
.num_ah
; i
++) {
3043 if (av
->valid
== 0) {
3044 av
->valid
= OCRDMA_AV_VALID
;
3052 if (i
== dev
->av_tbl
.num_ah
)
3054 spin_unlock_irqrestore(&dev
->av_tbl
.lock
, flags
);
3058 int ocrdma_free_av(struct ocrdma_dev
*dev
, struct ocrdma_ah
*ah
)
3060 unsigned long flags
;
3061 spin_lock_irqsave(&dev
->av_tbl
.lock
, flags
);
3063 spin_unlock_irqrestore(&dev
->av_tbl
.lock
, flags
);
3067 static int ocrdma_create_eqs(struct ocrdma_dev
*dev
)
3069 int num_eq
, i
, status
= 0;
3071 unsigned long flags
= 0;
3073 num_eq
= dev
->nic_info
.msix
.num_vectors
-
3074 dev
->nic_info
.msix
.start_vector
;
3075 if (dev
->nic_info
.intr_mode
== BE_INTERRUPT_MODE_INTX
) {
3077 flags
= IRQF_SHARED
;
3079 num_eq
= min_t(u32
, num_eq
, num_online_cpus());
3085 dev
->eq_tbl
= kzalloc(sizeof(struct ocrdma_eq
) * num_eq
, GFP_KERNEL
);
3089 for (i
= 0; i
< num_eq
; i
++) {
3090 status
= ocrdma_create_eq(dev
, &dev
->eq_tbl
[i
],
3096 sprintf(dev
->eq_tbl
[i
].irq_name
, "ocrdma%d-%d",
3098 irq
= ocrdma_get_irq(dev
, &dev
->eq_tbl
[i
]);
3099 status
= request_irq(irq
, ocrdma_irq_handler
, flags
,
3100 dev
->eq_tbl
[i
].irq_name
,
3106 /* one eq is sufficient for data path to work */
3109 ocrdma_destroy_eqs(dev
);
3113 static int ocrdma_mbx_modify_eqd(struct ocrdma_dev
*dev
, struct ocrdma_eq
*eq
,
3116 int i
, status
= -ENOMEM
;
3117 struct ocrdma_modify_eqd_req
*cmd
;
3119 cmd
= ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_EQ_DELAY
, sizeof(*cmd
));
3123 ocrdma_init_mch(&cmd
->cmd
.req
, OCRDMA_CMD_MODIFY_EQ_DELAY
,
3124 OCRDMA_SUBSYS_COMMON
, sizeof(*cmd
));
3126 cmd
->cmd
.num_eq
= num
;
3127 for (i
= 0; i
< num
; i
++) {
3128 cmd
->cmd
.set_eqd
[i
].eq_id
= eq
[i
].q
.id
;
3129 cmd
->cmd
.set_eqd
[i
].phase
= 0;
3130 cmd
->cmd
.set_eqd
[i
].delay_multiplier
=
3131 (eq
[i
].aic_obj
.prev_eqd
* 65)/100;
3133 status
= ocrdma_mbx_cmd(dev
, (struct ocrdma_mqe
*)cmd
);
3141 static int ocrdma_modify_eqd(struct ocrdma_dev
*dev
, struct ocrdma_eq
*eq
,
3147 num_eqs
= min(num
, 8);
3148 ocrdma_mbx_modify_eqd(dev
, &eq
[i
], num_eqs
);
3153 ocrdma_mbx_modify_eqd(dev
, eq
, num
);
3158 void ocrdma_eqd_set_task(struct work_struct
*work
)
3160 struct ocrdma_dev
*dev
=
3161 container_of(work
, struct ocrdma_dev
, eqd_work
.work
);
3162 struct ocrdma_eq
*eq
= 0;
3163 int i
, num
= 0, status
= -EINVAL
;
3166 for (i
= 0; i
< dev
->eq_cnt
; i
++) {
3167 eq
= &dev
->eq_tbl
[i
];
3168 if (eq
->aic_obj
.eq_intr_cnt
> eq
->aic_obj
.prev_eq_intr_cnt
) {
3169 eq_intr
= eq
->aic_obj
.eq_intr_cnt
-
3170 eq
->aic_obj
.prev_eq_intr_cnt
;
3171 if ((eq_intr
> EQ_INTR_PER_SEC_THRSH_HI
) &&
3172 (eq
->aic_obj
.prev_eqd
== EQ_AIC_MIN_EQD
)) {
3173 eq
->aic_obj
.prev_eqd
= EQ_AIC_MAX_EQD
;
3175 } else if ((eq_intr
< EQ_INTR_PER_SEC_THRSH_LOW
) &&
3176 (eq
->aic_obj
.prev_eqd
== EQ_AIC_MAX_EQD
)) {
3177 eq
->aic_obj
.prev_eqd
= EQ_AIC_MIN_EQD
;
3181 eq
->aic_obj
.prev_eq_intr_cnt
= eq
->aic_obj
.eq_intr_cnt
;
3185 status
= ocrdma_modify_eqd(dev
, &dev
->eq_tbl
[0], num
);
3186 schedule_delayed_work(&dev
->eqd_work
, msecs_to_jiffies(1000));
3189 int ocrdma_init_hw(struct ocrdma_dev
*dev
)
3193 /* create the eqs */
3194 status
= ocrdma_create_eqs(dev
);
3197 status
= ocrdma_create_mq(dev
);
3200 status
= ocrdma_mbx_query_fw_config(dev
);
3203 status
= ocrdma_mbx_query_dev(dev
);
3206 status
= ocrdma_mbx_query_fw_ver(dev
);
3209 status
= ocrdma_mbx_create_ah_tbl(dev
);
3212 status
= ocrdma_mbx_get_phy_info(dev
);
3214 goto info_attrb_err
;
3215 status
= ocrdma_mbx_get_ctrl_attribs(dev
);
3217 goto info_attrb_err
;
3222 ocrdma_mbx_delete_ah_tbl(dev
);
3224 ocrdma_destroy_mq(dev
);
3226 ocrdma_destroy_eqs(dev
);
3228 pr_err("%s() status=%d\n", __func__
, status
);
3232 void ocrdma_cleanup_hw(struct ocrdma_dev
*dev
)
3234 ocrdma_free_pd_pool(dev
);
3235 ocrdma_mbx_delete_ah_tbl(dev
);
3237 /* cleanup the control path */
3238 ocrdma_destroy_mq(dev
);
3240 /* cleanup the eqs */
3241 ocrdma_destroy_eqs(dev
);