2 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 #ifndef _UAPI_I915_DRM_H_
28 #define _UAPI_I915_DRM_H_
32 /* Please note that modifications to all structs defined here are
33 * subject to backwards-compatibility constraints.
37 * DOC: uevents generated by i915 on it's device node
39 * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
40 * event from the gpu l3 cache. Additional information supplied is ROW,
41 * BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
42 * track of these events and if a specific cache-line seems to have a
43 * persistent error remap it with the l3 remapping tool supplied in
44 * intel-gpu-tools. The value supplied with the event is always 1.
46 * I915_ERROR_UEVENT - Generated upon error detection, currently only via
47 * hangcheck. The error detection event is a good indicator of when things
48 * began to go badly. The value supplied with the event is a 1 upon error
49 * detection, and a 0 upon reset completion, signifying no more error
50 * exists. NOTE: Disabling hangcheck or reset via module parameter will
51 * cause the related events to not be seen.
53 * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
54 * the GPU. The value supplied with the event is always 1. NOTE: Disable
55 * reset via module parameter will cause this event to not be seen.
57 #define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
58 #define I915_ERROR_UEVENT "ERROR"
59 #define I915_RESET_UEVENT "RESET"
61 /* Each region is a minimum of 16k, and there are at most 255 of them.
63 #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
64 * of chars for next/prev indices */
65 #define I915_LOG_MIN_TEX_REGION_SIZE 14
67 typedef struct _drm_i915_init
{
70 I915_CLEANUP_DMA
= 0x02,
71 I915_RESUME_DMA
= 0x03
73 unsigned int mmio_offset
;
74 int sarea_priv_offset
;
75 unsigned int ring_start
;
76 unsigned int ring_end
;
77 unsigned int ring_size
;
78 unsigned int front_offset
;
79 unsigned int back_offset
;
80 unsigned int depth_offset
;
84 unsigned int pitch_bits
;
85 unsigned int back_pitch
;
86 unsigned int depth_pitch
;
91 typedef struct _drm_i915_sarea
{
92 struct drm_tex_region texList
[I915_NR_TEX_REGIONS
+ 1];
93 int last_upload
; /* last time texture was uploaded */
94 int last_enqueue
; /* last time a buffer was enqueued */
95 int last_dispatch
; /* age of the most recently dispatched buffer */
96 int ctxOwner
; /* last context to upload state */
98 int pf_enabled
; /* is pageflipping allowed? */
100 int pf_current_page
; /* which buffer is being displayed? */
101 int perf_boxes
; /* performance boxes to be displayed */
102 int width
, height
; /* screen size in pixels */
104 drm_handle_t front_handle
;
108 drm_handle_t back_handle
;
112 drm_handle_t depth_handle
;
116 drm_handle_t tex_handle
;
119 int log_tex_granularity
;
121 int rotation
; /* 0, 90, 180 or 270 */
125 int virtualX
, virtualY
;
127 unsigned int front_tiled
;
128 unsigned int back_tiled
;
129 unsigned int depth_tiled
;
130 unsigned int rotated_tiled
;
131 unsigned int rotated2_tiled
;
142 /* fill out some space for old userspace triple buffer */
143 drm_handle_t unused_handle
;
144 __u32 unused1
, unused2
, unused3
;
146 /* buffer object handles for static buffers. May change
147 * over the lifetime of the client.
149 __u32 front_bo_handle
;
150 __u32 back_bo_handle
;
151 __u32 unused_bo_handle
;
152 __u32 depth_bo_handle
;
156 /* due to userspace building against these headers we need some compat here */
157 #define planeA_x pipeA_x
158 #define planeA_y pipeA_y
159 #define planeA_w pipeA_w
160 #define planeA_h pipeA_h
161 #define planeB_x pipeB_x
162 #define planeB_y pipeB_y
163 #define planeB_w pipeB_w
164 #define planeB_h pipeB_h
166 /* Flags for perf_boxes
168 #define I915_BOX_RING_EMPTY 0x1
169 #define I915_BOX_FLIP 0x2
170 #define I915_BOX_WAIT 0x4
171 #define I915_BOX_TEXTURE_LOAD 0x8
172 #define I915_BOX_LOST_CONTEXT 0x10
175 * i915 specific ioctls.
177 * The device specific ioctl range is [DRM_COMMAND_BASE, DRM_COMMAND_END) ie
178 * [0x40, 0xa0) (a0 is excluded). The numbers below are defined as offset
179 * against DRM_COMMAND_BASE and should be between [0x0, 0x60).
181 #define DRM_I915_INIT 0x00
182 #define DRM_I915_FLUSH 0x01
183 #define DRM_I915_FLIP 0x02
184 #define DRM_I915_BATCHBUFFER 0x03
185 #define DRM_I915_IRQ_EMIT 0x04
186 #define DRM_I915_IRQ_WAIT 0x05
187 #define DRM_I915_GETPARAM 0x06
188 #define DRM_I915_SETPARAM 0x07
189 #define DRM_I915_ALLOC 0x08
190 #define DRM_I915_FREE 0x09
191 #define DRM_I915_INIT_HEAP 0x0a
192 #define DRM_I915_CMDBUFFER 0x0b
193 #define DRM_I915_DESTROY_HEAP 0x0c
194 #define DRM_I915_SET_VBLANK_PIPE 0x0d
195 #define DRM_I915_GET_VBLANK_PIPE 0x0e
196 #define DRM_I915_VBLANK_SWAP 0x0f
197 #define DRM_I915_HWS_ADDR 0x11
198 #define DRM_I915_GEM_INIT 0x13
199 #define DRM_I915_GEM_EXECBUFFER 0x14
200 #define DRM_I915_GEM_PIN 0x15
201 #define DRM_I915_GEM_UNPIN 0x16
202 #define DRM_I915_GEM_BUSY 0x17
203 #define DRM_I915_GEM_THROTTLE 0x18
204 #define DRM_I915_GEM_ENTERVT 0x19
205 #define DRM_I915_GEM_LEAVEVT 0x1a
206 #define DRM_I915_GEM_CREATE 0x1b
207 #define DRM_I915_GEM_PREAD 0x1c
208 #define DRM_I915_GEM_PWRITE 0x1d
209 #define DRM_I915_GEM_MMAP 0x1e
210 #define DRM_I915_GEM_SET_DOMAIN 0x1f
211 #define DRM_I915_GEM_SW_FINISH 0x20
212 #define DRM_I915_GEM_SET_TILING 0x21
213 #define DRM_I915_GEM_GET_TILING 0x22
214 #define DRM_I915_GEM_GET_APERTURE 0x23
215 #define DRM_I915_GEM_MMAP_GTT 0x24
216 #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
217 #define DRM_I915_GEM_MADVISE 0x26
218 #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
219 #define DRM_I915_OVERLAY_ATTRS 0x28
220 #define DRM_I915_GEM_EXECBUFFER2 0x29
221 #define DRM_I915_GET_SPRITE_COLORKEY 0x2a
222 #define DRM_I915_SET_SPRITE_COLORKEY 0x2b
223 #define DRM_I915_GEM_WAIT 0x2c
224 #define DRM_I915_GEM_CONTEXT_CREATE 0x2d
225 #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
226 #define DRM_I915_GEM_SET_CACHING 0x2f
227 #define DRM_I915_GEM_GET_CACHING 0x30
228 #define DRM_I915_REG_READ 0x31
229 #define DRM_I915_GET_RESET_STATS 0x32
230 #define DRM_I915_GEM_USERPTR 0x33
231 #define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
232 #define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
234 #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
235 #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
236 #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
237 #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
238 #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
239 #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
240 #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
241 #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
242 #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
243 #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
244 #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
245 #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
246 #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
247 #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
248 #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
249 #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
250 #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
251 #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
252 #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
253 #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
254 #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
255 #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
256 #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
257 #define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
258 #define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
259 #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
260 #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
261 #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
262 #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
263 #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
264 #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
265 #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
266 #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
267 #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
268 #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
269 #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
270 #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
271 #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
272 #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
273 #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
274 #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
275 #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
276 #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
277 #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
278 #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
279 #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
280 #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
281 #define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
282 #define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
283 #define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
284 #define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
285 #define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
287 /* Allow drivers to submit batchbuffers directly to hardware, relying
288 * on the security mechanisms provided by hardware.
290 typedef struct drm_i915_batchbuffer
{
291 int start
; /* agp offset */
292 int used
; /* nr bytes in use */
293 int DR1
; /* hw flags for GFX_OP_DRAWRECT_INFO */
294 int DR4
; /* window origin for GFX_OP_DRAWRECT_INFO */
295 int num_cliprects
; /* mulitpass with multiple cliprects? */
296 struct drm_clip_rect __user
*cliprects
; /* pointer to userspace cliprects */
297 } drm_i915_batchbuffer_t
;
299 /* As above, but pass a pointer to userspace buffer which can be
300 * validated by the kernel prior to sending to hardware.
302 typedef struct _drm_i915_cmdbuffer
{
303 char __user
*buf
; /* pointer to userspace command buffer */
304 int sz
; /* nr bytes in buf */
305 int DR1
; /* hw flags for GFX_OP_DRAWRECT_INFO */
306 int DR4
; /* window origin for GFX_OP_DRAWRECT_INFO */
307 int num_cliprects
; /* mulitpass with multiple cliprects? */
308 struct drm_clip_rect __user
*cliprects
; /* pointer to userspace cliprects */
309 } drm_i915_cmdbuffer_t
;
311 /* Userspace can request & wait on irq's:
313 typedef struct drm_i915_irq_emit
{
315 } drm_i915_irq_emit_t
;
317 typedef struct drm_i915_irq_wait
{
319 } drm_i915_irq_wait_t
;
321 /* Ioctl to query kernel params:
323 #define I915_PARAM_IRQ_ACTIVE 1
324 #define I915_PARAM_ALLOW_BATCHBUFFER 2
325 #define I915_PARAM_LAST_DISPATCH 3
326 #define I915_PARAM_CHIPSET_ID 4
327 #define I915_PARAM_HAS_GEM 5
328 #define I915_PARAM_NUM_FENCES_AVAIL 6
329 #define I915_PARAM_HAS_OVERLAY 7
330 #define I915_PARAM_HAS_PAGEFLIPPING 8
331 #define I915_PARAM_HAS_EXECBUF2 9
332 #define I915_PARAM_HAS_BSD 10
333 #define I915_PARAM_HAS_BLT 11
334 #define I915_PARAM_HAS_RELAXED_FENCING 12
335 #define I915_PARAM_HAS_COHERENT_RINGS 13
336 #define I915_PARAM_HAS_EXEC_CONSTANTS 14
337 #define I915_PARAM_HAS_RELAXED_DELTA 15
338 #define I915_PARAM_HAS_GEN7_SOL_RESET 16
339 #define I915_PARAM_HAS_LLC 17
340 #define I915_PARAM_HAS_ALIASING_PPGTT 18
341 #define I915_PARAM_HAS_WAIT_TIMEOUT 19
342 #define I915_PARAM_HAS_SEMAPHORES 20
343 #define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
344 #define I915_PARAM_HAS_VEBOX 22
345 #define I915_PARAM_HAS_SECURE_BATCHES 23
346 #define I915_PARAM_HAS_PINNED_BATCHES 24
347 #define I915_PARAM_HAS_EXEC_NO_RELOC 25
348 #define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
349 #define I915_PARAM_HAS_WT 27
350 #define I915_PARAM_CMD_PARSER_VERSION 28
351 #define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
352 #define I915_PARAM_MMAP_VERSION 30
353 #define I915_PARAM_HAS_BSD2 31
354 #define I915_PARAM_REVISION 32
355 #define I915_PARAM_SUBSLICE_TOTAL 33
356 #define I915_PARAM_EU_TOTAL 34
357 #define I915_PARAM_HAS_GPU_RESET 35
358 #define I915_PARAM_HAS_RESOURCE_STREAMER 36
360 typedef struct drm_i915_getparam
{
363 * WARNING: Using pointers instead of fixed-size u64 means we need to write
364 * compat32 code. Don't repeat this mistake.
367 } drm_i915_getparam_t
;
369 /* Ioctl to set kernel params:
371 #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
372 #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
373 #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
374 #define I915_SETPARAM_NUM_USED_FENCES 4
376 typedef struct drm_i915_setparam
{
379 } drm_i915_setparam_t
;
381 /* A memory manager for regions of shared memory:
383 #define I915_MEM_REGION_AGP 1
385 typedef struct drm_i915_mem_alloc
{
389 int __user
*region_offset
; /* offset from start of fb or agp */
390 } drm_i915_mem_alloc_t
;
392 typedef struct drm_i915_mem_free
{
395 } drm_i915_mem_free_t
;
397 typedef struct drm_i915_mem_init_heap
{
401 } drm_i915_mem_init_heap_t
;
403 /* Allow memory manager to be torn down and re-initialized (eg on
406 typedef struct drm_i915_mem_destroy_heap
{
408 } drm_i915_mem_destroy_heap_t
;
410 /* Allow X server to configure which pipes to monitor for vblank signals
412 #define DRM_I915_VBLANK_PIPE_A 1
413 #define DRM_I915_VBLANK_PIPE_B 2
415 typedef struct drm_i915_vblank_pipe
{
417 } drm_i915_vblank_pipe_t
;
419 /* Schedule buffer swap at given vertical blank:
421 typedef struct drm_i915_vblank_swap
{
422 drm_drawable_t drawable
;
423 enum drm_vblank_seq_type seqtype
;
424 unsigned int sequence
;
425 } drm_i915_vblank_swap_t
;
427 typedef struct drm_i915_hws_addr
{
429 } drm_i915_hws_addr_t
;
431 struct drm_i915_gem_init
{
433 * Beginning offset in the GTT to be managed by the DRM memory
438 * Ending offset in the GTT to be managed by the DRM memory
444 struct drm_i915_gem_create
{
446 * Requested size for the object.
448 * The (page-aligned) allocated size for the object will be returned.
452 * Returned handle for the object.
454 * Object handles are nonzero.
460 struct drm_i915_gem_pread
{
461 /** Handle for the object being read. */
464 /** Offset into the object to read from */
466 /** Length of data to read */
469 * Pointer to write the data into.
471 * This is a fixed-size type for 32/64 compatibility.
476 struct drm_i915_gem_pwrite
{
477 /** Handle for the object being written to. */
480 /** Offset into the object to write to */
482 /** Length of data to write */
485 * Pointer to read the data from.
487 * This is a fixed-size type for 32/64 compatibility.
492 struct drm_i915_gem_mmap
{
493 /** Handle for the object being mapped. */
496 /** Offset in the object to map. */
499 * Length of data to map.
501 * The value will be page-aligned.
505 * Returned pointer the data was mapped at.
507 * This is a fixed-size type for 32/64 compatibility.
512 * Flags for extended behaviour.
514 * Added in version 2.
517 #define I915_MMAP_WC 0x1
520 struct drm_i915_gem_mmap_gtt
{
521 /** Handle for the object being mapped. */
525 * Fake offset to use for subsequent mmap call
527 * This is a fixed-size type for 32/64 compatibility.
532 struct drm_i915_gem_set_domain
{
533 /** Handle for the object */
536 /** New read domains */
539 /** New write domain */
543 struct drm_i915_gem_sw_finish
{
544 /** Handle for the object */
548 struct drm_i915_gem_relocation_entry
{
550 * Handle of the buffer being pointed to by this relocation entry.
552 * It's appealing to make this be an index into the mm_validate_entry
553 * list to refer to the buffer, but this allows the driver to create
554 * a relocation list for state buffers and not re-write it per
555 * exec using the buffer.
560 * Value to be added to the offset of the target buffer to make up
561 * the relocation entry.
565 /** Offset in the buffer the relocation entry will be written into */
569 * Offset value of the target buffer that the relocation entry was last
572 * If the buffer has the same offset as last time, we can skip syncing
573 * and writing the relocation. This value is written back out by
574 * the execbuffer ioctl when the relocation is written.
576 __u64 presumed_offset
;
579 * Target memory domains read by this operation.
584 * Target memory domains written by this operation.
586 * Note that only one domain may be written by the whole
587 * execbuffer operation, so that where there are conflicts,
588 * the application will get -EINVAL back.
594 * Intel memory domains
596 * Most of these just align with the various caches in
597 * the system and are used to flush and invalidate as
598 * objects end up cached in different domains.
601 #define I915_GEM_DOMAIN_CPU 0x00000001
602 /** Render cache, used by 2D and 3D drawing */
603 #define I915_GEM_DOMAIN_RENDER 0x00000002
604 /** Sampler cache, used by texture engine */
605 #define I915_GEM_DOMAIN_SAMPLER 0x00000004
606 /** Command queue, used to load batch buffers */
607 #define I915_GEM_DOMAIN_COMMAND 0x00000008
608 /** Instruction cache, used by shader programs */
609 #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
610 /** Vertex address cache */
611 #define I915_GEM_DOMAIN_VERTEX 0x00000020
612 /** GTT domain - aperture and scanout */
613 #define I915_GEM_DOMAIN_GTT 0x00000040
616 struct drm_i915_gem_exec_object
{
618 * User's handle for a buffer to be bound into the GTT for this
623 /** Number of relocations to be performed on this buffer */
624 __u32 relocation_count
;
626 * Pointer to array of struct drm_i915_gem_relocation_entry containing
627 * the relocations to be performed in this buffer.
631 /** Required alignment in graphics aperture */
635 * Returned value of the updated offset of the object, for future
636 * presumed_offset writes.
641 struct drm_i915_gem_execbuffer
{
643 * List of buffers to be validated with their relocations to be
644 * performend on them.
646 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
648 * These buffers must be listed in an order such that all relocations
649 * a buffer is performing refer to buffers that have already appeared
650 * in the validate list.
655 /** Offset in the batchbuffer to start execution from. */
656 __u32 batch_start_offset
;
657 /** Bytes used in batchbuffer from batch_start_offset */
662 /** This is a struct drm_clip_rect *cliprects */
666 struct drm_i915_gem_exec_object2
{
668 * User's handle for a buffer to be bound into the GTT for this
673 /** Number of relocations to be performed on this buffer */
674 __u32 relocation_count
;
676 * Pointer to array of struct drm_i915_gem_relocation_entry containing
677 * the relocations to be performed in this buffer.
681 /** Required alignment in graphics aperture */
685 * Returned value of the updated offset of the object, for future
686 * presumed_offset writes.
690 #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
691 #define EXEC_OBJECT_NEEDS_GTT (1<<1)
692 #define EXEC_OBJECT_WRITE (1<<2)
693 #define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1<<3)
694 #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_SUPPORTS_48B_ADDRESS<<1)
701 struct drm_i915_gem_execbuffer2
{
703 * List of gem_exec_object2 structs
708 /** Offset in the batchbuffer to start execution from. */
709 __u32 batch_start_offset
;
710 /** Bytes used in batchbuffer from batch_start_offset */
715 /** This is a struct drm_clip_rect *cliprects */
717 #define I915_EXEC_RING_MASK (7<<0)
718 #define I915_EXEC_DEFAULT (0<<0)
719 #define I915_EXEC_RENDER (1<<0)
720 #define I915_EXEC_BSD (2<<0)
721 #define I915_EXEC_BLT (3<<0)
722 #define I915_EXEC_VEBOX (4<<0)
724 /* Used for switching the constants addressing mode on gen4+ RENDER ring.
725 * Gen6+ only supports relative addressing to dynamic state (default) and
726 * absolute addressing.
728 * These flags are ignored for the BSD and BLT rings.
730 #define I915_EXEC_CONSTANTS_MASK (3<<6)
731 #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
732 #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
733 #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
735 __u64 rsvd1
; /* now used for context info */
739 /** Resets the SO write offset registers for transform feedback on gen7. */
740 #define I915_EXEC_GEN7_SOL_RESET (1<<8)
742 /** Request a privileged ("secure") batch buffer. Note only available for
743 * DRM_ROOT_ONLY | DRM_MASTER processes.
745 #define I915_EXEC_SECURE (1<<9)
747 /** Inform the kernel that the batch is and will always be pinned. This
748 * negates the requirement for a workaround to be performed to avoid
749 * an incoherent CS (such as can be found on 830/845). If this flag is
750 * not passed, the kernel will endeavour to make sure the batch is
751 * coherent with the CS before execution. If this flag is passed,
752 * userspace assumes the responsibility for ensuring the same.
754 #define I915_EXEC_IS_PINNED (1<<10)
756 /** Provide a hint to the kernel that the command stream and auxiliary
757 * state buffers already holds the correct presumed addresses and so the
758 * relocation process may be skipped if no buffers need to be moved in
759 * preparation for the execbuffer.
761 #define I915_EXEC_NO_RELOC (1<<11)
763 /** Use the reloc.handle as an index into the exec object array rather
764 * than as the per-file handle.
766 #define I915_EXEC_HANDLE_LUT (1<<12)
768 /** Used for switching BSD rings on the platforms with two BSD rings */
769 #define I915_EXEC_BSD_MASK (3<<13)
770 #define I915_EXEC_BSD_DEFAULT (0<<13) /* default ping-pong mode */
771 #define I915_EXEC_BSD_RING1 (1<<13)
772 #define I915_EXEC_BSD_RING2 (2<<13)
774 /** Tell the kernel that the batchbuffer is processed by
775 * the resource streamer.
777 #define I915_EXEC_RESOURCE_STREAMER (1<<15)
779 #define __I915_EXEC_UNKNOWN_FLAGS -(I915_EXEC_RESOURCE_STREAMER<<1)
781 #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
782 #define i915_execbuffer2_set_context_id(eb2, context) \
783 (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
784 #define i915_execbuffer2_get_context_id(eb2) \
785 ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
787 struct drm_i915_gem_pin
{
788 /** Handle of the buffer to be pinned. */
792 /** alignment required within the aperture */
795 /** Returned GTT offset of the buffer. */
799 struct drm_i915_gem_unpin
{
800 /** Handle of the buffer to be unpinned. */
805 struct drm_i915_gem_busy
{
806 /** Handle of the buffer to check for busy */
809 /** Return busy status (1 if busy, 0 if idle).
810 * The high word is used to indicate on which rings the object
812 * 16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
820 * GPU access is not coherent with cpu caches. Default for machines without an
823 #define I915_CACHING_NONE 0
825 * I915_CACHING_CACHED
827 * GPU access is coherent with cpu caches and furthermore the data is cached in
828 * last-level caches shared between cpu cores and the gpu GT. Default on
829 * machines with HAS_LLC.
831 #define I915_CACHING_CACHED 1
833 * I915_CACHING_DISPLAY
835 * Special GPU caching mode which is coherent with the scanout engines.
836 * Transparently falls back to I915_CACHING_NONE on platforms where no special
837 * cache mode (like write-through or gfdt flushing) is available. The kernel
838 * automatically sets this mode when using a buffer as a scanout target.
839 * Userspace can manually set this mode to avoid a costly stall and clflush in
840 * the hotpath of drawing the first frame.
842 #define I915_CACHING_DISPLAY 2
844 struct drm_i915_gem_caching
{
846 * Handle of the buffer to set/get the caching level of. */
850 * Cacheing level to apply or return value
852 * bits0-15 are for generic caching control (i.e. the above defined
853 * values). bits16-31 are reserved for platform-specific variations
854 * (e.g. l3$ caching on gen7). */
858 #define I915_TILING_NONE 0
859 #define I915_TILING_X 1
860 #define I915_TILING_Y 2
862 #define I915_BIT_6_SWIZZLE_NONE 0
863 #define I915_BIT_6_SWIZZLE_9 1
864 #define I915_BIT_6_SWIZZLE_9_10 2
865 #define I915_BIT_6_SWIZZLE_9_11 3
866 #define I915_BIT_6_SWIZZLE_9_10_11 4
867 /* Not seen by userland */
868 #define I915_BIT_6_SWIZZLE_UNKNOWN 5
869 /* Seen by userland. */
870 #define I915_BIT_6_SWIZZLE_9_17 6
871 #define I915_BIT_6_SWIZZLE_9_10_17 7
873 struct drm_i915_gem_set_tiling
{
874 /** Handle of the buffer to have its tiling state updated */
878 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
881 * This value is to be set on request, and will be updated by the
882 * kernel on successful return with the actual chosen tiling layout.
884 * The tiling mode may be demoted to I915_TILING_NONE when the system
885 * has bit 6 swizzling that can't be managed correctly by GEM.
887 * Buffer contents become undefined when changing tiling_mode.
892 * Stride in bytes for the object when in I915_TILING_X or
898 * Returned address bit 6 swizzling required for CPU access through
904 struct drm_i915_gem_get_tiling
{
905 /** Handle of the buffer to get tiling state for. */
909 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
915 * Returned address bit 6 swizzling required for CPU access through
921 * Returned address bit 6 swizzling required for CPU access through
922 * mmap mapping whilst bound.
924 __u32 phys_swizzle_mode
;
927 struct drm_i915_gem_get_aperture
{
928 /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
932 * Available space in the aperture used by i915_gem_execbuffer, in
935 __u64 aper_available_size
;
938 struct drm_i915_get_pipe_from_crtc_id
{
939 /** ID of CRTC being requested **/
942 /** pipe of requested CRTC **/
946 #define I915_MADV_WILLNEED 0
947 #define I915_MADV_DONTNEED 1
948 #define __I915_MADV_PURGED 2 /* internal state */
950 struct drm_i915_gem_madvise
{
951 /** Handle of the buffer to change the backing store advice */
954 /* Advice: either the buffer will be needed again in the near future,
955 * or wont be and could be discarded under memory pressure.
959 /** Whether the backing store still exists. */
964 #define I915_OVERLAY_TYPE_MASK 0xff
965 #define I915_OVERLAY_YUV_PLANAR 0x01
966 #define I915_OVERLAY_YUV_PACKED 0x02
967 #define I915_OVERLAY_RGB 0x03
969 #define I915_OVERLAY_DEPTH_MASK 0xff00
970 #define I915_OVERLAY_RGB24 0x1000
971 #define I915_OVERLAY_RGB16 0x2000
972 #define I915_OVERLAY_RGB15 0x3000
973 #define I915_OVERLAY_YUV422 0x0100
974 #define I915_OVERLAY_YUV411 0x0200
975 #define I915_OVERLAY_YUV420 0x0300
976 #define I915_OVERLAY_YUV410 0x0400
978 #define I915_OVERLAY_SWAP_MASK 0xff0000
979 #define I915_OVERLAY_NO_SWAP 0x000000
980 #define I915_OVERLAY_UV_SWAP 0x010000
981 #define I915_OVERLAY_Y_SWAP 0x020000
982 #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
984 #define I915_OVERLAY_FLAGS_MASK 0xff000000
985 #define I915_OVERLAY_ENABLE 0x01000000
987 struct drm_intel_overlay_put_image
{
988 /* various flags and src format description */
990 /* source picture description */
992 /* stride values and offsets are in bytes, buffer relative */
993 __u16 stride_Y
; /* stride for packed formats */
995 __u32 offset_Y
; /* offset for packet formats */
1001 /* to compensate the scaling factors for partially covered surfaces */
1002 __u16 src_scan_width
;
1003 __u16 src_scan_height
;
1004 /* output crtc description */
1013 #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
1014 #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
1015 #define I915_OVERLAY_DISABLE_DEST_COLORKEY (1<<2)
1016 struct drm_intel_overlay_attrs
{
1031 * Intel sprite handling
1033 * Color keying works with a min/mask/max tuple. Both source and destination
1034 * color keying is allowed.
1037 * Sprite pixels within the min & max values, masked against the color channels
1038 * specified in the mask field, will be transparent. All other pixels will
1039 * be displayed on top of the primary plane. For RGB surfaces, only the min
1040 * and mask fields will be used; ranged compares are not allowed.
1042 * Destination keying:
1043 * Primary plane pixels that match the min value, masked against the color
1044 * channels specified in the mask field, will be replaced by corresponding
1045 * pixels from the sprite plane.
1047 * Note that source & destination keying are exclusive; only one can be
1048 * active on a given plane.
1051 #define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
1052 #define I915_SET_COLORKEY_DESTINATION (1<<1)
1053 #define I915_SET_COLORKEY_SOURCE (1<<2)
1054 struct drm_intel_sprite_colorkey
{
1062 struct drm_i915_gem_wait
{
1063 /** Handle of BO we shall wait on */
1066 /** Number of nanoseconds to wait, Returns time remaining. */
1070 struct drm_i915_gem_context_create
{
1071 /* output: id of new context*/
1076 struct drm_i915_gem_context_destroy
{
1081 struct drm_i915_reg_read
{
1083 __u64 val
; /* Return value */
1087 * Render engine timestamp - 0x2358 + 64bit - gen7+
1088 * - Note this register returns an invalid value if using the default
1089 * single instruction 8byte read, in order to workaround that use
1090 * offset (0x2538 | 1) instead.
1094 struct drm_i915_reset_stats
{
1098 /* All resets since boot/module reload, for all contexts */
1101 /* Number of batches lost when active in GPU, for this context */
1104 /* Number of batches lost pending for execution, for this context */
1105 __u32 batch_pending
;
1110 struct drm_i915_gem_userptr
{
1114 #define I915_USERPTR_READ_ONLY 0x1
1115 #define I915_USERPTR_UNSYNCHRONIZED 0x80000000
1117 * Returned handle for the object.
1119 * Object handles are nonzero.
1124 struct drm_i915_gem_context_param
{
1128 #define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
1129 #define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2
1133 #endif /* _UAPI_I915_DRM_H_ */