2 * Linux driver for VMware's vmxnet3 ethernet NIC.
4 * Copyright (C) 2008-2016, VMware, Inc. All Rights Reserved.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; version 2 of the License and no later version.
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13 * NON INFRINGEMENT. See the GNU General Public License for more
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
20 * The full GNU General Public License is included in this distribution in
21 * the file called "COPYING".
23 * Maintained by: pv-drivers@vmware.com
27 #ifndef _VMXNET3_DEFS_H_
28 #define _VMXNET3_DEFS_H_
30 #include "upt1_defs.h"
32 /* all registers are 32 bit wide */
35 VMXNET3_REG_VRRS
= 0x0, /* Vmxnet3 Revision Report Selection */
36 VMXNET3_REG_UVRS
= 0x8, /* UPT Version Report Selection */
37 VMXNET3_REG_DSAL
= 0x10, /* Driver Shared Address Low */
38 VMXNET3_REG_DSAH
= 0x18, /* Driver Shared Address High */
39 VMXNET3_REG_CMD
= 0x20, /* Command */
40 VMXNET3_REG_MACL
= 0x28, /* MAC Address Low */
41 VMXNET3_REG_MACH
= 0x30, /* MAC Address High */
42 VMXNET3_REG_ICR
= 0x38, /* Interrupt Cause Register */
43 VMXNET3_REG_ECR
= 0x40 /* Event Cause Register */
48 VMXNET3_REG_IMR
= 0x0, /* Interrupt Mask Register */
49 VMXNET3_REG_TXPROD
= 0x600, /* Tx Producer Index */
50 VMXNET3_REG_RXPROD
= 0x800, /* Rx Producer Index for ring 1 */
51 VMXNET3_REG_RXPROD2
= 0xA00 /* Rx Producer Index for ring 2 */
54 #define VMXNET3_PT_REG_SIZE 4096 /* BAR 0 */
55 #define VMXNET3_VD_REG_SIZE 4096 /* BAR 1 */
57 #define VMXNET3_REG_ALIGN 8 /* All registers are 8-byte aligned. */
58 #define VMXNET3_REG_ALIGN_MASK 0x7
60 /* I/O Mapped access to registers */
61 #define VMXNET3_IO_TYPE_PT 0
62 #define VMXNET3_IO_TYPE_VD 1
63 #define VMXNET3_IO_ADDR(type, reg) (((type) << 24) | ((reg) & 0xFFFFFF))
64 #define VMXNET3_IO_TYPE(addr) ((addr) >> 24)
65 #define VMXNET3_IO_REG(addr) ((addr) & 0xFFFFFF)
68 VMXNET3_CMD_FIRST_SET
= 0xCAFE0000,
69 VMXNET3_CMD_ACTIVATE_DEV
= VMXNET3_CMD_FIRST_SET
,
70 VMXNET3_CMD_QUIESCE_DEV
,
71 VMXNET3_CMD_RESET_DEV
,
72 VMXNET3_CMD_UPDATE_RX_MODE
,
73 VMXNET3_CMD_UPDATE_MAC_FILTERS
,
74 VMXNET3_CMD_UPDATE_VLAN_FILTERS
,
75 VMXNET3_CMD_UPDATE_RSSIDT
,
76 VMXNET3_CMD_UPDATE_IML
,
77 VMXNET3_CMD_UPDATE_PMCFG
,
78 VMXNET3_CMD_UPDATE_FEATURE
,
79 VMXNET3_CMD_RESERVED1
,
80 VMXNET3_CMD_LOAD_PLUGIN
,
81 VMXNET3_CMD_RESERVED2
,
82 VMXNET3_CMD_RESERVED3
,
83 VMXNET3_CMD_SET_COALESCE
,
84 VMXNET3_CMD_REGISTER_MEMREGS
,
86 VMXNET3_CMD_FIRST_GET
= 0xF00D0000,
87 VMXNET3_CMD_GET_QUEUE_STATUS
= VMXNET3_CMD_FIRST_GET
,
88 VMXNET3_CMD_GET_STATS
,
90 VMXNET3_CMD_GET_PERM_MAC_LO
,
91 VMXNET3_CMD_GET_PERM_MAC_HI
,
92 VMXNET3_CMD_GET_DID_LO
,
93 VMXNET3_CMD_GET_DID_HI
,
94 VMXNET3_CMD_GET_DEV_EXTRA_INFO
,
95 VMXNET3_CMD_GET_CONF_INTR
,
96 VMXNET3_CMD_GET_RESERVED1
,
97 VMXNET3_CMD_GET_TXDATA_DESC_SIZE
,
98 VMXNET3_CMD_GET_COALESCE
,
102 * Little Endian layout of bitfields -
103 * Byte 0 : 7.....len.....0
104 * Byte 1 : rsvd gen 13.len.8
105 * Byte 2 : 5.msscof.0 ext1 dtype
106 * Byte 3 : 13...msscof...6
108 * Big Endian layout of bitfields -
109 * Byte 0: 13...msscof...6
110 * Byte 1 : 5.msscof.0 ext1 dtype
111 * Byte 2 : rsvd gen 13.len.8
112 * Byte 3 : 7.....len.....0
114 * Thus, le32_to_cpu on the dword will allow the big endian driver to read
115 * the bit fields correctly. And cpu_to_le32 will convert bitfields
116 * bit fields written by big endian driver to format required by device.
119 struct Vmxnet3_TxDesc
{
122 #ifdef __BIG_ENDIAN_BITFIELD
123 u32 msscof
:14; /* MSS, checksum offset, flags */
125 u32 dtype
:1; /* descriptor type */
127 u32 gen
:1; /* generation bit */
131 u32 gen
:1; /* generation bit */
133 u32 dtype
:1; /* descriptor type */
135 u32 msscof
:14; /* MSS, checksum offset, flags */
136 #endif /* __BIG_ENDIAN_BITFIELD */
138 #ifdef __BIG_ENDIAN_BITFIELD
139 u32 tci
:16; /* Tag to Insert */
140 u32 ti
:1; /* VLAN Tag Insertion */
142 u32 cq
:1; /* completion request */
143 u32 eop
:1; /* End Of Packet */
144 u32 om
:2; /* offload mode */
145 u32 hlen
:10; /* header len */
147 u32 hlen
:10; /* header len */
148 u32 om
:2; /* offload mode */
149 u32 eop
:1; /* End Of Packet */
150 u32 cq
:1; /* completion request */
152 u32 ti
:1; /* VLAN Tag Insertion */
153 u32 tci
:16; /* Tag to Insert */
154 #endif /* __BIG_ENDIAN_BITFIELD */
157 /* TxDesc.OM values */
158 #define VMXNET3_OM_NONE 0
159 #define VMXNET3_OM_CSUM 2
160 #define VMXNET3_OM_TSO 3
162 /* fields in TxDesc we access w/o using bit fields */
163 #define VMXNET3_TXD_EOP_SHIFT 12
164 #define VMXNET3_TXD_CQ_SHIFT 13
165 #define VMXNET3_TXD_GEN_SHIFT 14
166 #define VMXNET3_TXD_EOP_DWORD_SHIFT 3
167 #define VMXNET3_TXD_GEN_DWORD_SHIFT 2
169 #define VMXNET3_TXD_CQ (1 << VMXNET3_TXD_CQ_SHIFT)
170 #define VMXNET3_TXD_EOP (1 << VMXNET3_TXD_EOP_SHIFT)
171 #define VMXNET3_TXD_GEN (1 << VMXNET3_TXD_GEN_SHIFT)
173 #define VMXNET3_HDR_COPY_SIZE 128
176 struct Vmxnet3_TxDataDesc
{
177 u8 data
[VMXNET3_HDR_COPY_SIZE
];
180 typedef u8 Vmxnet3_RxDataDesc
;
182 #define VMXNET3_TCD_GEN_SHIFT 31
183 #define VMXNET3_TCD_GEN_SIZE 1
184 #define VMXNET3_TCD_TXIDX_SHIFT 0
185 #define VMXNET3_TCD_TXIDX_SIZE 12
186 #define VMXNET3_TCD_GEN_DWORD_SHIFT 3
188 struct Vmxnet3_TxCompDesc
{
189 u32 txdIdx
:12; /* Index of the EOP TxDesc */
196 u32 type
:7; /* completion type */
197 u32 gen
:1; /* generation bit */
200 struct Vmxnet3_RxDesc
{
203 #ifdef __BIG_ENDIAN_BITFIELD
204 u32 gen
:1; /* Generation bit */
206 u32 dtype
:1; /* Descriptor type */
207 u32 btype
:1; /* Buffer Type */
211 u32 btype
:1; /* Buffer Type */
212 u32 dtype
:1; /* Descriptor type */
214 u32 gen
:1; /* Generation bit */
219 /* values of RXD.BTYPE */
220 #define VMXNET3_RXD_BTYPE_HEAD 0 /* head only */
221 #define VMXNET3_RXD_BTYPE_BODY 1 /* body only */
223 /* fields in RxDesc we access w/o using bit fields */
224 #define VMXNET3_RXD_BTYPE_SHIFT 14
225 #define VMXNET3_RXD_GEN_SHIFT 31
227 struct Vmxnet3_RxCompDesc
{
228 #ifdef __BIG_ENDIAN_BITFIELD
230 u32 cnc
:1; /* Checksum Not Calculated */
231 u32 rssType
:4; /* RSS hash type used */
232 u32 rqID
:10; /* rx queue/ring ID */
233 u32 sop
:1; /* Start of Packet */
234 u32 eop
:1; /* End of Packet */
236 u32 rxdIdx
:12; /* Index of the RxDesc */
238 u32 rxdIdx
:12; /* Index of the RxDesc */
240 u32 eop
:1; /* End of Packet */
241 u32 sop
:1; /* Start of Packet */
242 u32 rqID
:10; /* rx queue/ring ID */
243 u32 rssType
:4; /* RSS hash type used */
244 u32 cnc
:1; /* Checksum Not Calculated */
246 #endif /* __BIG_ENDIAN_BITFIELD */
248 __le32 rssHash
; /* RSS hash value */
250 #ifdef __BIG_ENDIAN_BITFIELD
251 u32 tci
:16; /* Tag stripped */
252 u32 ts
:1; /* Tag is stripped */
253 u32 err
:1; /* Error */
254 u32 len
:14; /* data length */
256 u32 len
:14; /* data length */
257 u32 err
:1; /* Error */
258 u32 ts
:1; /* Tag is stripped */
259 u32 tci
:16; /* Tag stripped */
260 #endif /* __BIG_ENDIAN_BITFIELD */
263 #ifdef __BIG_ENDIAN_BITFIELD
264 u32 gen
:1; /* generation bit */
265 u32 type
:7; /* completion type */
266 u32 fcs
:1; /* Frame CRC correct */
267 u32 frg
:1; /* IP Fragment */
270 u32 ipc
:1; /* IP Checksum Correct */
271 u32 tcp
:1; /* TCP packet */
272 u32 udp
:1; /* UDP packet */
273 u32 tuc
:1; /* TCP/UDP Checksum Correct */
277 u32 tuc
:1; /* TCP/UDP Checksum Correct */
278 u32 udp
:1; /* UDP packet */
279 u32 tcp
:1; /* TCP packet */
280 u32 ipc
:1; /* IP Checksum Correct */
283 u32 frg
:1; /* IP Fragment */
284 u32 fcs
:1; /* Frame CRC correct */
285 u32 type
:7; /* completion type */
286 u32 gen
:1; /* generation bit */
287 #endif /* __BIG_ENDIAN_BITFIELD */
290 struct Vmxnet3_RxCompDescExt
{
292 u8 segCnt
; /* Number of aggregated packets */
293 u8 dupAckCnt
; /* Number of duplicate Acks */
294 __le16 tsDelta
; /* TCP timestamp difference */
296 #ifdef __BIG_ENDIAN_BITFIELD
297 u32 gen
:1; /* generation bit */
298 u32 type
:7; /* completion type */
299 u32 fcs
:1; /* Frame CRC correct */
300 u32 frg
:1; /* IP Fragment */
303 u32 ipc
:1; /* IP Checksum Correct */
304 u32 tcp
:1; /* TCP packet */
305 u32 udp
:1; /* UDP packet */
306 u32 tuc
:1; /* TCP/UDP Checksum Correct */
310 u32 tuc
:1; /* TCP/UDP Checksum Correct */
311 u32 udp
:1; /* UDP packet */
312 u32 tcp
:1; /* TCP packet */
313 u32 ipc
:1; /* IP Checksum Correct */
316 u32 frg
:1; /* IP Fragment */
317 u32 fcs
:1; /* Frame CRC correct */
318 u32 type
:7; /* completion type */
319 u32 gen
:1; /* generation bit */
320 #endif /* __BIG_ENDIAN_BITFIELD */
324 /* fields in RxCompDesc we access via Vmxnet3_GenericDesc.dword[3] */
325 #define VMXNET3_RCD_TUC_SHIFT 16
326 #define VMXNET3_RCD_IPC_SHIFT 19
328 /* fields in RxCompDesc we access via Vmxnet3_GenericDesc.qword[1] */
329 #define VMXNET3_RCD_TYPE_SHIFT 56
330 #define VMXNET3_RCD_GEN_SHIFT 63
332 /* csum OK for TCP/UDP pkts over IP */
333 #define VMXNET3_RCD_CSUM_OK (1 << VMXNET3_RCD_TUC_SHIFT | \
334 1 << VMXNET3_RCD_IPC_SHIFT)
335 #define VMXNET3_TXD_GEN_SIZE 1
336 #define VMXNET3_TXD_EOP_SIZE 1
338 /* value of RxCompDesc.rssType */
340 VMXNET3_RCD_RSS_TYPE_NONE
= 0,
341 VMXNET3_RCD_RSS_TYPE_IPV4
= 1,
342 VMXNET3_RCD_RSS_TYPE_TCPIPV4
= 2,
343 VMXNET3_RCD_RSS_TYPE_IPV6
= 3,
344 VMXNET3_RCD_RSS_TYPE_TCPIPV6
= 4,
348 /* a union for accessing all cmd/completion descriptors */
349 union Vmxnet3_GenericDesc
{
353 struct Vmxnet3_TxDesc txd
;
354 struct Vmxnet3_RxDesc rxd
;
355 struct Vmxnet3_TxCompDesc tcd
;
356 struct Vmxnet3_RxCompDesc rcd
;
357 struct Vmxnet3_RxCompDescExt rcdExt
;
360 #define VMXNET3_INIT_GEN 1
362 /* Max size of a single tx buffer */
363 #define VMXNET3_MAX_TX_BUF_SIZE (1 << 14)
365 /* # of tx desc needed for a tx buffer size */
366 #define VMXNET3_TXD_NEEDED(size) (((size) + VMXNET3_MAX_TX_BUF_SIZE - 1) / \
367 VMXNET3_MAX_TX_BUF_SIZE)
369 /* max # of tx descs for a non-tso pkt */
370 #define VMXNET3_MAX_TXD_PER_PKT 16
372 /* Max size of a single rx buffer */
373 #define VMXNET3_MAX_RX_BUF_SIZE ((1 << 14) - 1)
374 /* Minimum size of a type 0 buffer */
375 #define VMXNET3_MIN_T0_BUF_SIZE 128
376 #define VMXNET3_MAX_CSUM_OFFSET 1024
378 /* Ring base address alignment */
379 #define VMXNET3_RING_BA_ALIGN 512
380 #define VMXNET3_RING_BA_MASK (VMXNET3_RING_BA_ALIGN - 1)
382 /* Ring size must be a multiple of 32 */
383 #define VMXNET3_RING_SIZE_ALIGN 32
384 #define VMXNET3_RING_SIZE_MASK (VMXNET3_RING_SIZE_ALIGN - 1)
386 /* Tx Data Ring buffer size must be a multiple of 64 */
387 #define VMXNET3_TXDATA_DESC_SIZE_ALIGN 64
388 #define VMXNET3_TXDATA_DESC_SIZE_MASK (VMXNET3_TXDATA_DESC_SIZE_ALIGN - 1)
390 /* Rx Data Ring buffer size must be a multiple of 64 */
391 #define VMXNET3_RXDATA_DESC_SIZE_ALIGN 64
392 #define VMXNET3_RXDATA_DESC_SIZE_MASK (VMXNET3_RXDATA_DESC_SIZE_ALIGN - 1)
395 #define VMXNET3_TX_RING_MAX_SIZE 4096
396 #define VMXNET3_TC_RING_MAX_SIZE 4096
397 #define VMXNET3_RX_RING_MAX_SIZE 4096
398 #define VMXNET3_RX_RING2_MAX_SIZE 4096
399 #define VMXNET3_RC_RING_MAX_SIZE 8192
401 #define VMXNET3_TXDATA_DESC_MIN_SIZE 128
402 #define VMXNET3_TXDATA_DESC_MAX_SIZE 2048
404 #define VMXNET3_RXDATA_DESC_MAX_SIZE 2048
406 /* a list of reasons for queue stop */
409 VMXNET3_ERR_NOEOP
= 0x80000000, /* cannot find the EOP desc of a pkt */
410 VMXNET3_ERR_TXD_REUSE
= 0x80000001, /* reuse TxDesc before tx completion */
411 VMXNET3_ERR_BIG_PKT
= 0x80000002, /* too many TxDesc for a pkt */
412 VMXNET3_ERR_DESC_NOT_SPT
= 0x80000003, /* descriptor type not supported */
413 VMXNET3_ERR_SMALL_BUF
= 0x80000004, /* type 0 buffer too small */
414 VMXNET3_ERR_STRESS
= 0x80000005, /* stress option firing in vmkernel */
415 VMXNET3_ERR_SWITCH
= 0x80000006, /* mode switch failure */
416 VMXNET3_ERR_TXD_INVALID
= 0x80000007, /* invalid TxDesc */
419 /* completion descriptor types */
420 #define VMXNET3_CDTYPE_TXCOMP 0 /* Tx Completion Descriptor */
421 #define VMXNET3_CDTYPE_RXCOMP 3 /* Rx Completion Descriptor */
422 #define VMXNET3_CDTYPE_RXCOMP_LRO 4 /* Rx Completion Descriptor for LRO */
425 VMXNET3_GOS_BITS_UNK
= 0, /* unknown */
426 VMXNET3_GOS_BITS_32
= 1,
427 VMXNET3_GOS_BITS_64
= 2,
430 #define VMXNET3_GOS_TYPE_LINUX 1
433 struct Vmxnet3_GOSInfo
{
434 #ifdef __BIG_ENDIAN_BITFIELD
435 u32 gosMisc
:10; /* other info about gos */
436 u32 gosVer
:16; /* gos version */
437 u32 gosType
:4; /* which guest */
438 u32 gosBits
:2; /* 32-bit or 64-bit? */
440 u32 gosBits
:2; /* 32-bit or 64-bit? */
441 u32 gosType
:4; /* which guest */
442 u32 gosVer
:16; /* gos version */
443 u32 gosMisc
:10; /* other info about gos */
444 #endif /* __BIG_ENDIAN_BITFIELD */
447 struct Vmxnet3_DriverInfo
{
449 struct Vmxnet3_GOSInfo gos
;
450 __le32 vmxnet3RevSpt
;
455 #define VMXNET3_REV1_MAGIC 3133079265u
458 * QueueDescPA must be 128 bytes aligned. It points to an array of
459 * Vmxnet3_TxQueueDesc followed by an array of Vmxnet3_RxQueueDesc.
460 * The number of Vmxnet3_TxQueueDesc/Vmxnet3_RxQueueDesc are specified by
461 * Vmxnet3_MiscConf.numTxQueues/numRxQueues, respectively.
463 #define VMXNET3_QUEUE_DESC_ALIGN 128
466 struct Vmxnet3_MiscConf
{
467 struct Vmxnet3_DriverInfo driverInfo
;
469 __le64 ddPA
; /* driver data PA */
470 __le64 queueDescPA
; /* queue descriptor table PA */
471 __le32 ddLen
; /* driver data len */
472 __le32 queueDescLen
; /* queue desc. table len in bytes */
481 struct Vmxnet3_TxQueueConf
{
483 __le64 dataRingBasePA
;
484 __le64 compRingBasePA
;
485 __le64 ddPA
; /* driver data */
487 __le32 txRingSize
; /* # of tx desc */
488 __le32 dataRingSize
; /* # of data desc */
489 __le32 compRingSize
; /* # of comp desc */
490 __le32 ddLen
; /* size of driver data */
493 __le16 txDataRingDescSize
;
498 struct Vmxnet3_RxQueueConf
{
499 __le64 rxRingBasePA
[2];
500 __le64 compRingBasePA
;
501 __le64 ddPA
; /* driver data */
502 __le64 rxDataRingBasePA
;
503 __le32 rxRingSize
[2]; /* # of rx desc */
504 __le32 compRingSize
; /* # of rx comp desc */
505 __le32 ddLen
; /* size of driver data */
508 __le16 rxDataRingDescSize
; /* size of rx data ring buffer */
513 enum vmxnet3_intr_mask_mode
{
514 VMXNET3_IMM_AUTO
= 0,
515 VMXNET3_IMM_ACTIVE
= 1,
519 enum vmxnet3_intr_type
{
526 #define VMXNET3_MAX_TX_QUEUES 8
527 #define VMXNET3_MAX_RX_QUEUES 16
528 /* addition 1 for events */
529 #define VMXNET3_MAX_INTRS 25
531 /* value of intrCtrl */
532 #define VMXNET3_IC_DISABLE_ALL 0x1 /* bit 0 */
535 struct Vmxnet3_IntrConf
{
537 u8 numIntrs
; /* # of interrupts */
539 u8 modLevels
[VMXNET3_MAX_INTRS
]; /* moderation level for
545 /* one bit per VLAN ID, the size is in the units of u32 */
546 #define VMXNET3_VFT_SIZE (4096 / (sizeof(u32) * 8))
549 struct Vmxnet3_QueueStatus
{
556 struct Vmxnet3_TxQueueCtrl
{
557 __le32 txNumDeferred
;
563 struct Vmxnet3_RxQueueCtrl
{
570 VMXNET3_RXM_UCAST
= 0x01, /* unicast only */
571 VMXNET3_RXM_MCAST
= 0x02, /* multicast passing the filters */
572 VMXNET3_RXM_BCAST
= 0x04, /* broadcast only */
573 VMXNET3_RXM_ALL_MULTI
= 0x08, /* all multicast */
574 VMXNET3_RXM_PROMISC
= 0x10 /* promiscuous */
577 struct Vmxnet3_RxFilterConf
{
578 __le32 rxMode
; /* VMXNET3_RXM_xxx */
579 __le16 mfTableLen
; /* size of the multicast filter table */
581 __le64 mfTablePA
; /* PA of the multicast filters table */
582 __le32 vfTable
[VMXNET3_VFT_SIZE
]; /* vlan filter */
586 #define VMXNET3_PM_MAX_FILTERS 6
587 #define VMXNET3_PM_MAX_PATTERN_SIZE 128
588 #define VMXNET3_PM_MAX_MASK_SIZE (VMXNET3_PM_MAX_PATTERN_SIZE / 8)
590 #define VMXNET3_PM_WAKEUP_MAGIC cpu_to_le16(0x01) /* wake up on magic pkts */
591 #define VMXNET3_PM_WAKEUP_FILTER cpu_to_le16(0x02) /* wake up on pkts matching
595 struct Vmxnet3_PM_PktFilter
{
598 u8 mask
[VMXNET3_PM_MAX_MASK_SIZE
];
599 u8 pattern
[VMXNET3_PM_MAX_PATTERN_SIZE
];
604 struct Vmxnet3_PMConf
{
605 __le16 wakeUpEvents
; /* VMXNET3_PM_WAKEUP_xxx */
608 struct Vmxnet3_PM_PktFilter filters
[VMXNET3_PM_MAX_FILTERS
];
612 struct Vmxnet3_VariableLenConfDesc
{
619 struct Vmxnet3_TxQueueDesc
{
620 struct Vmxnet3_TxQueueCtrl ctrl
;
621 struct Vmxnet3_TxQueueConf conf
;
623 /* Driver read after a GET command */
624 struct Vmxnet3_QueueStatus status
;
625 struct UPT1_TxStats stats
;
626 u8 _pad
[88]; /* 128 aligned */
630 struct Vmxnet3_RxQueueDesc
{
631 struct Vmxnet3_RxQueueCtrl ctrl
;
632 struct Vmxnet3_RxQueueConf conf
;
633 /* Driver read after a GET commad */
634 struct Vmxnet3_QueueStatus status
;
635 struct UPT1_RxStats stats
;
636 u8 __pad
[88]; /* 128 aligned */
639 struct Vmxnet3_SetPolling
{
643 #define VMXNET3_COAL_STATIC_MAX_DEPTH 128
644 #define VMXNET3_COAL_RBC_MIN_RATE 100
645 #define VMXNET3_COAL_RBC_MAX_RATE 100000
647 enum Vmxnet3_CoalesceMode
{
648 VMXNET3_COALESCE_DISABLED
= 0,
649 VMXNET3_COALESCE_ADAPT
= 1,
650 VMXNET3_COALESCE_STATIC
= 2,
651 VMXNET3_COALESCE_RBC
= 3
654 struct Vmxnet3_CoalesceRbc
{
658 struct Vmxnet3_CoalesceStatic
{
664 struct Vmxnet3_CoalesceScheme
{
665 enum Vmxnet3_CoalesceMode coalMode
;
667 struct Vmxnet3_CoalesceRbc coalRbc
;
668 struct Vmxnet3_CoalesceStatic coalStatic
;
672 struct Vmxnet3_MemoryRegion
{
679 #define MAX_MEMORY_REGION_PER_QUEUE 16
680 #define MAX_MEMORY_REGION_PER_DEVICE 256
682 struct Vmxnet3_MemRegs
{
685 struct Vmxnet3_MemoryRegion memRegs
[1];
688 /* If the command data <= 16 bytes, use the shared memory directly.
689 * otherwise, use variable length configuration descriptor.
691 union Vmxnet3_CmdInfo
{
692 struct Vmxnet3_VariableLenConfDesc varConf
;
693 struct Vmxnet3_SetPolling setPolling
;
697 struct Vmxnet3_DSDevRead
{
698 /* read-only region for device, read by dev in response to a SET cmd */
699 struct Vmxnet3_MiscConf misc
;
700 struct Vmxnet3_IntrConf intrConf
;
701 struct Vmxnet3_RxFilterConf rxFilterConf
;
702 struct Vmxnet3_VariableLenConfDesc rssConfDesc
;
703 struct Vmxnet3_VariableLenConfDesc pmConfDesc
;
704 struct Vmxnet3_VariableLenConfDesc pluginConfDesc
;
707 /* All structures in DriverShared are padded to multiples of 8 bytes */
708 struct Vmxnet3_DriverShared
{
710 /* make devRead start at 64bit boundaries */
712 struct Vmxnet3_DSDevRead devRead
;
717 union Vmxnet3_CmdInfo cmdInfo
; /* only valid in the context of
718 * executing the relevant
725 #define VMXNET3_ECR_RQERR (1 << 0)
726 #define VMXNET3_ECR_TQERR (1 << 1)
727 #define VMXNET3_ECR_LINK (1 << 2)
728 #define VMXNET3_ECR_DIC (1 << 3)
729 #define VMXNET3_ECR_DEBUG (1 << 4)
731 /* flip the gen bit of a ring */
732 #define VMXNET3_FLIP_RING_GEN(gen) ((gen) = (gen) ^ 0x1)
734 /* only use this if moving the idx won't affect the gen bit */
735 #define VMXNET3_INC_RING_IDX_ONLY(idx, ring_size) \
738 if (unlikely((idx) == (ring_size))) {\
743 #define VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid) \
744 (vfTable[vid >> 5] |= (1 << (vid & 31)))
745 #define VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid) \
746 (vfTable[vid >> 5] &= ~(1 << (vid & 31)))
748 #define VMXNET3_VFTABLE_ENTRY_IS_SET(vfTable, vid) \
749 ((vfTable[vid >> 5] & (1 << (vid & 31))) != 0)
751 #define VMXNET3_MAX_MTU 9000
752 #define VMXNET3_MIN_MTU 60
754 #define VMXNET3_LINK_UP (10000 << 16 | 1) /* 10 Gbps, up */
755 #define VMXNET3_LINK_DOWN 0
757 #endif /* _VMXNET3_DEFS_H_ */