2 * Device Tree Include file for Freescale Layerscape-1043A family SoC.
4 * Copyright 2014-2015 Freescale Semiconductor, Inc.
6 * Mingkai Hu <Mingkai.hu@freescale.com>
8 * This file is dual-licensed: you can use it either under the terms
9 * of the GPLv2 or the X11 license, at your option. Note that this dual
10 * licensing only applies to this file, and not this project as a
13 * a) This library is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of the
16 * License, or (at your option) any later version.
18 * This library is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
25 * b) Permission is hereby granted, free of charge, to any person
26 * obtaining a copy of this software and associated documentation
27 * files (the "Software"), to deal in the Software without
28 * restriction, including without limitation the rights to use,
29 * copy, modify, merge, publish, distribute, sublicense, and/or
30 * sell copies of the Software, and to permit persons to whom the
31 * Software is furnished to do so, subject to the following
34 * The above copyright notice and this permission notice shall be
35 * included in all copies or substantial portions of the Software.
37 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
38 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
39 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
40 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
41 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
42 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
43 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
44 * OTHER DEALINGS IN THE SOFTWARE.
48 #include "fsl-ls1043a.dtsi"
51 model = "LS1043A RDB Board";
62 stdout-path = "serial0:115200n8";
69 compatible = "ti,ina220";
71 shunt-resistor = <1000>;
74 compatible = "adi,adt7461";
78 compatible = "atmel,24c512";
82 compatible = "atmel,24c512";
86 compatible = "pericom,pt7c4338";
95 /* NOR, NAND Flashes and FPGA on board */
96 ranges = <0x0 0x0 0x0 0x60000000 0x08000000
97 0x1 0x0 0x0 0x7e800000 0x00010000
98 0x2 0x0 0x0 0x7fb00000 0x00000100>;
101 compatible = "cfi-flash";
102 #address-cells = <1>;
104 reg = <0x0 0x0 0x8000000>;
110 compatible = "fsl,ifc-nand";
111 #address-cells = <1>;
113 reg = <0x1 0x0 0x10000>;
116 cpld: board-control@2,0 {
117 compatible = "fsl,ls1043ardb-cpld";
118 reg = <0x2 0x0 0x0000100>;
127 #address-cells = <1>;
129 compatible = "n25q128a13", "jedec,spi-nor"; /* 16MB */
131 spi-max-frequency = <1000000>; /* input clock */
143 #include "fsl-ls1043-post.dtsi"
147 phy-handle = <&qsgmii_phy1>;
148 phy-connection-type = "qsgmii";
152 phy-handle = <&qsgmii_phy2>;
153 phy-connection-type = "qsgmii";
157 phy-handle = <&rgmii_phy1>;
158 phy-connection-type = "rgmii-txid";
162 phy-handle = <&rgmii_phy2>;
163 phy-connection-type = "rgmii-txid";
167 phy-handle = <&qsgmii_phy3>;
168 phy-connection-type = "qsgmii";
172 phy-handle = <&qsgmii_phy4>;
173 phy-connection-type = "qsgmii";
176 ethernet@f0000 { /* 10GEC1 */
177 phy-handle = <&aqr105_phy>;
178 phy-connection-type = "xgmii";
182 rgmii_phy1: ethernet-phy@1 {
186 rgmii_phy2: ethernet-phy@2 {
190 qsgmii_phy1: ethernet-phy@4 {
194 qsgmii_phy2: ethernet-phy@5 {
198 qsgmii_phy3: ethernet-phy@6 {
202 qsgmii_phy4: ethernet-phy@7 {
208 aqr105_phy: ethernet-phy@1 {
209 compatible = "ethernet-phy-ieee802.3-c45";
210 interrupts = <0 132 4>;