2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
29 #include "drm_sarea.h"
31 #include "radeon_drm.h"
37 int radeon_driver_load_kms(struct drm_device
*dev
, unsigned long flags
)
39 struct radeon_device
*rdev
;
42 rdev
= kzalloc(sizeof(struct radeon_device
), GFP_KERNEL
);
46 dev
->dev_private
= (void *)rdev
;
49 if (drm_device_is_agp(dev
)) {
50 flags
|= RADEON_IS_AGP
;
51 } else if (drm_device_is_pcie(dev
)) {
52 flags
|= RADEON_IS_PCIE
;
54 flags
|= RADEON_IS_PCI
;
57 r
= radeon_device_init(rdev
, dev
, dev
->pdev
, flags
);
59 DRM_ERROR("Failed to initialize radeon, disabling IOCTL\n");
60 radeon_device_fini(rdev
);
62 dev
->dev_private
= NULL
;
68 int radeon_driver_unload_kms(struct drm_device
*dev
)
70 struct radeon_device
*rdev
= dev
->dev_private
;
72 radeon_device_fini(rdev
);
74 dev
->dev_private
= NULL
;
80 * Userspace get informations ioctl
82 int radeon_info_ioctl(struct drm_device
*dev
, void *data
, struct drm_file
*filp
)
84 struct radeon_device
*rdev
= dev
->dev_private
;
85 struct drm_radeon_info
*info
;
90 value_ptr
= (uint32_t *)((unsigned long)info
->value
);
91 switch (info
->request
) {
92 case RADEON_INFO_DEVICE_ID
:
93 value
= dev
->pci_device
;
95 case RADEON_INFO_NUM_GB_PIPES
:
96 value
= rdev
->num_gb_pipes
;
98 case RADEON_INFO_NUM_Z_PIPES
:
99 value
= rdev
->num_z_pipes
;
102 DRM_DEBUG("Invalid request %d\n", info
->request
);
105 if (DRM_COPY_TO_USER(value_ptr
, &value
, sizeof(uint32_t))) {
106 DRM_ERROR("copy_to_user\n");
114 * Outdated mess for old drm with Xorg being in charge (void function now).
116 int radeon_driver_firstopen_kms(struct drm_device
*dev
)
122 void radeon_driver_lastclose_kms(struct drm_device
*dev
)
126 int radeon_driver_open_kms(struct drm_device
*dev
, struct drm_file
*file_priv
)
131 void radeon_driver_postclose_kms(struct drm_device
*dev
,
132 struct drm_file
*file_priv
)
136 void radeon_driver_preclose_kms(struct drm_device
*dev
,
137 struct drm_file
*file_priv
)
143 * VBlank related functions.
145 u32
radeon_get_vblank_counter_kms(struct drm_device
*dev
, int crtc
)
147 struct radeon_device
*rdev
= dev
->dev_private
;
149 if (crtc
< 0 || crtc
> 1) {
150 DRM_ERROR("Invalid crtc %d\n", crtc
);
154 return radeon_get_vblank_counter(rdev
, crtc
);
157 int radeon_enable_vblank_kms(struct drm_device
*dev
, int crtc
)
159 struct radeon_device
*rdev
= dev
->dev_private
;
161 if (crtc
< 0 || crtc
> 1) {
162 DRM_ERROR("Invalid crtc %d\n", crtc
);
166 rdev
->irq
.crtc_vblank_int
[crtc
] = true;
168 return radeon_irq_set(rdev
);
171 void radeon_disable_vblank_kms(struct drm_device
*dev
, int crtc
)
173 struct radeon_device
*rdev
= dev
->dev_private
;
175 if (crtc
< 0 || crtc
> 1) {
176 DRM_ERROR("Invalid crtc %d\n", crtc
);
180 rdev
->irq
.crtc_vblank_int
[crtc
] = false;
182 radeon_irq_set(rdev
);
187 * For multiple master (like multiple X).
189 struct drm_radeon_master_private
{
190 drm_local_map_t
*sarea
;
191 drm_radeon_sarea_t
*sarea_priv
;
194 int radeon_master_create_kms(struct drm_device
*dev
, struct drm_master
*master
)
196 struct drm_radeon_master_private
*master_priv
;
197 unsigned long sareapage
;
200 master_priv
= kzalloc(sizeof(*master_priv
), GFP_KERNEL
);
201 if (master_priv
== NULL
) {
204 /* prebuild the SAREA */
205 sareapage
= max_t(unsigned long, SAREA_MAX
, PAGE_SIZE
);
206 ret
= drm_addmap(dev
, 0, sareapage
, _DRM_SHM
,
208 &master_priv
->sarea
);
210 DRM_ERROR("SAREA setup failed\n");
213 master_priv
->sarea_priv
= master_priv
->sarea
->handle
+ sizeof(struct drm_sarea
);
214 master_priv
->sarea_priv
->pfCurrentPage
= 0;
215 master
->driver_priv
= master_priv
;
219 void radeon_master_destroy_kms(struct drm_device
*dev
,
220 struct drm_master
*master
)
222 struct drm_radeon_master_private
*master_priv
= master
->driver_priv
;
224 if (master_priv
== NULL
) {
227 if (master_priv
->sarea
) {
228 drm_rmmap_locked(dev
, master_priv
->sarea
);
231 master
->driver_priv
= NULL
;
238 int radeon_dma_ioctl_kms(struct drm_device
*dev
, void *data
,
239 struct drm_file
*file_priv
)
241 /* Not valid in KMS. */
245 #define KMS_INVALID_IOCTL(name) \
246 int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
248 DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
253 * All these ioctls are invalid in kms world.
255 KMS_INVALID_IOCTL(radeon_cp_init_kms
)
256 KMS_INVALID_IOCTL(radeon_cp_start_kms
)
257 KMS_INVALID_IOCTL(radeon_cp_stop_kms
)
258 KMS_INVALID_IOCTL(radeon_cp_reset_kms
)
259 KMS_INVALID_IOCTL(radeon_cp_idle_kms
)
260 KMS_INVALID_IOCTL(radeon_cp_resume_kms
)
261 KMS_INVALID_IOCTL(radeon_engine_reset_kms
)
262 KMS_INVALID_IOCTL(radeon_fullscreen_kms
)
263 KMS_INVALID_IOCTL(radeon_cp_swap_kms
)
264 KMS_INVALID_IOCTL(radeon_cp_clear_kms
)
265 KMS_INVALID_IOCTL(radeon_cp_vertex_kms
)
266 KMS_INVALID_IOCTL(radeon_cp_indices_kms
)
267 KMS_INVALID_IOCTL(radeon_cp_texture_kms
)
268 KMS_INVALID_IOCTL(radeon_cp_stipple_kms
)
269 KMS_INVALID_IOCTL(radeon_cp_indirect_kms
)
270 KMS_INVALID_IOCTL(radeon_cp_vertex2_kms
)
271 KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms
)
272 KMS_INVALID_IOCTL(radeon_cp_getparam_kms
)
273 KMS_INVALID_IOCTL(radeon_cp_flip_kms
)
274 KMS_INVALID_IOCTL(radeon_mem_alloc_kms
)
275 KMS_INVALID_IOCTL(radeon_mem_free_kms
)
276 KMS_INVALID_IOCTL(radeon_mem_init_heap_kms
)
277 KMS_INVALID_IOCTL(radeon_irq_emit_kms
)
278 KMS_INVALID_IOCTL(radeon_irq_wait_kms
)
279 KMS_INVALID_IOCTL(radeon_cp_setparam_kms
)
280 KMS_INVALID_IOCTL(radeon_surface_alloc_kms
)
281 KMS_INVALID_IOCTL(radeon_surface_free_kms
)
284 struct drm_ioctl_desc radeon_ioctls_kms
[] = {
285 DRM_IOCTL_DEF(DRM_RADEON_CP_INIT
, radeon_cp_init_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
286 DRM_IOCTL_DEF(DRM_RADEON_CP_START
, radeon_cp_start_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
287 DRM_IOCTL_DEF(DRM_RADEON_CP_STOP
, radeon_cp_stop_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
288 DRM_IOCTL_DEF(DRM_RADEON_CP_RESET
, radeon_cp_reset_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
289 DRM_IOCTL_DEF(DRM_RADEON_CP_IDLE
, radeon_cp_idle_kms
, DRM_AUTH
),
290 DRM_IOCTL_DEF(DRM_RADEON_CP_RESUME
, radeon_cp_resume_kms
, DRM_AUTH
),
291 DRM_IOCTL_DEF(DRM_RADEON_RESET
, radeon_engine_reset_kms
, DRM_AUTH
),
292 DRM_IOCTL_DEF(DRM_RADEON_FULLSCREEN
, radeon_fullscreen_kms
, DRM_AUTH
),
293 DRM_IOCTL_DEF(DRM_RADEON_SWAP
, radeon_cp_swap_kms
, DRM_AUTH
),
294 DRM_IOCTL_DEF(DRM_RADEON_CLEAR
, radeon_cp_clear_kms
, DRM_AUTH
),
295 DRM_IOCTL_DEF(DRM_RADEON_VERTEX
, radeon_cp_vertex_kms
, DRM_AUTH
),
296 DRM_IOCTL_DEF(DRM_RADEON_INDICES
, radeon_cp_indices_kms
, DRM_AUTH
),
297 DRM_IOCTL_DEF(DRM_RADEON_TEXTURE
, radeon_cp_texture_kms
, DRM_AUTH
),
298 DRM_IOCTL_DEF(DRM_RADEON_STIPPLE
, radeon_cp_stipple_kms
, DRM_AUTH
),
299 DRM_IOCTL_DEF(DRM_RADEON_INDIRECT
, radeon_cp_indirect_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
300 DRM_IOCTL_DEF(DRM_RADEON_VERTEX2
, radeon_cp_vertex2_kms
, DRM_AUTH
),
301 DRM_IOCTL_DEF(DRM_RADEON_CMDBUF
, radeon_cp_cmdbuf_kms
, DRM_AUTH
),
302 DRM_IOCTL_DEF(DRM_RADEON_GETPARAM
, radeon_cp_getparam_kms
, DRM_AUTH
),
303 DRM_IOCTL_DEF(DRM_RADEON_FLIP
, radeon_cp_flip_kms
, DRM_AUTH
),
304 DRM_IOCTL_DEF(DRM_RADEON_ALLOC
, radeon_mem_alloc_kms
, DRM_AUTH
),
305 DRM_IOCTL_DEF(DRM_RADEON_FREE
, radeon_mem_free_kms
, DRM_AUTH
),
306 DRM_IOCTL_DEF(DRM_RADEON_INIT_HEAP
, radeon_mem_init_heap_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
307 DRM_IOCTL_DEF(DRM_RADEON_IRQ_EMIT
, radeon_irq_emit_kms
, DRM_AUTH
),
308 DRM_IOCTL_DEF(DRM_RADEON_IRQ_WAIT
, radeon_irq_wait_kms
, DRM_AUTH
),
309 DRM_IOCTL_DEF(DRM_RADEON_SETPARAM
, radeon_cp_setparam_kms
, DRM_AUTH
),
310 DRM_IOCTL_DEF(DRM_RADEON_SURF_ALLOC
, radeon_surface_alloc_kms
, DRM_AUTH
),
311 DRM_IOCTL_DEF(DRM_RADEON_SURF_FREE
, radeon_surface_free_kms
, DRM_AUTH
),
313 DRM_IOCTL_DEF(DRM_RADEON_GEM_INFO
, radeon_gem_info_ioctl
, DRM_AUTH
),
314 DRM_IOCTL_DEF(DRM_RADEON_GEM_CREATE
, radeon_gem_create_ioctl
, DRM_AUTH
),
315 DRM_IOCTL_DEF(DRM_RADEON_GEM_MMAP
, radeon_gem_mmap_ioctl
, DRM_AUTH
),
316 DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_DOMAIN
, radeon_gem_set_domain_ioctl
, DRM_AUTH
),
317 DRM_IOCTL_DEF(DRM_RADEON_GEM_PREAD
, radeon_gem_pread_ioctl
, DRM_AUTH
),
318 DRM_IOCTL_DEF(DRM_RADEON_GEM_PWRITE
, radeon_gem_pwrite_ioctl
, DRM_AUTH
),
319 DRM_IOCTL_DEF(DRM_RADEON_GEM_WAIT_IDLE
, radeon_gem_wait_idle_ioctl
, DRM_AUTH
),
320 DRM_IOCTL_DEF(DRM_RADEON_CS
, radeon_cs_ioctl
, DRM_AUTH
),
321 DRM_IOCTL_DEF(DRM_RADEON_INFO
, radeon_info_ioctl
, DRM_AUTH
),
322 DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_TILING
, radeon_gem_set_tiling_ioctl
, DRM_AUTH
),
323 DRM_IOCTL_DEF(DRM_RADEON_GEM_GET_TILING
, radeon_gem_get_tiling_ioctl
, DRM_AUTH
),
324 DRM_IOCTL_DEF(DRM_RADEON_GEM_BUSY
, radeon_gem_busy_ioctl
, DRM_AUTH
),
326 int radeon_max_kms_ioctl
= DRM_ARRAY_SIZE(radeon_ioctls_kms
);