2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <jroedel@suse.de>
4 * Leo Duran <leo.duran@amd.com>
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 #include <linux/pci.h>
21 #include <linux/acpi.h>
22 #include <linux/list.h>
23 #include <linux/slab.h>
24 #include <linux/syscore_ops.h>
25 #include <linux/interrupt.h>
26 #include <linux/msi.h>
27 #include <linux/amd-iommu.h>
28 #include <linux/export.h>
29 #include <linux/iommu.h>
30 #include <asm/pci-direct.h>
31 #include <asm/iommu.h>
33 #include <asm/x86_init.h>
34 #include <asm/iommu_table.h>
35 #include <asm/io_apic.h>
36 #include <asm/irq_remapping.h>
38 #include "amd_iommu_proto.h"
39 #include "amd_iommu_types.h"
40 #include "irq_remapping.h"
43 * definitions for the ACPI scanning code
45 #define IVRS_HEADER_LENGTH 48
47 #define ACPI_IVHD_TYPE_MAX_SUPPORTED 0x40
48 #define ACPI_IVMD_TYPE_ALL 0x20
49 #define ACPI_IVMD_TYPE 0x21
50 #define ACPI_IVMD_TYPE_RANGE 0x22
52 #define IVHD_DEV_ALL 0x01
53 #define IVHD_DEV_SELECT 0x02
54 #define IVHD_DEV_SELECT_RANGE_START 0x03
55 #define IVHD_DEV_RANGE_END 0x04
56 #define IVHD_DEV_ALIAS 0x42
57 #define IVHD_DEV_ALIAS_RANGE 0x43
58 #define IVHD_DEV_EXT_SELECT 0x46
59 #define IVHD_DEV_EXT_SELECT_RANGE 0x47
60 #define IVHD_DEV_SPECIAL 0x48
61 #define IVHD_DEV_ACPI_HID 0xf0
63 #define UID_NOT_PRESENT 0
64 #define UID_IS_INTEGER 1
65 #define UID_IS_CHARACTER 2
67 #define IVHD_SPECIAL_IOAPIC 1
68 #define IVHD_SPECIAL_HPET 2
70 #define IVHD_FLAG_HT_TUN_EN_MASK 0x01
71 #define IVHD_FLAG_PASSPW_EN_MASK 0x02
72 #define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
73 #define IVHD_FLAG_ISOC_EN_MASK 0x08
75 #define IVMD_FLAG_EXCL_RANGE 0x08
76 #define IVMD_FLAG_UNITY_MAP 0x01
78 #define ACPI_DEVFLAG_INITPASS 0x01
79 #define ACPI_DEVFLAG_EXTINT 0x02
80 #define ACPI_DEVFLAG_NMI 0x04
81 #define ACPI_DEVFLAG_SYSMGT1 0x10
82 #define ACPI_DEVFLAG_SYSMGT2 0x20
83 #define ACPI_DEVFLAG_LINT0 0x40
84 #define ACPI_DEVFLAG_LINT1 0x80
85 #define ACPI_DEVFLAG_ATSDIS 0x10000000
88 * ACPI table definitions
90 * These data structures are laid over the table to parse the important values
95 * structure describing one IOMMU in the ACPI table. Typically followed by one
96 * or more ivhd_entrys.
109 /* Following only valid on IVHD type 11h and 40h */
110 u64 efr_reg
; /* Exact copy of MMIO_EXT_FEATURES */
112 } __attribute__((packed
));
115 * A device entry describing which devices a specific IOMMU translates and
116 * which requestor ids they use.
128 } __attribute__((packed
));
131 * An AMD IOMMU memory definition structure. It defines things like exclusion
132 * ranges for devices and regions that should be unity mapped.
143 } __attribute__((packed
));
146 bool amd_iommu_irq_remap __read_mostly
;
148 static bool amd_iommu_detected
;
149 static bool __initdata amd_iommu_disabled
;
150 static int amd_iommu_target_ivhd_type
;
152 u16 amd_iommu_last_bdf
; /* largest PCI device id we have
154 LIST_HEAD(amd_iommu_unity_map
); /* a list of required unity mappings
156 bool amd_iommu_unmap_flush
; /* if true, flush on every unmap */
158 LIST_HEAD(amd_iommu_list
); /* list of all AMD IOMMUs in the
161 /* Array to assign indices to IOMMUs*/
162 struct amd_iommu
*amd_iommus
[MAX_IOMMUS
];
163 int amd_iommus_present
;
165 /* IOMMUs have a non-present cache? */
166 bool amd_iommu_np_cache __read_mostly
;
167 bool amd_iommu_iotlb_sup __read_mostly
= true;
169 u32 amd_iommu_max_pasid __read_mostly
= ~0;
171 bool amd_iommu_v2_present __read_mostly
;
172 static bool amd_iommu_pc_present __read_mostly
;
174 bool amd_iommu_force_isolation __read_mostly
;
177 * List of protection domains - used during resume
179 LIST_HEAD(amd_iommu_pd_list
);
180 spinlock_t amd_iommu_pd_lock
;
183 * Pointer to the device table which is shared by all AMD IOMMUs
184 * it is indexed by the PCI device id or the HT unit id and contains
185 * information about the domain the device belongs to as well as the
186 * page table root pointer.
188 struct dev_table_entry
*amd_iommu_dev_table
;
191 * The alias table is a driver specific data structure which contains the
192 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
193 * More than one device can share the same requestor id.
195 u16
*amd_iommu_alias_table
;
198 * The rlookup table is used to find the IOMMU which is responsible
199 * for a specific device. It is also indexed by the PCI device id.
201 struct amd_iommu
**amd_iommu_rlookup_table
;
204 * This table is used to find the irq remapping table for a given device id
207 struct irq_remap_table
**irq_lookup_table
;
210 * AMD IOMMU allows up to 2^16 different protection domains. This is a bitmap
211 * to know which ones are already in use.
213 unsigned long *amd_iommu_pd_alloc_bitmap
;
215 static u32 dev_table_size
; /* size of the device table */
216 static u32 alias_table_size
; /* size of the alias table */
217 static u32 rlookup_table_size
; /* size if the rlookup table */
219 enum iommu_init_state
{
232 /* Early ioapic and hpet maps from kernel command line */
233 #define EARLY_MAP_SIZE 4
234 static struct devid_map __initdata early_ioapic_map
[EARLY_MAP_SIZE
];
235 static struct devid_map __initdata early_hpet_map
[EARLY_MAP_SIZE
];
236 static struct acpihid_map_entry __initdata early_acpihid_map
[EARLY_MAP_SIZE
];
238 static int __initdata early_ioapic_map_size
;
239 static int __initdata early_hpet_map_size
;
240 static int __initdata early_acpihid_map_size
;
242 static bool __initdata cmdline_maps
;
244 static enum iommu_init_state init_state
= IOMMU_START_STATE
;
246 static int amd_iommu_enable_interrupts(void);
247 static int __init
iommu_go_to_state(enum iommu_init_state state
);
248 static void init_device_table_dma(void);
250 static int iommu_pc_get_set_reg_val(struct amd_iommu
*iommu
,
251 u8 bank
, u8 cntr
, u8 fxn
,
252 u64
*value
, bool is_write
);
254 static inline void update_last_devid(u16 devid
)
256 if (devid
> amd_iommu_last_bdf
)
257 amd_iommu_last_bdf
= devid
;
260 static inline unsigned long tbl_size(int entry_size
)
262 unsigned shift
= PAGE_SHIFT
+
263 get_order(((int)amd_iommu_last_bdf
+ 1) * entry_size
);
268 /* Access to l1 and l2 indexed register spaces */
270 static u32
iommu_read_l1(struct amd_iommu
*iommu
, u16 l1
, u8 address
)
274 pci_write_config_dword(iommu
->dev
, 0xf8, (address
| l1
<< 16));
275 pci_read_config_dword(iommu
->dev
, 0xfc, &val
);
279 static void iommu_write_l1(struct amd_iommu
*iommu
, u16 l1
, u8 address
, u32 val
)
281 pci_write_config_dword(iommu
->dev
, 0xf8, (address
| l1
<< 16 | 1 << 31));
282 pci_write_config_dword(iommu
->dev
, 0xfc, val
);
283 pci_write_config_dword(iommu
->dev
, 0xf8, (address
| l1
<< 16));
286 static u32
iommu_read_l2(struct amd_iommu
*iommu
, u8 address
)
290 pci_write_config_dword(iommu
->dev
, 0xf0, address
);
291 pci_read_config_dword(iommu
->dev
, 0xf4, &val
);
295 static void iommu_write_l2(struct amd_iommu
*iommu
, u8 address
, u32 val
)
297 pci_write_config_dword(iommu
->dev
, 0xf0, (address
| 1 << 8));
298 pci_write_config_dword(iommu
->dev
, 0xf4, val
);
301 /****************************************************************************
303 * AMD IOMMU MMIO register space handling functions
305 * These functions are used to program the IOMMU device registers in
306 * MMIO space required for that driver.
308 ****************************************************************************/
311 * This function set the exclusion range in the IOMMU. DMA accesses to the
312 * exclusion range are passed through untranslated
314 static void iommu_set_exclusion_range(struct amd_iommu
*iommu
)
316 u64 start
= iommu
->exclusion_start
& PAGE_MASK
;
317 u64 limit
= (start
+ iommu
->exclusion_length
) & PAGE_MASK
;
320 if (!iommu
->exclusion_start
)
323 entry
= start
| MMIO_EXCL_ENABLE_MASK
;
324 memcpy_toio(iommu
->mmio_base
+ MMIO_EXCL_BASE_OFFSET
,
325 &entry
, sizeof(entry
));
328 memcpy_toio(iommu
->mmio_base
+ MMIO_EXCL_LIMIT_OFFSET
,
329 &entry
, sizeof(entry
));
332 /* Programs the physical address of the device table into the IOMMU hardware */
333 static void iommu_set_device_table(struct amd_iommu
*iommu
)
337 BUG_ON(iommu
->mmio_base
== NULL
);
339 entry
= virt_to_phys(amd_iommu_dev_table
);
340 entry
|= (dev_table_size
>> 12) - 1;
341 memcpy_toio(iommu
->mmio_base
+ MMIO_DEV_TABLE_OFFSET
,
342 &entry
, sizeof(entry
));
345 /* Generic functions to enable/disable certain features of the IOMMU. */
346 static void iommu_feature_enable(struct amd_iommu
*iommu
, u8 bit
)
350 ctrl
= readl(iommu
->mmio_base
+ MMIO_CONTROL_OFFSET
);
352 writel(ctrl
, iommu
->mmio_base
+ MMIO_CONTROL_OFFSET
);
355 static void iommu_feature_disable(struct amd_iommu
*iommu
, u8 bit
)
359 ctrl
= readl(iommu
->mmio_base
+ MMIO_CONTROL_OFFSET
);
361 writel(ctrl
, iommu
->mmio_base
+ MMIO_CONTROL_OFFSET
);
364 static void iommu_set_inv_tlb_timeout(struct amd_iommu
*iommu
, int timeout
)
368 ctrl
= readl(iommu
->mmio_base
+ MMIO_CONTROL_OFFSET
);
369 ctrl
&= ~CTRL_INV_TO_MASK
;
370 ctrl
|= (timeout
<< CONTROL_INV_TIMEOUT
) & CTRL_INV_TO_MASK
;
371 writel(ctrl
, iommu
->mmio_base
+ MMIO_CONTROL_OFFSET
);
374 /* Function to enable the hardware */
375 static void iommu_enable(struct amd_iommu
*iommu
)
377 iommu_feature_enable(iommu
, CONTROL_IOMMU_EN
);
380 static void iommu_disable(struct amd_iommu
*iommu
)
382 /* Disable command buffer */
383 iommu_feature_disable(iommu
, CONTROL_CMDBUF_EN
);
385 /* Disable event logging and event interrupts */
386 iommu_feature_disable(iommu
, CONTROL_EVT_INT_EN
);
387 iommu_feature_disable(iommu
, CONTROL_EVT_LOG_EN
);
389 /* Disable IOMMU hardware itself */
390 iommu_feature_disable(iommu
, CONTROL_IOMMU_EN
);
394 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
395 * the system has one.
397 static u8 __iomem
* __init
iommu_map_mmio_space(u64 address
, u64 end
)
399 if (!request_mem_region(address
, end
, "amd_iommu")) {
400 pr_err("AMD-Vi: Can not reserve memory region %llx-%llx for mmio\n",
402 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
406 return (u8 __iomem
*)ioremap_nocache(address
, end
);
409 static void __init
iommu_unmap_mmio_space(struct amd_iommu
*iommu
)
411 if (iommu
->mmio_base
)
412 iounmap(iommu
->mmio_base
);
413 release_mem_region(iommu
->mmio_phys
, iommu
->mmio_phys_end
);
416 static inline u32
get_ivhd_header_size(struct ivhd_header
*h
)
432 /****************************************************************************
434 * The functions below belong to the first pass of AMD IOMMU ACPI table
435 * parsing. In this pass we try to find out the highest device id this
436 * code has to handle. Upon this information the size of the shared data
437 * structures is determined later.
439 ****************************************************************************/
442 * This function calculates the length of a given IVHD entry
444 static inline int ivhd_entry_length(u8
*ivhd
)
446 u32 type
= ((struct ivhd_entry
*)ivhd
)->type
;
449 return 0x04 << (*ivhd
>> 6);
450 } else if (type
== IVHD_DEV_ACPI_HID
) {
451 /* For ACPI_HID, offset 21 is uid len */
452 return *((u8
*)ivhd
+ 21) + 22;
458 * After reading the highest device id from the IOMMU PCI capability header
459 * this function looks if there is a higher device id defined in the ACPI table
461 static int __init
find_last_devid_from_ivhd(struct ivhd_header
*h
)
463 u8
*p
= (void *)h
, *end
= (void *)h
;
464 struct ivhd_entry
*dev
;
466 u32 ivhd_size
= get_ivhd_header_size(h
);
469 pr_err("AMD-Vi: Unsupported IVHD type %#x\n", h
->type
);
477 dev
= (struct ivhd_entry
*)p
;
480 /* Use maximum BDF value for DEV_ALL */
481 update_last_devid(0xffff);
483 case IVHD_DEV_SELECT
:
484 case IVHD_DEV_RANGE_END
:
486 case IVHD_DEV_EXT_SELECT
:
487 /* all the above subfield types refer to device ids */
488 update_last_devid(dev
->devid
);
493 p
+= ivhd_entry_length(p
);
501 static int __init
check_ivrs_checksum(struct acpi_table_header
*table
)
504 u8 checksum
= 0, *p
= (u8
*)table
;
506 for (i
= 0; i
< table
->length
; ++i
)
509 /* ACPI table corrupt */
510 pr_err(FW_BUG
"AMD-Vi: IVRS invalid checksum\n");
518 * Iterate over all IVHD entries in the ACPI table and find the highest device
519 * id which we need to handle. This is the first of three functions which parse
520 * the ACPI table. So we check the checksum here.
522 static int __init
find_last_devid_acpi(struct acpi_table_header
*table
)
524 u8
*p
= (u8
*)table
, *end
= (u8
*)table
;
525 struct ivhd_header
*h
;
527 p
+= IVRS_HEADER_LENGTH
;
529 end
+= table
->length
;
531 h
= (struct ivhd_header
*)p
;
532 if (h
->type
== amd_iommu_target_ivhd_type
) {
533 int ret
= find_last_devid_from_ivhd(h
);
545 /****************************************************************************
547 * The following functions belong to the code path which parses the ACPI table
548 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
549 * data structures, initialize the device/alias/rlookup table and also
550 * basically initialize the hardware.
552 ****************************************************************************/
555 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
556 * write commands to that buffer later and the IOMMU will execute them
559 static int __init
alloc_command_buffer(struct amd_iommu
*iommu
)
561 iommu
->cmd_buf
= (void *)__get_free_pages(GFP_KERNEL
| __GFP_ZERO
,
562 get_order(CMD_BUFFER_SIZE
));
564 return iommu
->cmd_buf
? 0 : -ENOMEM
;
568 * This function resets the command buffer if the IOMMU stopped fetching
571 void amd_iommu_reset_cmd_buffer(struct amd_iommu
*iommu
)
573 iommu_feature_disable(iommu
, CONTROL_CMDBUF_EN
);
575 writel(0x00, iommu
->mmio_base
+ MMIO_CMD_HEAD_OFFSET
);
576 writel(0x00, iommu
->mmio_base
+ MMIO_CMD_TAIL_OFFSET
);
578 iommu_feature_enable(iommu
, CONTROL_CMDBUF_EN
);
582 * This function writes the command buffer address to the hardware and
585 static void iommu_enable_command_buffer(struct amd_iommu
*iommu
)
589 BUG_ON(iommu
->cmd_buf
== NULL
);
591 entry
= (u64
)virt_to_phys(iommu
->cmd_buf
);
592 entry
|= MMIO_CMD_SIZE_512
;
594 memcpy_toio(iommu
->mmio_base
+ MMIO_CMD_BUF_OFFSET
,
595 &entry
, sizeof(entry
));
597 amd_iommu_reset_cmd_buffer(iommu
);
600 static void __init
free_command_buffer(struct amd_iommu
*iommu
)
602 free_pages((unsigned long)iommu
->cmd_buf
, get_order(CMD_BUFFER_SIZE
));
605 /* allocates the memory where the IOMMU will log its events to */
606 static int __init
alloc_event_buffer(struct amd_iommu
*iommu
)
608 iommu
->evt_buf
= (void *)__get_free_pages(GFP_KERNEL
| __GFP_ZERO
,
609 get_order(EVT_BUFFER_SIZE
));
611 return iommu
->evt_buf
? 0 : -ENOMEM
;
614 static void iommu_enable_event_buffer(struct amd_iommu
*iommu
)
618 BUG_ON(iommu
->evt_buf
== NULL
);
620 entry
= (u64
)virt_to_phys(iommu
->evt_buf
) | EVT_LEN_MASK
;
622 memcpy_toio(iommu
->mmio_base
+ MMIO_EVT_BUF_OFFSET
,
623 &entry
, sizeof(entry
));
625 /* set head and tail to zero manually */
626 writel(0x00, iommu
->mmio_base
+ MMIO_EVT_HEAD_OFFSET
);
627 writel(0x00, iommu
->mmio_base
+ MMIO_EVT_TAIL_OFFSET
);
629 iommu_feature_enable(iommu
, CONTROL_EVT_LOG_EN
);
632 static void __init
free_event_buffer(struct amd_iommu
*iommu
)
634 free_pages((unsigned long)iommu
->evt_buf
, get_order(EVT_BUFFER_SIZE
));
637 /* allocates the memory where the IOMMU will log its events to */
638 static int __init
alloc_ppr_log(struct amd_iommu
*iommu
)
640 iommu
->ppr_log
= (void *)__get_free_pages(GFP_KERNEL
| __GFP_ZERO
,
641 get_order(PPR_LOG_SIZE
));
643 return iommu
->ppr_log
? 0 : -ENOMEM
;
646 static void iommu_enable_ppr_log(struct amd_iommu
*iommu
)
650 if (iommu
->ppr_log
== NULL
)
653 entry
= (u64
)virt_to_phys(iommu
->ppr_log
) | PPR_LOG_SIZE_512
;
655 memcpy_toio(iommu
->mmio_base
+ MMIO_PPR_LOG_OFFSET
,
656 &entry
, sizeof(entry
));
658 /* set head and tail to zero manually */
659 writel(0x00, iommu
->mmio_base
+ MMIO_PPR_HEAD_OFFSET
);
660 writel(0x00, iommu
->mmio_base
+ MMIO_PPR_TAIL_OFFSET
);
662 iommu_feature_enable(iommu
, CONTROL_PPFLOG_EN
);
663 iommu_feature_enable(iommu
, CONTROL_PPR_EN
);
666 static void __init
free_ppr_log(struct amd_iommu
*iommu
)
668 if (iommu
->ppr_log
== NULL
)
671 free_pages((unsigned long)iommu
->ppr_log
, get_order(PPR_LOG_SIZE
));
674 static void iommu_enable_gt(struct amd_iommu
*iommu
)
676 if (!iommu_feature(iommu
, FEATURE_GT
))
679 iommu_feature_enable(iommu
, CONTROL_GT_EN
);
682 /* sets a specific bit in the device table entry. */
683 static void set_dev_entry_bit(u16 devid
, u8 bit
)
685 int i
= (bit
>> 6) & 0x03;
686 int _bit
= bit
& 0x3f;
688 amd_iommu_dev_table
[devid
].data
[i
] |= (1UL << _bit
);
691 static int get_dev_entry_bit(u16 devid
, u8 bit
)
693 int i
= (bit
>> 6) & 0x03;
694 int _bit
= bit
& 0x3f;
696 return (amd_iommu_dev_table
[devid
].data
[i
] & (1UL << _bit
)) >> _bit
;
700 void amd_iommu_apply_erratum_63(u16 devid
)
704 sysmgt
= get_dev_entry_bit(devid
, DEV_ENTRY_SYSMGT1
) |
705 (get_dev_entry_bit(devid
, DEV_ENTRY_SYSMGT2
) << 1);
708 set_dev_entry_bit(devid
, DEV_ENTRY_IW
);
711 /* Writes the specific IOMMU for a device into the rlookup table */
712 static void __init
set_iommu_for_device(struct amd_iommu
*iommu
, u16 devid
)
714 amd_iommu_rlookup_table
[devid
] = iommu
;
718 * This function takes the device specific flags read from the ACPI
719 * table and sets up the device table entry with that information
721 static void __init
set_dev_entry_from_acpi(struct amd_iommu
*iommu
,
722 u16 devid
, u32 flags
, u32 ext_flags
)
724 if (flags
& ACPI_DEVFLAG_INITPASS
)
725 set_dev_entry_bit(devid
, DEV_ENTRY_INIT_PASS
);
726 if (flags
& ACPI_DEVFLAG_EXTINT
)
727 set_dev_entry_bit(devid
, DEV_ENTRY_EINT_PASS
);
728 if (flags
& ACPI_DEVFLAG_NMI
)
729 set_dev_entry_bit(devid
, DEV_ENTRY_NMI_PASS
);
730 if (flags
& ACPI_DEVFLAG_SYSMGT1
)
731 set_dev_entry_bit(devid
, DEV_ENTRY_SYSMGT1
);
732 if (flags
& ACPI_DEVFLAG_SYSMGT2
)
733 set_dev_entry_bit(devid
, DEV_ENTRY_SYSMGT2
);
734 if (flags
& ACPI_DEVFLAG_LINT0
)
735 set_dev_entry_bit(devid
, DEV_ENTRY_LINT0_PASS
);
736 if (flags
& ACPI_DEVFLAG_LINT1
)
737 set_dev_entry_bit(devid
, DEV_ENTRY_LINT1_PASS
);
739 amd_iommu_apply_erratum_63(devid
);
741 set_iommu_for_device(iommu
, devid
);
744 static int __init
add_special_device(u8 type
, u8 id
, u16
*devid
, bool cmd_line
)
746 struct devid_map
*entry
;
747 struct list_head
*list
;
749 if (type
== IVHD_SPECIAL_IOAPIC
)
751 else if (type
== IVHD_SPECIAL_HPET
)
756 list_for_each_entry(entry
, list
, list
) {
757 if (!(entry
->id
== id
&& entry
->cmd_line
))
760 pr_info("AMD-Vi: Command-line override present for %s id %d - ignoring\n",
761 type
== IVHD_SPECIAL_IOAPIC
? "IOAPIC" : "HPET", id
);
763 *devid
= entry
->devid
;
768 entry
= kzalloc(sizeof(*entry
), GFP_KERNEL
);
773 entry
->devid
= *devid
;
774 entry
->cmd_line
= cmd_line
;
776 list_add_tail(&entry
->list
, list
);
781 static int __init
add_acpi_hid_device(u8
*hid
, u8
*uid
, u16
*devid
,
784 struct acpihid_map_entry
*entry
;
785 struct list_head
*list
= &acpihid_map
;
787 list_for_each_entry(entry
, list
, list
) {
788 if (strcmp(entry
->hid
, hid
) ||
789 (*uid
&& *entry
->uid
&& strcmp(entry
->uid
, uid
)) ||
793 pr_info("AMD-Vi: Command-line override for hid:%s uid:%s\n",
795 *devid
= entry
->devid
;
799 entry
= kzalloc(sizeof(*entry
), GFP_KERNEL
);
803 memcpy(entry
->uid
, uid
, strlen(uid
));
804 memcpy(entry
->hid
, hid
, strlen(hid
));
805 entry
->devid
= *devid
;
806 entry
->cmd_line
= cmd_line
;
807 entry
->root_devid
= (entry
->devid
& (~0x7));
809 pr_info("AMD-Vi:%s, add hid:%s, uid:%s, rdevid:%d\n",
810 entry
->cmd_line
? "cmd" : "ivrs",
811 entry
->hid
, entry
->uid
, entry
->root_devid
);
813 list_add_tail(&entry
->list
, list
);
817 static int __init
add_early_maps(void)
821 for (i
= 0; i
< early_ioapic_map_size
; ++i
) {
822 ret
= add_special_device(IVHD_SPECIAL_IOAPIC
,
823 early_ioapic_map
[i
].id
,
824 &early_ioapic_map
[i
].devid
,
825 early_ioapic_map
[i
].cmd_line
);
830 for (i
= 0; i
< early_hpet_map_size
; ++i
) {
831 ret
= add_special_device(IVHD_SPECIAL_HPET
,
832 early_hpet_map
[i
].id
,
833 &early_hpet_map
[i
].devid
,
834 early_hpet_map
[i
].cmd_line
);
839 for (i
= 0; i
< early_acpihid_map_size
; ++i
) {
840 ret
= add_acpi_hid_device(early_acpihid_map
[i
].hid
,
841 early_acpihid_map
[i
].uid
,
842 &early_acpihid_map
[i
].devid
,
843 early_acpihid_map
[i
].cmd_line
);
852 * Reads the device exclusion range from ACPI and initializes the IOMMU with
855 static void __init
set_device_exclusion_range(u16 devid
, struct ivmd_header
*m
)
857 struct amd_iommu
*iommu
= amd_iommu_rlookup_table
[devid
];
859 if (!(m
->flags
& IVMD_FLAG_EXCL_RANGE
))
864 * We only can configure exclusion ranges per IOMMU, not
865 * per device. But we can enable the exclusion range per
866 * device. This is done here
868 set_dev_entry_bit(devid
, DEV_ENTRY_EX
);
869 iommu
->exclusion_start
= m
->range_start
;
870 iommu
->exclusion_length
= m
->range_length
;
875 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
876 * initializes the hardware and our data structures with it.
878 static int __init
init_iommu_from_acpi(struct amd_iommu
*iommu
,
879 struct ivhd_header
*h
)
882 u8
*end
= p
, flags
= 0;
883 u16 devid
= 0, devid_start
= 0, devid_to
= 0;
884 u32 dev_i
, ext_flags
= 0;
886 struct ivhd_entry
*e
;
891 ret
= add_early_maps();
896 * First save the recommended feature enable bits from ACPI
898 iommu
->acpi_flags
= h
->flags
;
901 * Done. Now parse the device entries
903 ivhd_size
= get_ivhd_header_size(h
);
905 pr_err("AMD-Vi: Unsupported IVHD type %#x\n", h
->type
);
915 e
= (struct ivhd_entry
*)p
;
919 DUMP_printk(" DEV_ALL\t\t\tflags: %02x\n", e
->flags
);
921 for (dev_i
= 0; dev_i
<= amd_iommu_last_bdf
; ++dev_i
)
922 set_dev_entry_from_acpi(iommu
, dev_i
, e
->flags
, 0);
924 case IVHD_DEV_SELECT
:
926 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
928 PCI_BUS_NUM(e
->devid
),
934 set_dev_entry_from_acpi(iommu
, devid
, e
->flags
, 0);
936 case IVHD_DEV_SELECT_RANGE_START
:
938 DUMP_printk(" DEV_SELECT_RANGE_START\t "
939 "devid: %02x:%02x.%x flags: %02x\n",
940 PCI_BUS_NUM(e
->devid
),
945 devid_start
= e
->devid
;
952 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
953 "flags: %02x devid_to: %02x:%02x.%x\n",
954 PCI_BUS_NUM(e
->devid
),
958 PCI_BUS_NUM(e
->ext
>> 8),
959 PCI_SLOT(e
->ext
>> 8),
960 PCI_FUNC(e
->ext
>> 8));
963 devid_to
= e
->ext
>> 8;
964 set_dev_entry_from_acpi(iommu
, devid
, e
->flags
, 0);
965 set_dev_entry_from_acpi(iommu
, devid_to
, e
->flags
, 0);
966 amd_iommu_alias_table
[devid
] = devid_to
;
968 case IVHD_DEV_ALIAS_RANGE
:
970 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
971 "devid: %02x:%02x.%x flags: %02x "
972 "devid_to: %02x:%02x.%x\n",
973 PCI_BUS_NUM(e
->devid
),
977 PCI_BUS_NUM(e
->ext
>> 8),
978 PCI_SLOT(e
->ext
>> 8),
979 PCI_FUNC(e
->ext
>> 8));
981 devid_start
= e
->devid
;
983 devid_to
= e
->ext
>> 8;
987 case IVHD_DEV_EXT_SELECT
:
989 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
990 "flags: %02x ext: %08x\n",
991 PCI_BUS_NUM(e
->devid
),
997 set_dev_entry_from_acpi(iommu
, devid
, e
->flags
,
1000 case IVHD_DEV_EXT_SELECT_RANGE
:
1002 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
1003 "%02x:%02x.%x flags: %02x ext: %08x\n",
1004 PCI_BUS_NUM(e
->devid
),
1009 devid_start
= e
->devid
;
1014 case IVHD_DEV_RANGE_END
:
1016 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
1017 PCI_BUS_NUM(e
->devid
),
1019 PCI_FUNC(e
->devid
));
1022 for (dev_i
= devid_start
; dev_i
<= devid
; ++dev_i
) {
1024 amd_iommu_alias_table
[dev_i
] = devid_to
;
1025 set_dev_entry_from_acpi(iommu
,
1026 devid_to
, flags
, ext_flags
);
1028 set_dev_entry_from_acpi(iommu
, dev_i
,
1032 case IVHD_DEV_SPECIAL
: {
1038 handle
= e
->ext
& 0xff;
1039 devid
= (e
->ext
>> 8) & 0xffff;
1040 type
= (e
->ext
>> 24) & 0xff;
1042 if (type
== IVHD_SPECIAL_IOAPIC
)
1044 else if (type
== IVHD_SPECIAL_HPET
)
1049 DUMP_printk(" DEV_SPECIAL(%s[%d])\t\tdevid: %02x:%02x.%x\n",
1055 ret
= add_special_device(type
, handle
, &devid
, false);
1060 * add_special_device might update the devid in case a
1061 * command-line override is present. So call
1062 * set_dev_entry_from_acpi after add_special_device.
1064 set_dev_entry_from_acpi(iommu
, devid
, e
->flags
, 0);
1068 case IVHD_DEV_ACPI_HID
: {
1070 u8 hid
[ACPIHID_HID_LEN
] = {0};
1071 u8 uid
[ACPIHID_UID_LEN
] = {0};
1074 if (h
->type
!= 0x40) {
1075 pr_err(FW_BUG
"Invalid IVHD device type %#x\n",
1080 memcpy(hid
, (u8
*)(&e
->ext
), ACPIHID_HID_LEN
- 1);
1081 hid
[ACPIHID_HID_LEN
- 1] = '\0';
1084 pr_err(FW_BUG
"Invalid HID.\n");
1089 case UID_NOT_PRESENT
:
1092 pr_warn(FW_BUG
"Invalid UID length.\n");
1095 case UID_IS_INTEGER
:
1097 sprintf(uid
, "%d", e
->uid
);
1100 case UID_IS_CHARACTER
:
1102 memcpy(uid
, (u8
*)(&e
->uid
), ACPIHID_UID_LEN
- 1);
1103 uid
[ACPIHID_UID_LEN
- 1] = '\0';
1110 DUMP_printk(" DEV_ACPI_HID(%s[%s])\t\tdevid: %02x:%02x.%x\n",
1119 ret
= add_acpi_hid_device(hid
, uid
, &devid
, false);
1124 * add_special_device might update the devid in case a
1125 * command-line override is present. So call
1126 * set_dev_entry_from_acpi after add_special_device.
1128 set_dev_entry_from_acpi(iommu
, devid
, e
->flags
, 0);
1136 p
+= ivhd_entry_length(p
);
1142 static void __init
free_iommu_one(struct amd_iommu
*iommu
)
1144 free_command_buffer(iommu
);
1145 free_event_buffer(iommu
);
1146 free_ppr_log(iommu
);
1147 iommu_unmap_mmio_space(iommu
);
1150 static void __init
free_iommu_all(void)
1152 struct amd_iommu
*iommu
, *next
;
1154 for_each_iommu_safe(iommu
, next
) {
1155 list_del(&iommu
->list
);
1156 free_iommu_one(iommu
);
1162 * Family15h Model 10h-1fh erratum 746 (IOMMU Logging May Stall Translations)
1164 * BIOS should disable L2B micellaneous clock gating by setting
1165 * L2_L2B_CK_GATE_CONTROL[CKGateL2BMiscDisable](D0F2xF4_x90[2]) = 1b
1167 static void amd_iommu_erratum_746_workaround(struct amd_iommu
*iommu
)
1171 if ((boot_cpu_data
.x86
!= 0x15) ||
1172 (boot_cpu_data
.x86_model
< 0x10) ||
1173 (boot_cpu_data
.x86_model
> 0x1f))
1176 pci_write_config_dword(iommu
->dev
, 0xf0, 0x90);
1177 pci_read_config_dword(iommu
->dev
, 0xf4, &value
);
1182 /* Select NB indirect register 0x90 and enable writing */
1183 pci_write_config_dword(iommu
->dev
, 0xf0, 0x90 | (1 << 8));
1185 pci_write_config_dword(iommu
->dev
, 0xf4, value
| 0x4);
1186 pr_info("AMD-Vi: Applying erratum 746 workaround for IOMMU at %s\n",
1187 dev_name(&iommu
->dev
->dev
));
1189 /* Clear the enable writing bit */
1190 pci_write_config_dword(iommu
->dev
, 0xf0, 0x90);
1194 * Family15h Model 30h-3fh (IOMMU Mishandles ATS Write Permission)
1196 * BIOS should enable ATS write permission check by setting
1197 * L2_DEBUG_3[AtsIgnoreIWDis](D0F2xF4_x47[0]) = 1b
1199 static void amd_iommu_ats_write_check_workaround(struct amd_iommu
*iommu
)
1203 if ((boot_cpu_data
.x86
!= 0x15) ||
1204 (boot_cpu_data
.x86_model
< 0x30) ||
1205 (boot_cpu_data
.x86_model
> 0x3f))
1208 /* Test L2_DEBUG_3[AtsIgnoreIWDis] == 1 */
1209 value
= iommu_read_l2(iommu
, 0x47);
1214 /* Set L2_DEBUG_3[AtsIgnoreIWDis] = 1 */
1215 iommu_write_l2(iommu
, 0x47, value
| BIT(0));
1217 pr_info("AMD-Vi: Applying ATS write check workaround for IOMMU at %s\n",
1218 dev_name(&iommu
->dev
->dev
));
1222 * This function clues the initialization function for one IOMMU
1223 * together and also allocates the command buffer and programs the
1224 * hardware. It does NOT enable the IOMMU. This is done afterwards.
1226 static int __init
init_iommu_one(struct amd_iommu
*iommu
, struct ivhd_header
*h
)
1230 spin_lock_init(&iommu
->lock
);
1232 /* Add IOMMU to internal data structures */
1233 list_add_tail(&iommu
->list
, &amd_iommu_list
);
1234 iommu
->index
= amd_iommus_present
++;
1236 if (unlikely(iommu
->index
>= MAX_IOMMUS
)) {
1237 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1241 /* Index is fine - add IOMMU to the array */
1242 amd_iommus
[iommu
->index
] = iommu
;
1245 * Copy data from ACPI table entry to the iommu struct
1247 iommu
->devid
= h
->devid
;
1248 iommu
->cap_ptr
= h
->cap_ptr
;
1249 iommu
->pci_seg
= h
->pci_seg
;
1250 iommu
->mmio_phys
= h
->mmio_phys
;
1254 /* Check if IVHD EFR contains proper max banks/counters */
1255 if ((h
->efr_attr
!= 0) &&
1256 ((h
->efr_attr
& (0xF << 13)) != 0) &&
1257 ((h
->efr_attr
& (0x3F << 17)) != 0))
1258 iommu
->mmio_phys_end
= MMIO_REG_END_OFFSET
;
1260 iommu
->mmio_phys_end
= MMIO_CNTR_CONF_OFFSET
;
1264 if (h
->efr_reg
& (1 << 9))
1265 iommu
->mmio_phys_end
= MMIO_REG_END_OFFSET
;
1267 iommu
->mmio_phys_end
= MMIO_CNTR_CONF_OFFSET
;
1273 iommu
->mmio_base
= iommu_map_mmio_space(iommu
->mmio_phys
,
1274 iommu
->mmio_phys_end
);
1275 if (!iommu
->mmio_base
)
1278 if (alloc_command_buffer(iommu
))
1281 if (alloc_event_buffer(iommu
))
1284 iommu
->int_enabled
= false;
1286 ret
= init_iommu_from_acpi(iommu
, h
);
1290 ret
= amd_iommu_create_irq_domain(iommu
);
1295 * Make sure IOMMU is not considered to translate itself. The IVRS
1296 * table tells us so, but this is a lie!
1298 amd_iommu_rlookup_table
[iommu
->devid
] = NULL
;
1304 * get_highest_supported_ivhd_type - Look up the appropriate IVHD type
1305 * @ivrs Pointer to the IVRS header
1307 * This function search through all IVDB of the maximum supported IVHD
1309 static u8
get_highest_supported_ivhd_type(struct acpi_table_header
*ivrs
)
1311 u8
*base
= (u8
*)ivrs
;
1312 struct ivhd_header
*ivhd
= (struct ivhd_header
*)
1313 (base
+ IVRS_HEADER_LENGTH
);
1314 u8 last_type
= ivhd
->type
;
1315 u16 devid
= ivhd
->devid
;
1317 while (((u8
*)ivhd
- base
< ivrs
->length
) &&
1318 (ivhd
->type
<= ACPI_IVHD_TYPE_MAX_SUPPORTED
)) {
1319 u8
*p
= (u8
*) ivhd
;
1321 if (ivhd
->devid
== devid
)
1322 last_type
= ivhd
->type
;
1323 ivhd
= (struct ivhd_header
*)(p
+ ivhd
->length
);
1330 * Iterates over all IOMMU entries in the ACPI table, allocates the
1331 * IOMMU structure and initializes it with init_iommu_one()
1333 static int __init
init_iommu_all(struct acpi_table_header
*table
)
1335 u8
*p
= (u8
*)table
, *end
= (u8
*)table
;
1336 struct ivhd_header
*h
;
1337 struct amd_iommu
*iommu
;
1340 end
+= table
->length
;
1341 p
+= IVRS_HEADER_LENGTH
;
1344 h
= (struct ivhd_header
*)p
;
1345 if (*p
== amd_iommu_target_ivhd_type
) {
1347 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
1348 "seg: %d flags: %01x info %04x\n",
1349 PCI_BUS_NUM(h
->devid
), PCI_SLOT(h
->devid
),
1350 PCI_FUNC(h
->devid
), h
->cap_ptr
,
1351 h
->pci_seg
, h
->flags
, h
->info
);
1352 DUMP_printk(" mmio-addr: %016llx\n",
1355 iommu
= kzalloc(sizeof(struct amd_iommu
), GFP_KERNEL
);
1359 ret
= init_iommu_one(iommu
, h
);
1372 static void init_iommu_perf_ctr(struct amd_iommu
*iommu
)
1374 u64 val
= 0xabcd, val2
= 0;
1376 if (!iommu_feature(iommu
, FEATURE_PC
))
1379 amd_iommu_pc_present
= true;
1381 /* Check if the performance counters can be written to */
1382 if ((0 != iommu_pc_get_set_reg_val(iommu
, 0, 0, 0, &val
, true)) ||
1383 (0 != iommu_pc_get_set_reg_val(iommu
, 0, 0, 0, &val2
, false)) ||
1385 pr_err("AMD-Vi: Unable to write to IOMMU perf counter.\n");
1386 amd_iommu_pc_present
= false;
1390 pr_info("AMD-Vi: IOMMU performance counters supported\n");
1392 val
= readl(iommu
->mmio_base
+ MMIO_CNTR_CONF_OFFSET
);
1393 iommu
->max_banks
= (u8
) ((val
>> 12) & 0x3f);
1394 iommu
->max_counters
= (u8
) ((val
>> 7) & 0xf);
1397 static ssize_t
amd_iommu_show_cap(struct device
*dev
,
1398 struct device_attribute
*attr
,
1401 struct amd_iommu
*iommu
= dev_get_drvdata(dev
);
1402 return sprintf(buf
, "%x\n", iommu
->cap
);
1404 static DEVICE_ATTR(cap
, S_IRUGO
, amd_iommu_show_cap
, NULL
);
1406 static ssize_t
amd_iommu_show_features(struct device
*dev
,
1407 struct device_attribute
*attr
,
1410 struct amd_iommu
*iommu
= dev_get_drvdata(dev
);
1411 return sprintf(buf
, "%llx\n", iommu
->features
);
1413 static DEVICE_ATTR(features
, S_IRUGO
, amd_iommu_show_features
, NULL
);
1415 static struct attribute
*amd_iommu_attrs
[] = {
1417 &dev_attr_features
.attr
,
1421 static struct attribute_group amd_iommu_group
= {
1422 .name
= "amd-iommu",
1423 .attrs
= amd_iommu_attrs
,
1426 static const struct attribute_group
*amd_iommu_groups
[] = {
1431 static int iommu_init_pci(struct amd_iommu
*iommu
)
1433 int cap_ptr
= iommu
->cap_ptr
;
1434 u32 range
, misc
, low
, high
;
1436 iommu
->dev
= pci_get_bus_and_slot(PCI_BUS_NUM(iommu
->devid
),
1437 iommu
->devid
& 0xff);
1441 /* Prevent binding other PCI device drivers to IOMMU devices */
1442 iommu
->dev
->match_driver
= false;
1444 pci_read_config_dword(iommu
->dev
, cap_ptr
+ MMIO_CAP_HDR_OFFSET
,
1446 pci_read_config_dword(iommu
->dev
, cap_ptr
+ MMIO_RANGE_OFFSET
,
1448 pci_read_config_dword(iommu
->dev
, cap_ptr
+ MMIO_MISC_OFFSET
,
1451 if (!(iommu
->cap
& (1 << IOMMU_CAP_IOTLB
)))
1452 amd_iommu_iotlb_sup
= false;
1454 /* read extended feature bits */
1455 low
= readl(iommu
->mmio_base
+ MMIO_EXT_FEATURES
);
1456 high
= readl(iommu
->mmio_base
+ MMIO_EXT_FEATURES
+ 4);
1458 iommu
->features
= ((u64
)high
<< 32) | low
;
1460 if (iommu_feature(iommu
, FEATURE_GT
)) {
1465 pasmax
= iommu
->features
& FEATURE_PASID_MASK
;
1466 pasmax
>>= FEATURE_PASID_SHIFT
;
1467 max_pasid
= (1 << (pasmax
+ 1)) - 1;
1469 amd_iommu_max_pasid
= min(amd_iommu_max_pasid
, max_pasid
);
1471 BUG_ON(amd_iommu_max_pasid
& ~PASID_MASK
);
1473 glxval
= iommu
->features
& FEATURE_GLXVAL_MASK
;
1474 glxval
>>= FEATURE_GLXVAL_SHIFT
;
1476 if (amd_iommu_max_glx_val
== -1)
1477 amd_iommu_max_glx_val
= glxval
;
1479 amd_iommu_max_glx_val
= min(amd_iommu_max_glx_val
, glxval
);
1482 if (iommu_feature(iommu
, FEATURE_GT
) &&
1483 iommu_feature(iommu
, FEATURE_PPR
)) {
1484 iommu
->is_iommu_v2
= true;
1485 amd_iommu_v2_present
= true;
1488 if (iommu_feature(iommu
, FEATURE_PPR
) && alloc_ppr_log(iommu
))
1491 if (iommu
->cap
& (1UL << IOMMU_CAP_NPCACHE
))
1492 amd_iommu_np_cache
= true;
1494 init_iommu_perf_ctr(iommu
);
1496 if (is_rd890_iommu(iommu
->dev
)) {
1499 iommu
->root_pdev
= pci_get_bus_and_slot(iommu
->dev
->bus
->number
,
1503 * Some rd890 systems may not be fully reconfigured by the
1504 * BIOS, so it's necessary for us to store this information so
1505 * it can be reprogrammed on resume
1507 pci_read_config_dword(iommu
->dev
, iommu
->cap_ptr
+ 4,
1508 &iommu
->stored_addr_lo
);
1509 pci_read_config_dword(iommu
->dev
, iommu
->cap_ptr
+ 8,
1510 &iommu
->stored_addr_hi
);
1512 /* Low bit locks writes to configuration space */
1513 iommu
->stored_addr_lo
&= ~1;
1515 for (i
= 0; i
< 6; i
++)
1516 for (j
= 0; j
< 0x12; j
++)
1517 iommu
->stored_l1
[i
][j
] = iommu_read_l1(iommu
, i
, j
);
1519 for (i
= 0; i
< 0x83; i
++)
1520 iommu
->stored_l2
[i
] = iommu_read_l2(iommu
, i
);
1523 amd_iommu_erratum_746_workaround(iommu
);
1524 amd_iommu_ats_write_check_workaround(iommu
);
1526 iommu
->iommu_dev
= iommu_device_create(&iommu
->dev
->dev
, iommu
,
1527 amd_iommu_groups
, "ivhd%d",
1530 return pci_enable_device(iommu
->dev
);
1533 static void print_iommu_info(void)
1535 static const char * const feat_str
[] = {
1536 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
1537 "IA", "GA", "HE", "PC"
1539 struct amd_iommu
*iommu
;
1541 for_each_iommu(iommu
) {
1544 pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n",
1545 dev_name(&iommu
->dev
->dev
), iommu
->cap_ptr
);
1547 if (iommu
->cap
& (1 << IOMMU_CAP_EFR
)) {
1548 pr_info("AMD-Vi: Extended features: ");
1549 for (i
= 0; i
< ARRAY_SIZE(feat_str
); ++i
) {
1550 if (iommu_feature(iommu
, (1ULL << i
)))
1551 pr_cont(" %s", feat_str
[i
]);
1556 if (irq_remapping_enabled
)
1557 pr_info("AMD-Vi: Interrupt remapping enabled\n");
1560 static int __init
amd_iommu_init_pci(void)
1562 struct amd_iommu
*iommu
;
1565 for_each_iommu(iommu
) {
1566 ret
= iommu_init_pci(iommu
);
1571 init_device_table_dma();
1573 for_each_iommu(iommu
)
1574 iommu_flush_all_caches(iommu
);
1576 ret
= amd_iommu_init_api();
1584 /****************************************************************************
1586 * The following functions initialize the MSI interrupts for all IOMMUs
1587 * in the system. It's a bit challenging because there could be multiple
1588 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1591 ****************************************************************************/
1593 static int iommu_setup_msi(struct amd_iommu
*iommu
)
1597 r
= pci_enable_msi(iommu
->dev
);
1601 r
= request_threaded_irq(iommu
->dev
->irq
,
1602 amd_iommu_int_handler
,
1603 amd_iommu_int_thread
,
1608 pci_disable_msi(iommu
->dev
);
1612 iommu
->int_enabled
= true;
1617 static int iommu_init_msi(struct amd_iommu
*iommu
)
1621 if (iommu
->int_enabled
)
1624 if (iommu
->dev
->msi_cap
)
1625 ret
= iommu_setup_msi(iommu
);
1633 iommu_feature_enable(iommu
, CONTROL_EVT_INT_EN
);
1635 if (iommu
->ppr_log
!= NULL
)
1636 iommu_feature_enable(iommu
, CONTROL_PPFINT_EN
);
1641 /****************************************************************************
1643 * The next functions belong to the third pass of parsing the ACPI
1644 * table. In this last pass the memory mapping requirements are
1645 * gathered (like exclusion and unity mapping ranges).
1647 ****************************************************************************/
1649 static void __init
free_unity_maps(void)
1651 struct unity_map_entry
*entry
, *next
;
1653 list_for_each_entry_safe(entry
, next
, &amd_iommu_unity_map
, list
) {
1654 list_del(&entry
->list
);
1659 /* called when we find an exclusion range definition in ACPI */
1660 static int __init
init_exclusion_range(struct ivmd_header
*m
)
1665 case ACPI_IVMD_TYPE
:
1666 set_device_exclusion_range(m
->devid
, m
);
1668 case ACPI_IVMD_TYPE_ALL
:
1669 for (i
= 0; i
<= amd_iommu_last_bdf
; ++i
)
1670 set_device_exclusion_range(i
, m
);
1672 case ACPI_IVMD_TYPE_RANGE
:
1673 for (i
= m
->devid
; i
<= m
->aux
; ++i
)
1674 set_device_exclusion_range(i
, m
);
1683 /* called for unity map ACPI definition */
1684 static int __init
init_unity_map_range(struct ivmd_header
*m
)
1686 struct unity_map_entry
*e
= NULL
;
1689 e
= kzalloc(sizeof(*e
), GFP_KERNEL
);
1697 case ACPI_IVMD_TYPE
:
1698 s
= "IVMD_TYPEi\t\t\t";
1699 e
->devid_start
= e
->devid_end
= m
->devid
;
1701 case ACPI_IVMD_TYPE_ALL
:
1702 s
= "IVMD_TYPE_ALL\t\t";
1704 e
->devid_end
= amd_iommu_last_bdf
;
1706 case ACPI_IVMD_TYPE_RANGE
:
1707 s
= "IVMD_TYPE_RANGE\t\t";
1708 e
->devid_start
= m
->devid
;
1709 e
->devid_end
= m
->aux
;
1712 e
->address_start
= PAGE_ALIGN(m
->range_start
);
1713 e
->address_end
= e
->address_start
+ PAGE_ALIGN(m
->range_length
);
1714 e
->prot
= m
->flags
>> 1;
1716 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1717 " range_start: %016llx range_end: %016llx flags: %x\n", s
,
1718 PCI_BUS_NUM(e
->devid_start
), PCI_SLOT(e
->devid_start
),
1719 PCI_FUNC(e
->devid_start
), PCI_BUS_NUM(e
->devid_end
),
1720 PCI_SLOT(e
->devid_end
), PCI_FUNC(e
->devid_end
),
1721 e
->address_start
, e
->address_end
, m
->flags
);
1723 list_add_tail(&e
->list
, &amd_iommu_unity_map
);
1728 /* iterates over all memory definitions we find in the ACPI table */
1729 static int __init
init_memory_definitions(struct acpi_table_header
*table
)
1731 u8
*p
= (u8
*)table
, *end
= (u8
*)table
;
1732 struct ivmd_header
*m
;
1734 end
+= table
->length
;
1735 p
+= IVRS_HEADER_LENGTH
;
1738 m
= (struct ivmd_header
*)p
;
1739 if (m
->flags
& IVMD_FLAG_EXCL_RANGE
)
1740 init_exclusion_range(m
);
1741 else if (m
->flags
& IVMD_FLAG_UNITY_MAP
)
1742 init_unity_map_range(m
);
1751 * Init the device table to not allow DMA access for devices and
1752 * suppress all page faults
1754 static void init_device_table_dma(void)
1758 for (devid
= 0; devid
<= amd_iommu_last_bdf
; ++devid
) {
1759 set_dev_entry_bit(devid
, DEV_ENTRY_VALID
);
1760 set_dev_entry_bit(devid
, DEV_ENTRY_TRANSLATION
);
1764 static void __init
uninit_device_table_dma(void)
1768 for (devid
= 0; devid
<= amd_iommu_last_bdf
; ++devid
) {
1769 amd_iommu_dev_table
[devid
].data
[0] = 0ULL;
1770 amd_iommu_dev_table
[devid
].data
[1] = 0ULL;
1774 static void init_device_table(void)
1778 if (!amd_iommu_irq_remap
)
1781 for (devid
= 0; devid
<= amd_iommu_last_bdf
; ++devid
)
1782 set_dev_entry_bit(devid
, DEV_ENTRY_IRQ_TBL_EN
);
1785 static void iommu_init_flags(struct amd_iommu
*iommu
)
1787 iommu
->acpi_flags
& IVHD_FLAG_HT_TUN_EN_MASK
?
1788 iommu_feature_enable(iommu
, CONTROL_HT_TUN_EN
) :
1789 iommu_feature_disable(iommu
, CONTROL_HT_TUN_EN
);
1791 iommu
->acpi_flags
& IVHD_FLAG_PASSPW_EN_MASK
?
1792 iommu_feature_enable(iommu
, CONTROL_PASSPW_EN
) :
1793 iommu_feature_disable(iommu
, CONTROL_PASSPW_EN
);
1795 iommu
->acpi_flags
& IVHD_FLAG_RESPASSPW_EN_MASK
?
1796 iommu_feature_enable(iommu
, CONTROL_RESPASSPW_EN
) :
1797 iommu_feature_disable(iommu
, CONTROL_RESPASSPW_EN
);
1799 iommu
->acpi_flags
& IVHD_FLAG_ISOC_EN_MASK
?
1800 iommu_feature_enable(iommu
, CONTROL_ISOC_EN
) :
1801 iommu_feature_disable(iommu
, CONTROL_ISOC_EN
);
1804 * make IOMMU memory accesses cache coherent
1806 iommu_feature_enable(iommu
, CONTROL_COHERENT_EN
);
1808 /* Set IOTLB invalidation timeout to 1s */
1809 iommu_set_inv_tlb_timeout(iommu
, CTRL_INV_TO_1S
);
1812 static void iommu_apply_resume_quirks(struct amd_iommu
*iommu
)
1815 u32 ioc_feature_control
;
1816 struct pci_dev
*pdev
= iommu
->root_pdev
;
1818 /* RD890 BIOSes may not have completely reconfigured the iommu */
1819 if (!is_rd890_iommu(iommu
->dev
) || !pdev
)
1823 * First, we need to ensure that the iommu is enabled. This is
1824 * controlled by a register in the northbridge
1827 /* Select Northbridge indirect register 0x75 and enable writing */
1828 pci_write_config_dword(pdev
, 0x60, 0x75 | (1 << 7));
1829 pci_read_config_dword(pdev
, 0x64, &ioc_feature_control
);
1831 /* Enable the iommu */
1832 if (!(ioc_feature_control
& 0x1))
1833 pci_write_config_dword(pdev
, 0x64, ioc_feature_control
| 1);
1835 /* Restore the iommu BAR */
1836 pci_write_config_dword(iommu
->dev
, iommu
->cap_ptr
+ 4,
1837 iommu
->stored_addr_lo
);
1838 pci_write_config_dword(iommu
->dev
, iommu
->cap_ptr
+ 8,
1839 iommu
->stored_addr_hi
);
1841 /* Restore the l1 indirect regs for each of the 6 l1s */
1842 for (i
= 0; i
< 6; i
++)
1843 for (j
= 0; j
< 0x12; j
++)
1844 iommu_write_l1(iommu
, i
, j
, iommu
->stored_l1
[i
][j
]);
1846 /* Restore the l2 indirect regs */
1847 for (i
= 0; i
< 0x83; i
++)
1848 iommu_write_l2(iommu
, i
, iommu
->stored_l2
[i
]);
1850 /* Lock PCI setup registers */
1851 pci_write_config_dword(iommu
->dev
, iommu
->cap_ptr
+ 4,
1852 iommu
->stored_addr_lo
| 1);
1856 * This function finally enables all IOMMUs found in the system after
1857 * they have been initialized
1859 static void early_enable_iommus(void)
1861 struct amd_iommu
*iommu
;
1863 for_each_iommu(iommu
) {
1864 iommu_disable(iommu
);
1865 iommu_init_flags(iommu
);
1866 iommu_set_device_table(iommu
);
1867 iommu_enable_command_buffer(iommu
);
1868 iommu_enable_event_buffer(iommu
);
1869 iommu_set_exclusion_range(iommu
);
1870 iommu_enable(iommu
);
1871 iommu_flush_all_caches(iommu
);
1875 static void enable_iommus_v2(void)
1877 struct amd_iommu
*iommu
;
1879 for_each_iommu(iommu
) {
1880 iommu_enable_ppr_log(iommu
);
1881 iommu_enable_gt(iommu
);
1885 static void enable_iommus(void)
1887 early_enable_iommus();
1892 static void disable_iommus(void)
1894 struct amd_iommu
*iommu
;
1896 for_each_iommu(iommu
)
1897 iommu_disable(iommu
);
1901 * Suspend/Resume support
1902 * disable suspend until real resume implemented
1905 static void amd_iommu_resume(void)
1907 struct amd_iommu
*iommu
;
1909 for_each_iommu(iommu
)
1910 iommu_apply_resume_quirks(iommu
);
1912 /* re-load the hardware */
1915 amd_iommu_enable_interrupts();
1918 static int amd_iommu_suspend(void)
1920 /* disable IOMMUs to go out of the way for BIOS */
1926 static struct syscore_ops amd_iommu_syscore_ops
= {
1927 .suspend
= amd_iommu_suspend
,
1928 .resume
= amd_iommu_resume
,
1931 static void __init
free_on_init_error(void)
1933 free_pages((unsigned long)irq_lookup_table
,
1934 get_order(rlookup_table_size
));
1936 kmem_cache_destroy(amd_iommu_irq_cache
);
1937 amd_iommu_irq_cache
= NULL
;
1939 free_pages((unsigned long)amd_iommu_rlookup_table
,
1940 get_order(rlookup_table_size
));
1942 free_pages((unsigned long)amd_iommu_alias_table
,
1943 get_order(alias_table_size
));
1945 free_pages((unsigned long)amd_iommu_dev_table
,
1946 get_order(dev_table_size
));
1950 #ifdef CONFIG_GART_IOMMU
1952 * We failed to initialize the AMD IOMMU - try fallback to GART
1960 /* SB IOAPIC is always on this device in AMD systems */
1961 #define IOAPIC_SB_DEVID ((0x00 << 8) | PCI_DEVFN(0x14, 0))
1963 static bool __init
check_ioapic_information(void)
1965 const char *fw_bug
= FW_BUG
;
1966 bool ret
, has_sb_ioapic
;
1969 has_sb_ioapic
= false;
1973 * If we have map overrides on the kernel command line the
1974 * messages in this function might not describe firmware bugs
1975 * anymore - so be careful
1980 for (idx
= 0; idx
< nr_ioapics
; idx
++) {
1981 int devid
, id
= mpc_ioapic_id(idx
);
1983 devid
= get_ioapic_devid(id
);
1985 pr_err("%sAMD-Vi: IOAPIC[%d] not in IVRS table\n",
1988 } else if (devid
== IOAPIC_SB_DEVID
) {
1989 has_sb_ioapic
= true;
1994 if (!has_sb_ioapic
) {
1996 * We expect the SB IOAPIC to be listed in the IVRS
1997 * table. The system timer is connected to the SB IOAPIC
1998 * and if we don't have it in the list the system will
1999 * panic at boot time. This situation usually happens
2000 * when the BIOS is buggy and provides us the wrong
2001 * device id for the IOAPIC in the system.
2003 pr_err("%sAMD-Vi: No southbridge IOAPIC found\n", fw_bug
);
2007 pr_err("AMD-Vi: Disabling interrupt remapping\n");
2012 static void __init
free_dma_resources(void)
2014 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap
,
2015 get_order(MAX_DOMAIN_ID
/8));
2021 * This is the hardware init function for AMD IOMMU in the system.
2022 * This function is called either from amd_iommu_init or from the interrupt
2023 * remapping setup code.
2025 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
2028 * 1 pass) Discover the most comprehensive IVHD type to use.
2030 * 2 pass) Find the highest PCI device id the driver has to handle.
2031 * Upon this information the size of the data structures is
2032 * determined that needs to be allocated.
2034 * 3 pass) Initialize the data structures just allocated with the
2035 * information in the ACPI table about available AMD IOMMUs
2036 * in the system. It also maps the PCI devices in the
2037 * system to specific IOMMUs
2039 * 4 pass) After the basic data structures are allocated and
2040 * initialized we update them with information about memory
2041 * remapping requirements parsed out of the ACPI table in
2044 * After everything is set up the IOMMUs are enabled and the necessary
2045 * hotplug and suspend notifiers are registered.
2047 static int __init
early_amd_iommu_init(void)
2049 struct acpi_table_header
*ivrs_base
;
2050 acpi_size ivrs_size
;
2054 if (!amd_iommu_detected
)
2057 status
= acpi_get_table_with_size("IVRS", 0, &ivrs_base
, &ivrs_size
);
2058 if (status
== AE_NOT_FOUND
)
2060 else if (ACPI_FAILURE(status
)) {
2061 const char *err
= acpi_format_exception(status
);
2062 pr_err("AMD-Vi: IVRS table error: %s\n", err
);
2067 * Validate checksum here so we don't need to do it when
2068 * we actually parse the table
2070 ret
= check_ivrs_checksum(ivrs_base
);
2074 amd_iommu_target_ivhd_type
= get_highest_supported_ivhd_type(ivrs_base
);
2075 DUMP_printk("Using IVHD type %#x\n", amd_iommu_target_ivhd_type
);
2078 * First parse ACPI tables to find the largest Bus/Dev/Func
2079 * we need to handle. Upon this information the shared data
2080 * structures for the IOMMUs in the system will be allocated
2082 ret
= find_last_devid_acpi(ivrs_base
);
2086 dev_table_size
= tbl_size(DEV_TABLE_ENTRY_SIZE
);
2087 alias_table_size
= tbl_size(ALIAS_TABLE_ENTRY_SIZE
);
2088 rlookup_table_size
= tbl_size(RLOOKUP_TABLE_ENTRY_SIZE
);
2090 /* Device table - directly used by all IOMMUs */
2092 amd_iommu_dev_table
= (void *)__get_free_pages(GFP_KERNEL
| __GFP_ZERO
,
2093 get_order(dev_table_size
));
2094 if (amd_iommu_dev_table
== NULL
)
2098 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
2099 * IOMMU see for that device
2101 amd_iommu_alias_table
= (void *)__get_free_pages(GFP_KERNEL
,
2102 get_order(alias_table_size
));
2103 if (amd_iommu_alias_table
== NULL
)
2106 /* IOMMU rlookup table - find the IOMMU for a specific device */
2107 amd_iommu_rlookup_table
= (void *)__get_free_pages(
2108 GFP_KERNEL
| __GFP_ZERO
,
2109 get_order(rlookup_table_size
));
2110 if (amd_iommu_rlookup_table
== NULL
)
2113 amd_iommu_pd_alloc_bitmap
= (void *)__get_free_pages(
2114 GFP_KERNEL
| __GFP_ZERO
,
2115 get_order(MAX_DOMAIN_ID
/8));
2116 if (amd_iommu_pd_alloc_bitmap
== NULL
)
2120 * let all alias entries point to itself
2122 for (i
= 0; i
<= amd_iommu_last_bdf
; ++i
)
2123 amd_iommu_alias_table
[i
] = i
;
2126 * never allocate domain 0 because its used as the non-allocated and
2127 * error value placeholder
2129 amd_iommu_pd_alloc_bitmap
[0] = 1;
2131 spin_lock_init(&amd_iommu_pd_lock
);
2134 * now the data structures are allocated and basically initialized
2135 * start the real acpi table scan
2137 ret
= init_iommu_all(ivrs_base
);
2141 if (amd_iommu_irq_remap
)
2142 amd_iommu_irq_remap
= check_ioapic_information();
2144 if (amd_iommu_irq_remap
) {
2146 * Interrupt remapping enabled, create kmem_cache for the
2150 amd_iommu_irq_cache
= kmem_cache_create("irq_remap_cache",
2151 MAX_IRQS_PER_TABLE
* sizeof(u32
),
2152 IRQ_TABLE_ALIGNMENT
,
2154 if (!amd_iommu_irq_cache
)
2157 irq_lookup_table
= (void *)__get_free_pages(
2158 GFP_KERNEL
| __GFP_ZERO
,
2159 get_order(rlookup_table_size
));
2160 if (!irq_lookup_table
)
2164 ret
= init_memory_definitions(ivrs_base
);
2168 /* init the device table */
2169 init_device_table();
2172 /* Don't leak any ACPI memory */
2173 early_acpi_os_unmap_memory((char __iomem
*)ivrs_base
, ivrs_size
);
2179 static int amd_iommu_enable_interrupts(void)
2181 struct amd_iommu
*iommu
;
2184 for_each_iommu(iommu
) {
2185 ret
= iommu_init_msi(iommu
);
2194 static bool detect_ivrs(void)
2196 struct acpi_table_header
*ivrs_base
;
2197 acpi_size ivrs_size
;
2200 status
= acpi_get_table_with_size("IVRS", 0, &ivrs_base
, &ivrs_size
);
2201 if (status
== AE_NOT_FOUND
)
2203 else if (ACPI_FAILURE(status
)) {
2204 const char *err
= acpi_format_exception(status
);
2205 pr_err("AMD-Vi: IVRS table error: %s\n", err
);
2209 early_acpi_os_unmap_memory((char __iomem
*)ivrs_base
, ivrs_size
);
2211 /* Make sure ACS will be enabled during PCI probe */
2217 /****************************************************************************
2219 * AMD IOMMU Initialization State Machine
2221 ****************************************************************************/
2223 static int __init
state_next(void)
2227 switch (init_state
) {
2228 case IOMMU_START_STATE
:
2229 if (!detect_ivrs()) {
2230 init_state
= IOMMU_NOT_FOUND
;
2233 init_state
= IOMMU_IVRS_DETECTED
;
2236 case IOMMU_IVRS_DETECTED
:
2237 ret
= early_amd_iommu_init();
2238 init_state
= ret
? IOMMU_INIT_ERROR
: IOMMU_ACPI_FINISHED
;
2240 case IOMMU_ACPI_FINISHED
:
2241 early_enable_iommus();
2242 register_syscore_ops(&amd_iommu_syscore_ops
);
2243 x86_platform
.iommu_shutdown
= disable_iommus
;
2244 init_state
= IOMMU_ENABLED
;
2247 ret
= amd_iommu_init_pci();
2248 init_state
= ret
? IOMMU_INIT_ERROR
: IOMMU_PCI_INIT
;
2251 case IOMMU_PCI_INIT
:
2252 ret
= amd_iommu_enable_interrupts();
2253 init_state
= ret
? IOMMU_INIT_ERROR
: IOMMU_INTERRUPTS_EN
;
2255 case IOMMU_INTERRUPTS_EN
:
2256 ret
= amd_iommu_init_dma_ops();
2257 init_state
= ret
? IOMMU_INIT_ERROR
: IOMMU_DMA_OPS
;
2260 init_state
= IOMMU_INITIALIZED
;
2262 case IOMMU_INITIALIZED
:
2265 case IOMMU_NOT_FOUND
:
2266 case IOMMU_INIT_ERROR
:
2267 /* Error states => do nothing */
2278 static int __init
iommu_go_to_state(enum iommu_init_state state
)
2282 while (init_state
!= state
) {
2284 if (init_state
== IOMMU_NOT_FOUND
||
2285 init_state
== IOMMU_INIT_ERROR
)
2292 #ifdef CONFIG_IRQ_REMAP
2293 int __init
amd_iommu_prepare(void)
2297 amd_iommu_irq_remap
= true;
2299 ret
= iommu_go_to_state(IOMMU_ACPI_FINISHED
);
2302 return amd_iommu_irq_remap
? 0 : -ENODEV
;
2305 int __init
amd_iommu_enable(void)
2309 ret
= iommu_go_to_state(IOMMU_ENABLED
);
2313 irq_remapping_enabled
= 1;
2318 void amd_iommu_disable(void)
2320 amd_iommu_suspend();
2323 int amd_iommu_reenable(int mode
)
2330 int __init
amd_iommu_enable_faulting(void)
2332 /* We enable MSI later when PCI is initialized */
2338 * This is the core init function for AMD IOMMU hardware in the system.
2339 * This function is called from the generic x86 DMA layer initialization
2342 static int __init
amd_iommu_init(void)
2346 ret
= iommu_go_to_state(IOMMU_INITIALIZED
);
2348 free_dma_resources();
2349 if (!irq_remapping_enabled
) {
2351 free_on_init_error();
2353 struct amd_iommu
*iommu
;
2355 uninit_device_table_dma();
2356 for_each_iommu(iommu
)
2357 iommu_flush_all_caches(iommu
);
2364 /****************************************************************************
2366 * Early detect code. This code runs at IOMMU detection time in the DMA
2367 * layer. It just looks if there is an IVRS ACPI table to detect AMD
2370 ****************************************************************************/
2371 int __init
amd_iommu_detect(void)
2375 if (no_iommu
|| (iommu_detected
&& !gart_iommu_aperture
))
2378 if (amd_iommu_disabled
)
2381 ret
= iommu_go_to_state(IOMMU_IVRS_DETECTED
);
2385 amd_iommu_detected
= true;
2387 x86_init
.iommu
.iommu_init
= amd_iommu_init
;
2392 /****************************************************************************
2394 * Parsing functions for the AMD IOMMU specific kernel command line
2397 ****************************************************************************/
2399 static int __init
parse_amd_iommu_dump(char *str
)
2401 amd_iommu_dump
= true;
2406 static int __init
parse_amd_iommu_options(char *str
)
2408 for (; *str
; ++str
) {
2409 if (strncmp(str
, "fullflush", 9) == 0)
2410 amd_iommu_unmap_flush
= true;
2411 if (strncmp(str
, "off", 3) == 0)
2412 amd_iommu_disabled
= true;
2413 if (strncmp(str
, "force_isolation", 15) == 0)
2414 amd_iommu_force_isolation
= true;
2420 static int __init
parse_ivrs_ioapic(char *str
)
2422 unsigned int bus
, dev
, fn
;
2426 ret
= sscanf(str
, "[%d]=%x:%x.%x", &id
, &bus
, &dev
, &fn
);
2429 pr_err("AMD-Vi: Invalid command line: ivrs_ioapic%s\n", str
);
2433 if (early_ioapic_map_size
== EARLY_MAP_SIZE
) {
2434 pr_err("AMD-Vi: Early IOAPIC map overflow - ignoring ivrs_ioapic%s\n",
2439 devid
= ((bus
& 0xff) << 8) | ((dev
& 0x1f) << 3) | (fn
& 0x7);
2441 cmdline_maps
= true;
2442 i
= early_ioapic_map_size
++;
2443 early_ioapic_map
[i
].id
= id
;
2444 early_ioapic_map
[i
].devid
= devid
;
2445 early_ioapic_map
[i
].cmd_line
= true;
2450 static int __init
parse_ivrs_hpet(char *str
)
2452 unsigned int bus
, dev
, fn
;
2456 ret
= sscanf(str
, "[%d]=%x:%x.%x", &id
, &bus
, &dev
, &fn
);
2459 pr_err("AMD-Vi: Invalid command line: ivrs_hpet%s\n", str
);
2463 if (early_hpet_map_size
== EARLY_MAP_SIZE
) {
2464 pr_err("AMD-Vi: Early HPET map overflow - ignoring ivrs_hpet%s\n",
2469 devid
= ((bus
& 0xff) << 8) | ((dev
& 0x1f) << 3) | (fn
& 0x7);
2471 cmdline_maps
= true;
2472 i
= early_hpet_map_size
++;
2473 early_hpet_map
[i
].id
= id
;
2474 early_hpet_map
[i
].devid
= devid
;
2475 early_hpet_map
[i
].cmd_line
= true;
2480 static int __init
parse_ivrs_acpihid(char *str
)
2483 char *hid
, *uid
, *p
;
2484 char acpiid
[ACPIHID_UID_LEN
+ ACPIHID_HID_LEN
] = {0};
2487 ret
= sscanf(str
, "[%x:%x.%x]=%s", &bus
, &dev
, &fn
, acpiid
);
2489 pr_err("AMD-Vi: Invalid command line: ivrs_acpihid(%s)\n", str
);
2494 hid
= strsep(&p
, ":");
2497 if (!hid
|| !(*hid
) || !uid
) {
2498 pr_err("AMD-Vi: Invalid command line: hid or uid\n");
2502 i
= early_acpihid_map_size
++;
2503 memcpy(early_acpihid_map
[i
].hid
, hid
, strlen(hid
));
2504 memcpy(early_acpihid_map
[i
].uid
, uid
, strlen(uid
));
2505 early_acpihid_map
[i
].devid
=
2506 ((bus
& 0xff) << 8) | ((dev
& 0x1f) << 3) | (fn
& 0x7);
2507 early_acpihid_map
[i
].cmd_line
= true;
2512 __setup("amd_iommu_dump", parse_amd_iommu_dump
);
2513 __setup("amd_iommu=", parse_amd_iommu_options
);
2514 __setup("ivrs_ioapic", parse_ivrs_ioapic
);
2515 __setup("ivrs_hpet", parse_ivrs_hpet
);
2516 __setup("ivrs_acpihid", parse_ivrs_acpihid
);
2518 IOMMU_INIT_FINISH(amd_iommu_detect
,
2519 gart_iommu_hole_init
,
2523 bool amd_iommu_v2_supported(void)
2525 return amd_iommu_v2_present
;
2527 EXPORT_SYMBOL(amd_iommu_v2_supported
);
2529 /****************************************************************************
2531 * IOMMU EFR Performance Counter support functionality. This code allows
2532 * access to the IOMMU PC functionality.
2534 ****************************************************************************/
2536 u8
amd_iommu_pc_get_max_banks(u16 devid
)
2538 struct amd_iommu
*iommu
;
2541 /* locate the iommu governing the devid */
2542 iommu
= amd_iommu_rlookup_table
[devid
];
2544 ret
= iommu
->max_banks
;
2548 EXPORT_SYMBOL(amd_iommu_pc_get_max_banks
);
2550 bool amd_iommu_pc_supported(void)
2552 return amd_iommu_pc_present
;
2554 EXPORT_SYMBOL(amd_iommu_pc_supported
);
2556 u8
amd_iommu_pc_get_max_counters(u16 devid
)
2558 struct amd_iommu
*iommu
;
2561 /* locate the iommu governing the devid */
2562 iommu
= amd_iommu_rlookup_table
[devid
];
2564 ret
= iommu
->max_counters
;
2568 EXPORT_SYMBOL(amd_iommu_pc_get_max_counters
);
2570 static int iommu_pc_get_set_reg_val(struct amd_iommu
*iommu
,
2571 u8 bank
, u8 cntr
, u8 fxn
,
2572 u64
*value
, bool is_write
)
2577 /* Check for valid iommu and pc register indexing */
2578 if (WARN_ON((fxn
> 0x28) || (fxn
& 7)))
2581 offset
= (u32
)(((0x40|bank
) << 12) | (cntr
<< 8) | fxn
);
2583 /* Limit the offset to the hw defined mmio region aperture */
2584 max_offset_lim
= (u32
)(((0x40|iommu
->max_banks
) << 12) |
2585 (iommu
->max_counters
<< 8) | 0x28);
2586 if ((offset
< MMIO_CNTR_REG_OFFSET
) ||
2587 (offset
> max_offset_lim
))
2591 writel((u32
)*value
, iommu
->mmio_base
+ offset
);
2592 writel((*value
>> 32), iommu
->mmio_base
+ offset
+ 4);
2594 *value
= readl(iommu
->mmio_base
+ offset
+ 4);
2596 *value
= readl(iommu
->mmio_base
+ offset
);
2601 EXPORT_SYMBOL(amd_iommu_pc_get_set_reg_val
);
2603 int amd_iommu_pc_get_set_reg_val(u16 devid
, u8 bank
, u8 cntr
, u8 fxn
,
2604 u64
*value
, bool is_write
)
2606 struct amd_iommu
*iommu
= amd_iommu_rlookup_table
[devid
];
2608 /* Make sure the IOMMU PC resource is available */
2609 if (!amd_iommu_pc_present
|| iommu
== NULL
)
2612 return iommu_pc_get_set_reg_val(iommu
, bank
, cntr
, fxn
,