posix-clock: Fix return code on the poll method's error path
[linux/fpc-iii.git] / drivers / gpu / drm / nouveau / nvkm / engine / gr / nv35.c
blob740df0f52c38882bb808a7fba19edb6f4dfed5d8
1 #include "nv20.h"
2 #include "regs.h"
4 #include <core/gpuobj.h>
5 #include <engine/fifo.h>
6 #include <engine/fifo/chan.h>
8 /*******************************************************************************
9 * PGRAPH context
10 ******************************************************************************/
12 static const struct nvkm_object_func
13 nv35_gr_chan = {
14 .dtor = nv20_gr_chan_dtor,
15 .init = nv20_gr_chan_init,
16 .fini = nv20_gr_chan_fini,
19 static int
20 nv35_gr_chan_new(struct nvkm_gr *base, struct nvkm_fifo_chan *fifoch,
21 const struct nvkm_oclass *oclass, struct nvkm_object **pobject)
23 struct nv20_gr *gr = nv20_gr(base);
24 struct nv20_gr_chan *chan;
25 int ret, i;
27 if (!(chan = kzalloc(sizeof(*chan), GFP_KERNEL)))
28 return -ENOMEM;
29 nvkm_object_ctor(&nv35_gr_chan, oclass, &chan->object);
30 chan->gr = gr;
31 chan->chid = fifoch->chid;
32 *pobject = &chan->object;
34 ret = nvkm_memory_new(gr->base.engine.subdev.device,
35 NVKM_MEM_TARGET_INST, 0x577c, 16, true,
36 &chan->inst);
37 if (ret)
38 return ret;
40 nvkm_kmap(chan->inst);
41 nvkm_wo32(chan->inst, 0x0028, 0x00000001 | (chan->chid << 24));
42 nvkm_wo32(chan->inst, 0x040c, 0x00000101);
43 nvkm_wo32(chan->inst, 0x0420, 0x00000111);
44 nvkm_wo32(chan->inst, 0x0424, 0x00000060);
45 nvkm_wo32(chan->inst, 0x0440, 0x00000080);
46 nvkm_wo32(chan->inst, 0x0444, 0xffff0000);
47 nvkm_wo32(chan->inst, 0x0448, 0x00000001);
48 nvkm_wo32(chan->inst, 0x045c, 0x44400000);
49 nvkm_wo32(chan->inst, 0x0488, 0xffff0000);
50 for (i = 0x04dc; i < 0x04e4; i += 4)
51 nvkm_wo32(chan->inst, i, 0x0fff0000);
52 nvkm_wo32(chan->inst, 0x04e8, 0x00011100);
53 for (i = 0x0504; i < 0x0544; i += 4)
54 nvkm_wo32(chan->inst, i, 0x07ff0000);
55 nvkm_wo32(chan->inst, 0x054c, 0x4b7fffff);
56 nvkm_wo32(chan->inst, 0x0588, 0x00000080);
57 nvkm_wo32(chan->inst, 0x058c, 0x30201000);
58 nvkm_wo32(chan->inst, 0x0590, 0x70605040);
59 nvkm_wo32(chan->inst, 0x0594, 0xb8a89888);
60 nvkm_wo32(chan->inst, 0x0598, 0xf8e8d8c8);
61 nvkm_wo32(chan->inst, 0x05ac, 0xb0000000);
62 for (i = 0x0604; i < 0x0644; i += 4)
63 nvkm_wo32(chan->inst, i, 0x00010588);
64 for (i = 0x0644; i < 0x0684; i += 4)
65 nvkm_wo32(chan->inst, i, 0x00030303);
66 for (i = 0x06c4; i < 0x0704; i += 4)
67 nvkm_wo32(chan->inst, i, 0x0008aae4);
68 for (i = 0x0704; i < 0x0744; i += 4)
69 nvkm_wo32(chan->inst, i, 0x01012000);
70 for (i = 0x0744; i < 0x0784; i += 4)
71 nvkm_wo32(chan->inst, i, 0x00080008);
72 nvkm_wo32(chan->inst, 0x0860, 0x00040000);
73 nvkm_wo32(chan->inst, 0x0864, 0x00010000);
74 for (i = 0x0868; i < 0x0878; i += 4)
75 nvkm_wo32(chan->inst, i, 0x00040004);
76 for (i = 0x1f1c; i <= 0x308c ; i += 16) {
77 nvkm_wo32(chan->inst, i + 0, 0x10700ff9);
78 nvkm_wo32(chan->inst, i + 4, 0x0436086c);
79 nvkm_wo32(chan->inst, i + 8, 0x000c001b);
81 for (i = 0x30bc; i < 0x30cc; i += 4)
82 nvkm_wo32(chan->inst, i, 0x0000ffff);
83 nvkm_wo32(chan->inst, 0x3450, 0x3f800000);
84 nvkm_wo32(chan->inst, 0x380c, 0x3f800000);
85 nvkm_wo32(chan->inst, 0x3820, 0x3f800000);
86 nvkm_wo32(chan->inst, 0x384c, 0x40000000);
87 nvkm_wo32(chan->inst, 0x3850, 0x3f800000);
88 nvkm_wo32(chan->inst, 0x3854, 0x3f000000);
89 nvkm_wo32(chan->inst, 0x385c, 0x40000000);
90 nvkm_wo32(chan->inst, 0x3860, 0x3f800000);
91 nvkm_wo32(chan->inst, 0x3868, 0xbf800000);
92 nvkm_wo32(chan->inst, 0x3870, 0xbf800000);
93 nvkm_done(chan->inst);
94 return 0;
97 /*******************************************************************************
98 * PGRAPH engine/subdev functions
99 ******************************************************************************/
101 static const struct nvkm_gr_func
102 nv35_gr = {
103 .dtor = nv20_gr_dtor,
104 .oneinit = nv20_gr_oneinit,
105 .init = nv30_gr_init,
106 .intr = nv20_gr_intr,
107 .tile = nv20_gr_tile,
108 .chan_new = nv35_gr_chan_new,
109 .sclass = {
110 { -1, -1, 0x0012, &nv04_gr_object }, /* beta1 */
111 { -1, -1, 0x0019, &nv04_gr_object }, /* clip */
112 { -1, -1, 0x0030, &nv04_gr_object }, /* null */
113 { -1, -1, 0x0039, &nv04_gr_object }, /* m2mf */
114 { -1, -1, 0x0043, &nv04_gr_object }, /* rop */
115 { -1, -1, 0x0044, &nv04_gr_object }, /* patt */
116 { -1, -1, 0x004a, &nv04_gr_object }, /* gdi */
117 { -1, -1, 0x0062, &nv04_gr_object }, /* surf2d */
118 { -1, -1, 0x0072, &nv04_gr_object }, /* beta4 */
119 { -1, -1, 0x0089, &nv04_gr_object }, /* sifm */
120 { -1, -1, 0x008a, &nv04_gr_object }, /* ifc */
121 { -1, -1, 0x009f, &nv04_gr_object }, /* imageblit */
122 { -1, -1, 0x0362, &nv04_gr_object }, /* surf2d (nv30) */
123 { -1, -1, 0x0389, &nv04_gr_object }, /* sifm (nv30) */
124 { -1, -1, 0x038a, &nv04_gr_object }, /* ifc (nv30) */
125 { -1, -1, 0x039e, &nv04_gr_object }, /* swzsurf (nv30) */
126 { -1, -1, 0x0497, &nv04_gr_object }, /* rankine */
132 nv35_gr_new(struct nvkm_device *device, int index, struct nvkm_gr **pgr)
134 return nv20_gr_new_(&nv35_gr, device, index, pgr);