2 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
8 * Interrupt architecture for the GIC:
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
15 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
23 #include <linux/init.h>
24 #include <linux/kernel.h>
25 #include <linux/err.h>
26 #include <linux/module.h>
27 #include <linux/list.h>
28 #include <linux/smp.h>
29 #include <linux/cpu.h>
30 #include <linux/cpu_pm.h>
31 #include <linux/cpumask.h>
34 #include <linux/of_address.h>
35 #include <linux/of_irq.h>
36 #include <linux/irqdomain.h>
37 #include <linux/interrupt.h>
38 #include <linux/percpu.h>
39 #include <linux/slab.h>
40 #include <linux/irqchip/chained_irq.h>
41 #include <linux/irqchip/arm-gic.h>
43 #include <asm/cputype.h>
45 #include <asm/exception.h>
46 #include <asm/smp_plat.h>
48 #include "irq-gic-common.h"
52 void __iomem
*common_base
;
53 void __percpu
* __iomem
*percpu_base
;
56 struct gic_chip_data
{
57 union gic_base dist_base
;
58 union gic_base cpu_base
;
60 u32 saved_spi_enable
[DIV_ROUND_UP(1020, 32)];
61 u32 saved_spi_conf
[DIV_ROUND_UP(1020, 16)];
62 u32 saved_spi_target
[DIV_ROUND_UP(1020, 4)];
63 u32 __percpu
*saved_ppi_enable
;
64 u32 __percpu
*saved_ppi_conf
;
66 struct irq_domain
*domain
;
67 unsigned int gic_irqs
;
68 #ifdef CONFIG_GIC_NON_BANKED
69 void __iomem
*(*get_base
)(union gic_base
*);
73 static DEFINE_RAW_SPINLOCK(irq_controller_lock
);
76 * The GIC mapping of CPU interfaces does not necessarily match
77 * the logical CPU numbering. Let's use a mapping as returned
80 #define NR_GIC_CPU_IF 8
81 static u8 gic_cpu_map
[NR_GIC_CPU_IF
] __read_mostly
;
84 * Supported arch specific GIC irq extension.
85 * Default make them NULL.
87 struct irq_chip gic_arch_extn
= {
91 .irq_retrigger
= NULL
,
100 static struct gic_chip_data gic_data
[MAX_GIC_NR
] __read_mostly
;
102 #ifdef CONFIG_GIC_NON_BANKED
103 static void __iomem
*gic_get_percpu_base(union gic_base
*base
)
105 return raw_cpu_read(*base
->percpu_base
);
108 static void __iomem
*gic_get_common_base(union gic_base
*base
)
110 return base
->common_base
;
113 static inline void __iomem
*gic_data_dist_base(struct gic_chip_data
*data
)
115 return data
->get_base(&data
->dist_base
);
118 static inline void __iomem
*gic_data_cpu_base(struct gic_chip_data
*data
)
120 return data
->get_base(&data
->cpu_base
);
123 static inline void gic_set_base_accessor(struct gic_chip_data
*data
,
124 void __iomem
*(*f
)(union gic_base
*))
129 #define gic_data_dist_base(d) ((d)->dist_base.common_base)
130 #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
131 #define gic_set_base_accessor(d, f)
134 static inline void __iomem
*gic_dist_base(struct irq_data
*d
)
136 struct gic_chip_data
*gic_data
= irq_data_get_irq_chip_data(d
);
137 return gic_data_dist_base(gic_data
);
140 static inline void __iomem
*gic_cpu_base(struct irq_data
*d
)
142 struct gic_chip_data
*gic_data
= irq_data_get_irq_chip_data(d
);
143 return gic_data_cpu_base(gic_data
);
146 static inline unsigned int gic_irq(struct irq_data
*d
)
152 * Routines to acknowledge, disable and enable interrupts
154 static void gic_mask_irq(struct irq_data
*d
)
156 u32 mask
= 1 << (gic_irq(d
) % 32);
158 raw_spin_lock(&irq_controller_lock
);
159 writel_relaxed(mask
, gic_dist_base(d
) + GIC_DIST_ENABLE_CLEAR
+ (gic_irq(d
) / 32) * 4);
160 if (gic_arch_extn
.irq_mask
)
161 gic_arch_extn
.irq_mask(d
);
162 raw_spin_unlock(&irq_controller_lock
);
165 static void gic_unmask_irq(struct irq_data
*d
)
167 u32 mask
= 1 << (gic_irq(d
) % 32);
169 raw_spin_lock(&irq_controller_lock
);
170 if (gic_arch_extn
.irq_unmask
)
171 gic_arch_extn
.irq_unmask(d
);
172 writel_relaxed(mask
, gic_dist_base(d
) + GIC_DIST_ENABLE_SET
+ (gic_irq(d
) / 32) * 4);
173 raw_spin_unlock(&irq_controller_lock
);
176 static void gic_eoi_irq(struct irq_data
*d
)
178 if (gic_arch_extn
.irq_eoi
) {
179 raw_spin_lock(&irq_controller_lock
);
180 gic_arch_extn
.irq_eoi(d
);
181 raw_spin_unlock(&irq_controller_lock
);
184 writel_relaxed(gic_irq(d
), gic_cpu_base(d
) + GIC_CPU_EOI
);
187 static int gic_set_type(struct irq_data
*d
, unsigned int type
)
189 void __iomem
*base
= gic_dist_base(d
);
190 unsigned int gicirq
= gic_irq(d
);
192 /* Interrupt configuration for SGIs can't be changed */
196 if (type
!= IRQ_TYPE_LEVEL_HIGH
&& type
!= IRQ_TYPE_EDGE_RISING
)
199 raw_spin_lock(&irq_controller_lock
);
201 if (gic_arch_extn
.irq_set_type
)
202 gic_arch_extn
.irq_set_type(d
, type
);
204 gic_configure_irq(gicirq
, type
, base
, NULL
);
206 raw_spin_unlock(&irq_controller_lock
);
211 static int gic_retrigger(struct irq_data
*d
)
213 if (gic_arch_extn
.irq_retrigger
)
214 return gic_arch_extn
.irq_retrigger(d
);
216 /* the genirq layer expects 0 if we can't retrigger in hardware */
221 static int gic_set_affinity(struct irq_data
*d
, const struct cpumask
*mask_val
,
224 void __iomem
*reg
= gic_dist_base(d
) + GIC_DIST_TARGET
+ (gic_irq(d
) & ~3);
225 unsigned int cpu
, shift
= (gic_irq(d
) % 4) * 8;
229 cpu
= cpumask_any_and(mask_val
, cpu_online_mask
);
231 cpu
= cpumask_first(mask_val
);
233 if (cpu
>= NR_GIC_CPU_IF
|| cpu
>= nr_cpu_ids
)
236 raw_spin_lock(&irq_controller_lock
);
237 mask
= 0xff << shift
;
238 bit
= gic_cpu_map
[cpu
] << shift
;
239 val
= readl_relaxed(reg
) & ~mask
;
240 writel_relaxed(val
| bit
, reg
);
241 raw_spin_unlock(&irq_controller_lock
);
243 return IRQ_SET_MASK_OK
;
248 static int gic_set_wake(struct irq_data
*d
, unsigned int on
)
252 if (gic_arch_extn
.irq_set_wake
)
253 ret
= gic_arch_extn
.irq_set_wake(d
, on
);
259 #define gic_set_wake NULL
262 static void __exception_irq_entry
gic_handle_irq(struct pt_regs
*regs
)
265 struct gic_chip_data
*gic
= &gic_data
[0];
266 void __iomem
*cpu_base
= gic_data_cpu_base(gic
);
269 irqstat
= readl_relaxed(cpu_base
+ GIC_CPU_INTACK
);
270 irqnr
= irqstat
& GICC_IAR_INT_ID_MASK
;
272 if (likely(irqnr
> 15 && irqnr
< 1021)) {
273 handle_domain_irq(gic
->domain
, irqnr
, regs
);
277 writel_relaxed(irqstat
, cpu_base
+ GIC_CPU_EOI
);
280 * Ensure any shared data written by the CPU sending
281 * the IPI is read after we've read the ACK register
284 * Pairs with the write barrier in gic_raise_softirq
287 handle_IPI(irqnr
, regs
);
295 static void gic_handle_cascade_irq(unsigned int irq
, struct irq_desc
*desc
)
297 struct gic_chip_data
*chip_data
= irq_get_handler_data(irq
);
298 struct irq_chip
*chip
= irq_get_chip(irq
);
299 unsigned int cascade_irq
, gic_irq
;
300 unsigned long status
;
302 chained_irq_enter(chip
, desc
);
304 raw_spin_lock(&irq_controller_lock
);
305 status
= readl_relaxed(gic_data_cpu_base(chip_data
) + GIC_CPU_INTACK
);
306 raw_spin_unlock(&irq_controller_lock
);
308 gic_irq
= (status
& GICC_IAR_INT_ID_MASK
);
309 if (gic_irq
== GICC_INT_SPURIOUS
)
312 cascade_irq
= irq_find_mapping(chip_data
->domain
, gic_irq
);
313 if (unlikely(gic_irq
< 32 || gic_irq
> 1020))
314 handle_bad_irq(cascade_irq
, desc
);
316 generic_handle_irq(cascade_irq
);
319 chained_irq_exit(chip
, desc
);
322 static struct irq_chip gic_chip
= {
324 .irq_mask
= gic_mask_irq
,
325 .irq_unmask
= gic_unmask_irq
,
326 .irq_eoi
= gic_eoi_irq
,
327 .irq_set_type
= gic_set_type
,
328 .irq_retrigger
= gic_retrigger
,
330 .irq_set_affinity
= gic_set_affinity
,
332 .irq_set_wake
= gic_set_wake
,
335 void __init
gic_cascade_irq(unsigned int gic_nr
, unsigned int irq
)
337 if (gic_nr
>= MAX_GIC_NR
)
339 if (irq_set_handler_data(irq
, &gic_data
[gic_nr
]) != 0)
341 irq_set_chained_handler(irq
, gic_handle_cascade_irq
);
344 static u8
gic_get_cpumask(struct gic_chip_data
*gic
)
346 void __iomem
*base
= gic_data_dist_base(gic
);
349 for (i
= mask
= 0; i
< 32; i
+= 4) {
350 mask
= readl_relaxed(base
+ GIC_DIST_TARGET
+ i
);
358 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
363 static void gic_cpu_if_up(void)
365 void __iomem
*cpu_base
= gic_data_cpu_base(&gic_data
[0]);
369 * Preserve bypass disable bits to be written back later
371 bypass
= readl(cpu_base
+ GIC_CPU_CTRL
);
372 bypass
&= GICC_DIS_BYPASS_MASK
;
374 writel_relaxed(bypass
| GICC_ENABLE
, cpu_base
+ GIC_CPU_CTRL
);
378 static void __init
gic_dist_init(struct gic_chip_data
*gic
)
382 unsigned int gic_irqs
= gic
->gic_irqs
;
383 void __iomem
*base
= gic_data_dist_base(gic
);
385 writel_relaxed(GICD_DISABLE
, base
+ GIC_DIST_CTRL
);
388 * Set all global interrupts to this CPU only.
390 cpumask
= gic_get_cpumask(gic
);
391 cpumask
|= cpumask
<< 8;
392 cpumask
|= cpumask
<< 16;
393 for (i
= 32; i
< gic_irqs
; i
+= 4)
394 writel_relaxed(cpumask
, base
+ GIC_DIST_TARGET
+ i
* 4 / 4);
396 gic_dist_config(base
, gic_irqs
, NULL
);
398 writel_relaxed(GICD_ENABLE
, base
+ GIC_DIST_CTRL
);
401 static void gic_cpu_init(struct gic_chip_data
*gic
)
403 void __iomem
*dist_base
= gic_data_dist_base(gic
);
404 void __iomem
*base
= gic_data_cpu_base(gic
);
405 unsigned int cpu_mask
, cpu
= smp_processor_id();
409 * Get what the GIC says our CPU mask is.
411 BUG_ON(cpu
>= NR_GIC_CPU_IF
);
412 cpu_mask
= gic_get_cpumask(gic
);
413 gic_cpu_map
[cpu
] = cpu_mask
;
416 * Clear our mask from the other map entries in case they're
419 for (i
= 0; i
< NR_GIC_CPU_IF
; i
++)
421 gic_cpu_map
[i
] &= ~cpu_mask
;
423 gic_cpu_config(dist_base
, NULL
);
425 writel_relaxed(GICC_INT_PRI_THRESHOLD
, base
+ GIC_CPU_PRIMASK
);
429 void gic_cpu_if_down(void)
431 void __iomem
*cpu_base
= gic_data_cpu_base(&gic_data
[0]);
434 val
= readl(cpu_base
+ GIC_CPU_CTRL
);
436 writel_relaxed(val
, cpu_base
+ GIC_CPU_CTRL
);
441 * Saves the GIC distributor registers during suspend or idle. Must be called
442 * with interrupts disabled but before powering down the GIC. After calling
443 * this function, no interrupts will be delivered by the GIC, and another
444 * platform-specific wakeup source must be enabled.
446 static void gic_dist_save(unsigned int gic_nr
)
448 unsigned int gic_irqs
;
449 void __iomem
*dist_base
;
452 if (gic_nr
>= MAX_GIC_NR
)
455 gic_irqs
= gic_data
[gic_nr
].gic_irqs
;
456 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
461 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 16); i
++)
462 gic_data
[gic_nr
].saved_spi_conf
[i
] =
463 readl_relaxed(dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
465 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
466 gic_data
[gic_nr
].saved_spi_target
[i
] =
467 readl_relaxed(dist_base
+ GIC_DIST_TARGET
+ i
* 4);
469 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++)
470 gic_data
[gic_nr
].saved_spi_enable
[i
] =
471 readl_relaxed(dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
475 * Restores the GIC distributor registers during resume or when coming out of
476 * idle. Must be called before enabling interrupts. If a level interrupt
477 * that occured while the GIC was suspended is still present, it will be
478 * handled normally, but any edge interrupts that occured will not be seen by
479 * the GIC and need to be handled by the platform-specific wakeup source.
481 static void gic_dist_restore(unsigned int gic_nr
)
483 unsigned int gic_irqs
;
485 void __iomem
*dist_base
;
487 if (gic_nr
>= MAX_GIC_NR
)
490 gic_irqs
= gic_data
[gic_nr
].gic_irqs
;
491 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
496 writel_relaxed(GICD_DISABLE
, dist_base
+ GIC_DIST_CTRL
);
498 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 16); i
++)
499 writel_relaxed(gic_data
[gic_nr
].saved_spi_conf
[i
],
500 dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
502 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
503 writel_relaxed(GICD_INT_DEF_PRI_X4
,
504 dist_base
+ GIC_DIST_PRI
+ i
* 4);
506 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
507 writel_relaxed(gic_data
[gic_nr
].saved_spi_target
[i
],
508 dist_base
+ GIC_DIST_TARGET
+ i
* 4);
510 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++)
511 writel_relaxed(gic_data
[gic_nr
].saved_spi_enable
[i
],
512 dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
514 writel_relaxed(GICD_ENABLE
, dist_base
+ GIC_DIST_CTRL
);
517 static void gic_cpu_save(unsigned int gic_nr
)
521 void __iomem
*dist_base
;
522 void __iomem
*cpu_base
;
524 if (gic_nr
>= MAX_GIC_NR
)
527 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
528 cpu_base
= gic_data_cpu_base(&gic_data
[gic_nr
]);
530 if (!dist_base
|| !cpu_base
)
533 ptr
= raw_cpu_ptr(gic_data
[gic_nr
].saved_ppi_enable
);
534 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++)
535 ptr
[i
] = readl_relaxed(dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
537 ptr
= raw_cpu_ptr(gic_data
[gic_nr
].saved_ppi_conf
);
538 for (i
= 0; i
< DIV_ROUND_UP(32, 16); i
++)
539 ptr
[i
] = readl_relaxed(dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
543 static void gic_cpu_restore(unsigned int gic_nr
)
547 void __iomem
*dist_base
;
548 void __iomem
*cpu_base
;
550 if (gic_nr
>= MAX_GIC_NR
)
553 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
554 cpu_base
= gic_data_cpu_base(&gic_data
[gic_nr
]);
556 if (!dist_base
|| !cpu_base
)
559 ptr
= raw_cpu_ptr(gic_data
[gic_nr
].saved_ppi_enable
);
560 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++)
561 writel_relaxed(ptr
[i
], dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
563 ptr
= raw_cpu_ptr(gic_data
[gic_nr
].saved_ppi_conf
);
564 for (i
= 0; i
< DIV_ROUND_UP(32, 16); i
++)
565 writel_relaxed(ptr
[i
], dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
567 for (i
= 0; i
< DIV_ROUND_UP(32, 4); i
++)
568 writel_relaxed(GICD_INT_DEF_PRI_X4
,
569 dist_base
+ GIC_DIST_PRI
+ i
* 4);
571 writel_relaxed(GICC_INT_PRI_THRESHOLD
, cpu_base
+ GIC_CPU_PRIMASK
);
575 static int gic_notifier(struct notifier_block
*self
, unsigned long cmd
, void *v
)
579 for (i
= 0; i
< MAX_GIC_NR
; i
++) {
580 #ifdef CONFIG_GIC_NON_BANKED
581 /* Skip over unused GICs */
582 if (!gic_data
[i
].get_base
)
589 case CPU_PM_ENTER_FAILED
:
593 case CPU_CLUSTER_PM_ENTER
:
596 case CPU_CLUSTER_PM_ENTER_FAILED
:
597 case CPU_CLUSTER_PM_EXIT
:
606 static struct notifier_block gic_notifier_block
= {
607 .notifier_call
= gic_notifier
,
610 static void __init
gic_pm_init(struct gic_chip_data
*gic
)
612 gic
->saved_ppi_enable
= __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
614 BUG_ON(!gic
->saved_ppi_enable
);
616 gic
->saved_ppi_conf
= __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
618 BUG_ON(!gic
->saved_ppi_conf
);
620 if (gic
== &gic_data
[0])
621 cpu_pm_register_notifier(&gic_notifier_block
);
624 static void __init
gic_pm_init(struct gic_chip_data
*gic
)
630 static void gic_raise_softirq(const struct cpumask
*mask
, unsigned int irq
)
633 unsigned long flags
, map
= 0;
635 raw_spin_lock_irqsave(&irq_controller_lock
, flags
);
637 /* Convert our logical CPU mask into a physical one. */
638 for_each_cpu(cpu
, mask
)
639 map
|= gic_cpu_map
[cpu
];
642 * Ensure that stores to Normal memory are visible to the
643 * other CPUs before they observe us issuing the IPI.
647 /* this always happens on GIC0 */
648 writel_relaxed(map
<< 16 | irq
, gic_data_dist_base(&gic_data
[0]) + GIC_DIST_SOFTINT
);
650 raw_spin_unlock_irqrestore(&irq_controller_lock
, flags
);
654 #ifdef CONFIG_BL_SWITCHER
656 * gic_send_sgi - send a SGI directly to given CPU interface number
658 * cpu_id: the ID for the destination CPU interface
659 * irq: the IPI number to send a SGI for
661 void gic_send_sgi(unsigned int cpu_id
, unsigned int irq
)
663 BUG_ON(cpu_id
>= NR_GIC_CPU_IF
);
664 cpu_id
= 1 << cpu_id
;
665 /* this always happens on GIC0 */
666 writel_relaxed((cpu_id
<< 16) | irq
, gic_data_dist_base(&gic_data
[0]) + GIC_DIST_SOFTINT
);
670 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
672 * @cpu: the logical CPU number to get the GIC ID for.
674 * Return the CPU interface ID for the given logical CPU number,
675 * or -1 if the CPU number is too large or the interface ID is
676 * unknown (more than one bit set).
678 int gic_get_cpu_id(unsigned int cpu
)
680 unsigned int cpu_bit
;
682 if (cpu
>= NR_GIC_CPU_IF
)
684 cpu_bit
= gic_cpu_map
[cpu
];
685 if (cpu_bit
& (cpu_bit
- 1))
687 return __ffs(cpu_bit
);
691 * gic_migrate_target - migrate IRQs to another CPU interface
693 * @new_cpu_id: the CPU target ID to migrate IRQs to
695 * Migrate all peripheral interrupts with a target matching the current CPU
696 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
697 * is also updated. Targets to other CPU interfaces are unchanged.
698 * This must be called with IRQs locally disabled.
700 void gic_migrate_target(unsigned int new_cpu_id
)
702 unsigned int cur_cpu_id
, gic_irqs
, gic_nr
= 0;
703 void __iomem
*dist_base
;
704 int i
, ror_val
, cpu
= smp_processor_id();
705 u32 val
, cur_target_mask
, active_mask
;
707 if (gic_nr
>= MAX_GIC_NR
)
710 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
713 gic_irqs
= gic_data
[gic_nr
].gic_irqs
;
715 cur_cpu_id
= __ffs(gic_cpu_map
[cpu
]);
716 cur_target_mask
= 0x01010101 << cur_cpu_id
;
717 ror_val
= (cur_cpu_id
- new_cpu_id
) & 31;
719 raw_spin_lock(&irq_controller_lock
);
721 /* Update the target interface for this logical CPU */
722 gic_cpu_map
[cpu
] = 1 << new_cpu_id
;
725 * Find all the peripheral interrupts targetting the current
726 * CPU interface and migrate them to the new CPU interface.
727 * We skip DIST_TARGET 0 to 7 as they are read-only.
729 for (i
= 8; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++) {
730 val
= readl_relaxed(dist_base
+ GIC_DIST_TARGET
+ i
* 4);
731 active_mask
= val
& cur_target_mask
;
734 val
|= ror32(active_mask
, ror_val
);
735 writel_relaxed(val
, dist_base
+ GIC_DIST_TARGET
+ i
*4);
739 raw_spin_unlock(&irq_controller_lock
);
742 * Now let's migrate and clear any potential SGIs that might be
743 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
744 * is a banked register, we can only forward the SGI using
745 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
746 * doesn't use that information anyway.
748 * For the same reason we do not adjust SGI source information
749 * for previously sent SGIs by us to other CPUs either.
751 for (i
= 0; i
< 16; i
+= 4) {
753 val
= readl_relaxed(dist_base
+ GIC_DIST_SGI_PENDING_SET
+ i
);
756 writel_relaxed(val
, dist_base
+ GIC_DIST_SGI_PENDING_CLEAR
+ i
);
757 for (j
= i
; j
< i
+ 4; j
++) {
759 writel_relaxed((1 << (new_cpu_id
+ 16)) | j
,
760 dist_base
+ GIC_DIST_SOFTINT
);
767 * gic_get_sgir_physaddr - get the physical address for the SGI register
769 * REturn the physical address of the SGI register to be used
770 * by some early assembly code when the kernel is not yet available.
772 static unsigned long gic_dist_physaddr
;
774 unsigned long gic_get_sgir_physaddr(void)
776 if (!gic_dist_physaddr
)
778 return gic_dist_physaddr
+ GIC_DIST_SOFTINT
;
781 void __init
gic_init_physaddr(struct device_node
*node
)
784 if (of_address_to_resource(node
, 0, &res
) == 0) {
785 gic_dist_physaddr
= res
.start
;
786 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr
);
791 #define gic_init_physaddr(node) do { } while (0)
794 static int gic_irq_domain_map(struct irq_domain
*d
, unsigned int irq
,
798 irq_set_percpu_devid(irq
);
799 irq_set_chip_and_handler(irq
, &gic_chip
,
800 handle_percpu_devid_irq
);
801 set_irq_flags(irq
, IRQF_VALID
| IRQF_NOAUTOEN
);
803 irq_set_chip_and_handler(irq
, &gic_chip
,
805 set_irq_flags(irq
, IRQF_VALID
| IRQF_PROBE
);
807 gic_routable_irq_domain_ops
->map(d
, irq
, hw
);
809 irq_set_chip_data(irq
, d
->host_data
);
813 static void gic_irq_domain_unmap(struct irq_domain
*d
, unsigned int irq
)
815 gic_routable_irq_domain_ops
->unmap(d
, irq
);
818 static int gic_irq_domain_xlate(struct irq_domain
*d
,
819 struct device_node
*controller
,
820 const u32
*intspec
, unsigned int intsize
,
821 unsigned long *out_hwirq
, unsigned int *out_type
)
823 unsigned long ret
= 0;
825 if (d
->of_node
!= controller
)
830 /* Get the interrupt number and add 16 to skip over SGIs */
831 *out_hwirq
= intspec
[1] + 16;
833 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
835 ret
= gic_routable_irq_domain_ops
->xlate(d
, controller
,
841 if (IS_ERR_VALUE(ret
))
845 *out_type
= intspec
[2] & IRQ_TYPE_SENSE_MASK
;
851 static int gic_secondary_init(struct notifier_block
*nfb
, unsigned long action
,
854 if (action
== CPU_STARTING
|| action
== CPU_STARTING_FROZEN
)
855 gic_cpu_init(&gic_data
[0]);
860 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
861 * priority because the GIC needs to be up before the ARM generic timers.
863 static struct notifier_block gic_cpu_notifier
= {
864 .notifier_call
= gic_secondary_init
,
869 static const struct irq_domain_ops gic_irq_domain_ops
= {
870 .map
= gic_irq_domain_map
,
871 .unmap
= gic_irq_domain_unmap
,
872 .xlate
= gic_irq_domain_xlate
,
875 /* Default functions for routable irq domain */
876 static int gic_routable_irq_domain_map(struct irq_domain
*d
, unsigned int irq
,
882 static void gic_routable_irq_domain_unmap(struct irq_domain
*d
,
887 static int gic_routable_irq_domain_xlate(struct irq_domain
*d
,
888 struct device_node
*controller
,
889 const u32
*intspec
, unsigned int intsize
,
890 unsigned long *out_hwirq
,
891 unsigned int *out_type
)
897 static const struct irq_domain_ops gic_default_routable_irq_domain_ops
= {
898 .map
= gic_routable_irq_domain_map
,
899 .unmap
= gic_routable_irq_domain_unmap
,
900 .xlate
= gic_routable_irq_domain_xlate
,
903 const struct irq_domain_ops
*gic_routable_irq_domain_ops
=
904 &gic_default_routable_irq_domain_ops
;
906 void __init
gic_init_bases(unsigned int gic_nr
, int irq_start
,
907 void __iomem
*dist_base
, void __iomem
*cpu_base
,
908 u32 percpu_offset
, struct device_node
*node
)
910 irq_hw_number_t hwirq_base
;
911 struct gic_chip_data
*gic
;
912 int gic_irqs
, irq_base
, i
;
913 int nr_routable_irqs
;
915 BUG_ON(gic_nr
>= MAX_GIC_NR
);
917 gic
= &gic_data
[gic_nr
];
918 #ifdef CONFIG_GIC_NON_BANKED
919 if (percpu_offset
) { /* Frankein-GIC without banked registers... */
922 gic
->dist_base
.percpu_base
= alloc_percpu(void __iomem
*);
923 gic
->cpu_base
.percpu_base
= alloc_percpu(void __iomem
*);
924 if (WARN_ON(!gic
->dist_base
.percpu_base
||
925 !gic
->cpu_base
.percpu_base
)) {
926 free_percpu(gic
->dist_base
.percpu_base
);
927 free_percpu(gic
->cpu_base
.percpu_base
);
931 for_each_possible_cpu(cpu
) {
932 u32 mpidr
= cpu_logical_map(cpu
);
933 u32 core_id
= MPIDR_AFFINITY_LEVEL(mpidr
, 0);
934 unsigned long offset
= percpu_offset
* core_id
;
935 *per_cpu_ptr(gic
->dist_base
.percpu_base
, cpu
) = dist_base
+ offset
;
936 *per_cpu_ptr(gic
->cpu_base
.percpu_base
, cpu
) = cpu_base
+ offset
;
939 gic_set_base_accessor(gic
, gic_get_percpu_base
);
942 { /* Normal, sane GIC... */
944 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
946 gic
->dist_base
.common_base
= dist_base
;
947 gic
->cpu_base
.common_base
= cpu_base
;
948 gic_set_base_accessor(gic
, gic_get_common_base
);
952 * Initialize the CPU interface map to all CPUs.
953 * It will be refined as each CPU probes its ID.
955 for (i
= 0; i
< NR_GIC_CPU_IF
; i
++)
956 gic_cpu_map
[i
] = 0xff;
959 * For primary GICs, skip over SGIs.
960 * For secondary GICs, skip over PPIs, too.
962 if (gic_nr
== 0 && (irq_start
& 31) > 0) {
965 irq_start
= (irq_start
& ~31) + 16;
971 * Find out how many interrupts are supported.
972 * The GIC only supports up to 1020 interrupt sources.
974 gic_irqs
= readl_relaxed(gic_data_dist_base(gic
) + GIC_DIST_CTR
) & 0x1f;
975 gic_irqs
= (gic_irqs
+ 1) * 32;
978 gic
->gic_irqs
= gic_irqs
;
980 gic_irqs
-= hwirq_base
; /* calculate # of irqs to allocate */
982 if (of_property_read_u32(node
, "arm,routable-irqs",
983 &nr_routable_irqs
)) {
984 irq_base
= irq_alloc_descs(irq_start
, 16, gic_irqs
,
986 if (IS_ERR_VALUE(irq_base
)) {
987 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
989 irq_base
= irq_start
;
992 gic
->domain
= irq_domain_add_legacy(node
, gic_irqs
, irq_base
,
993 hwirq_base
, &gic_irq_domain_ops
, gic
);
995 gic
->domain
= irq_domain_add_linear(node
, nr_routable_irqs
,
1000 if (WARN_ON(!gic
->domain
))
1005 set_smp_cross_call(gic_raise_softirq
);
1006 register_cpu_notifier(&gic_cpu_notifier
);
1008 set_handle_irq(gic_handle_irq
);
1011 gic_chip
.flags
|= gic_arch_extn
.flags
;
1018 static int gic_cnt __initdata
;
1021 gic_of_init(struct device_node
*node
, struct device_node
*parent
)
1023 void __iomem
*cpu_base
;
1024 void __iomem
*dist_base
;
1031 dist_base
= of_iomap(node
, 0);
1032 WARN(!dist_base
, "unable to map gic dist registers\n");
1034 cpu_base
= of_iomap(node
, 1);
1035 WARN(!cpu_base
, "unable to map gic cpu registers\n");
1037 if (of_property_read_u32(node
, "cpu-offset", &percpu_offset
))
1040 gic_init_bases(gic_cnt
, -1, dist_base
, cpu_base
, percpu_offset
, node
);
1042 gic_init_physaddr(node
);
1045 irq
= irq_of_parse_and_map(node
, 0);
1046 gic_cascade_irq(gic_cnt
, irq
);
1051 IRQCHIP_DECLARE(gic_400
, "arm,gic-400", gic_of_init
);
1052 IRQCHIP_DECLARE(cortex_a15_gic
, "arm,cortex-a15-gic", gic_of_init
);
1053 IRQCHIP_DECLARE(cortex_a9_gic
, "arm,cortex-a9-gic", gic_of_init
);
1054 IRQCHIP_DECLARE(cortex_a7_gic
, "arm,cortex-a7-gic", gic_of_init
);
1055 IRQCHIP_DECLARE(msm_8660_qgic
, "qcom,msm-8660-qgic", gic_of_init
);
1056 IRQCHIP_DECLARE(msm_qgic2
, "qcom,msm-qgic2", gic_of_init
);