2 * Derived from arch/powerpc/kernel/iommu.c
4 * Copyright IBM Corporation, 2006-2007
5 * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
7 * Author: Jon Mason <jdmason@kudzu.us>
8 * Author: Muli Ben-Yehuda <muli@il.ibm.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 #define pr_fmt(fmt) "Calgary: " fmt
27 #include <linux/kernel.h>
28 #include <linux/init.h>
29 #include <linux/types.h>
30 #include <linux/slab.h>
32 #include <linux/spinlock.h>
33 #include <linux/string.h>
34 #include <linux/crash_dump.h>
35 #include <linux/dma-mapping.h>
36 #include <linux/dma-direct.h>
37 #include <linux/bitmap.h>
38 #include <linux/pci_ids.h>
39 #include <linux/pci.h>
40 #include <linux/delay.h>
41 #include <linux/scatterlist.h>
42 #include <linux/iommu-helper.h>
44 #include <asm/iommu.h>
45 #include <asm/calgary.h>
47 #include <asm/pci-direct.h>
50 #include <asm/bios_ebda.h>
51 #include <asm/x86_init.h>
52 #include <asm/iommu_table.h>
54 #define CALGARY_MAPPING_ERROR 0
56 #ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
57 int use_calgary __read_mostly
= 1;
59 int use_calgary __read_mostly
= 0;
60 #endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
62 #define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
63 #define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
65 /* register offsets inside the host bridge space */
66 #define CALGARY_CONFIG_REG 0x0108
67 #define PHB_CSR_OFFSET 0x0110 /* Channel Status */
68 #define PHB_PLSSR_OFFSET 0x0120
69 #define PHB_CONFIG_RW_OFFSET 0x0160
70 #define PHB_IOBASE_BAR_LOW 0x0170
71 #define PHB_IOBASE_BAR_HIGH 0x0180
72 #define PHB_MEM_1_LOW 0x0190
73 #define PHB_MEM_1_HIGH 0x01A0
74 #define PHB_IO_ADDR_SIZE 0x01B0
75 #define PHB_MEM_1_SIZE 0x01C0
76 #define PHB_MEM_ST_OFFSET 0x01D0
77 #define PHB_AER_OFFSET 0x0200
78 #define PHB_CONFIG_0_HIGH 0x0220
79 #define PHB_CONFIG_0_LOW 0x0230
80 #define PHB_CONFIG_0_END 0x0240
81 #define PHB_MEM_2_LOW 0x02B0
82 #define PHB_MEM_2_HIGH 0x02C0
83 #define PHB_MEM_2_SIZE_HIGH 0x02D0
84 #define PHB_MEM_2_SIZE_LOW 0x02E0
85 #define PHB_DOSHOLE_OFFSET 0x08E0
87 /* CalIOC2 specific */
88 #define PHB_SAVIOR_L2 0x0DB0
89 #define PHB_PAGE_MIG_CTRL 0x0DA8
90 #define PHB_PAGE_MIG_DEBUG 0x0DA0
91 #define PHB_ROOT_COMPLEX_STATUS 0x0CB0
94 #define PHB_TCE_ENABLE 0x20000000
95 #define PHB_SLOT_DISABLE 0x1C000000
96 #define PHB_DAC_DISABLE 0x01000000
97 #define PHB_MEM2_ENABLE 0x00400000
98 #define PHB_MCSR_ENABLE 0x00100000
99 /* TAR (Table Address Register) */
100 #define TAR_SW_BITS 0x0000ffffffff800fUL
101 #define TAR_VALID 0x0000000000000008UL
102 /* CSR (Channel/DMA Status Register) */
103 #define CSR_AGENT_MASK 0xffe0ffff
104 /* CCR (Calgary Configuration Register) */
105 #define CCR_2SEC_TIMEOUT 0x000000000000000EUL
106 /* PMCR/PMDR (Page Migration Control/Debug Registers */
107 #define PMR_SOFTSTOP 0x80000000
108 #define PMR_SOFTSTOPFAULT 0x40000000
109 #define PMR_HARDSTOP 0x20000000
112 * The maximum PHB bus number.
113 * x3950M2 (rare): 8 chassis, 48 PHBs per chassis = 384
114 * x3950M2: 4 chassis, 48 PHBs per chassis = 192
115 * x3950 (PCIE): 8 chassis, 32 PHBs per chassis = 256
116 * x3950 (PCIX): 8 chassis, 16 PHBs per chassis = 128
118 #define MAX_PHB_BUS_NUM 256
120 #define PHBS_PER_CALGARY 4
122 /* register offsets in Calgary's internal register space */
123 static const unsigned long tar_offsets
[] = {
130 static const unsigned long split_queue_offsets
[] = {
131 0x4870 /* SPLIT QUEUE 0 */,
132 0x5870 /* SPLIT QUEUE 1 */,
133 0x6870 /* SPLIT QUEUE 2 */,
134 0x7870 /* SPLIT QUEUE 3 */
137 static const unsigned long phb_offsets
[] = {
144 /* PHB debug registers */
146 static const unsigned long phb_debug_offsets
[] = {
147 0x4000 /* PHB 0 DEBUG */,
148 0x5000 /* PHB 1 DEBUG */,
149 0x6000 /* PHB 2 DEBUG */,
150 0x7000 /* PHB 3 DEBUG */
154 * STUFF register for each debug PHB,
155 * byte 1 = start bus number, byte 2 = end bus number
158 #define PHB_DEBUG_STUFF_OFFSET 0x0020
160 #define EMERGENCY_PAGES 32 /* = 128KB */
162 unsigned int specified_table_size
= TCE_TABLE_SIZE_UNSPECIFIED
;
163 static int translate_empty_slots __read_mostly
= 0;
164 static int calgary_detected __read_mostly
= 0;
166 static struct rio_table_hdr
*rio_table_hdr __initdata
;
167 static struct scal_detail
*scal_devs
[MAX_NUMNODES
] __initdata
;
168 static struct rio_detail
*rio_devs
[MAX_NUMNODES
* 4] __initdata
;
170 struct calgary_bus_info
{
172 unsigned char translation_disabled
;
177 static void calgary_handle_quirks(struct iommu_table
*tbl
, struct pci_dev
*dev
);
178 static void calgary_tce_cache_blast(struct iommu_table
*tbl
);
179 static void calgary_dump_error_regs(struct iommu_table
*tbl
);
180 static void calioc2_handle_quirks(struct iommu_table
*tbl
, struct pci_dev
*dev
);
181 static void calioc2_tce_cache_blast(struct iommu_table
*tbl
);
182 static void calioc2_dump_error_regs(struct iommu_table
*tbl
);
183 static void calgary_init_bitmap_from_tce_table(struct iommu_table
*tbl
);
184 static void get_tce_space_from_tar(void);
186 static const struct cal_chipset_ops calgary_chip_ops
= {
187 .handle_quirks
= calgary_handle_quirks
,
188 .tce_cache_blast
= calgary_tce_cache_blast
,
189 .dump_error_regs
= calgary_dump_error_regs
192 static const struct cal_chipset_ops calioc2_chip_ops
= {
193 .handle_quirks
= calioc2_handle_quirks
,
194 .tce_cache_blast
= calioc2_tce_cache_blast
,
195 .dump_error_regs
= calioc2_dump_error_regs
198 static struct calgary_bus_info bus_info
[MAX_PHB_BUS_NUM
] = { { NULL
, 0, 0 }, };
200 static inline int translation_enabled(struct iommu_table
*tbl
)
202 /* only PHBs with translation enabled have an IOMMU table */
203 return (tbl
!= NULL
);
206 static void iommu_range_reserve(struct iommu_table
*tbl
,
207 unsigned long start_addr
, unsigned int npages
)
213 index
= start_addr
>> PAGE_SHIFT
;
215 /* bail out if we're asked to reserve a region we don't cover */
216 if (index
>= tbl
->it_size
)
219 end
= index
+ npages
;
220 if (end
> tbl
->it_size
) /* don't go off the table */
223 spin_lock_irqsave(&tbl
->it_lock
, flags
);
225 bitmap_set(tbl
->it_map
, index
, npages
);
227 spin_unlock_irqrestore(&tbl
->it_lock
, flags
);
230 static unsigned long iommu_range_alloc(struct device
*dev
,
231 struct iommu_table
*tbl
,
235 unsigned long offset
;
236 unsigned long boundary_size
;
238 boundary_size
= ALIGN(dma_get_seg_boundary(dev
) + 1,
239 PAGE_SIZE
) >> PAGE_SHIFT
;
243 spin_lock_irqsave(&tbl
->it_lock
, flags
);
245 offset
= iommu_area_alloc(tbl
->it_map
, tbl
->it_size
, tbl
->it_hint
,
246 npages
, 0, boundary_size
, 0);
247 if (offset
== ~0UL) {
248 tbl
->chip_ops
->tce_cache_blast(tbl
);
250 offset
= iommu_area_alloc(tbl
->it_map
, tbl
->it_size
, 0,
251 npages
, 0, boundary_size
, 0);
252 if (offset
== ~0UL) {
253 pr_warn("IOMMU full\n");
254 spin_unlock_irqrestore(&tbl
->it_lock
, flags
);
255 if (panic_on_overflow
)
256 panic("Calgary: fix the allocator.\n");
258 return CALGARY_MAPPING_ERROR
;
262 tbl
->it_hint
= offset
+ npages
;
263 BUG_ON(tbl
->it_hint
> tbl
->it_size
);
265 spin_unlock_irqrestore(&tbl
->it_lock
, flags
);
270 static dma_addr_t
iommu_alloc(struct device
*dev
, struct iommu_table
*tbl
,
271 void *vaddr
, unsigned int npages
, int direction
)
276 entry
= iommu_range_alloc(dev
, tbl
, npages
);
278 if (unlikely(entry
== CALGARY_MAPPING_ERROR
)) {
279 pr_warn("failed to allocate %u pages in iommu %p\n",
281 return CALGARY_MAPPING_ERROR
;
284 /* set the return dma address */
285 ret
= (entry
<< PAGE_SHIFT
) | ((unsigned long)vaddr
& ~PAGE_MASK
);
287 /* put the TCEs in the HW table */
288 tce_build(tbl
, entry
, npages
, (unsigned long)vaddr
& PAGE_MASK
,
293 static void iommu_free(struct iommu_table
*tbl
, dma_addr_t dma_addr
,
297 unsigned long badend
;
300 /* were we called with bad_dma_address? */
301 badend
= CALGARY_MAPPING_ERROR
+ (EMERGENCY_PAGES
* PAGE_SIZE
);
302 if (unlikely(dma_addr
< badend
)) {
303 WARN(1, KERN_ERR
"Calgary: driver tried unmapping bad DMA "
304 "address 0x%Lx\n", dma_addr
);
308 entry
= dma_addr
>> PAGE_SHIFT
;
310 BUG_ON(entry
+ npages
> tbl
->it_size
);
312 tce_free(tbl
, entry
, npages
);
314 spin_lock_irqsave(&tbl
->it_lock
, flags
);
316 bitmap_clear(tbl
->it_map
, entry
, npages
);
318 spin_unlock_irqrestore(&tbl
->it_lock
, flags
);
321 static inline struct iommu_table
*find_iommu_table(struct device
*dev
)
323 struct pci_dev
*pdev
;
324 struct pci_bus
*pbus
;
325 struct iommu_table
*tbl
;
327 pdev
= to_pci_dev(dev
);
329 /* search up the device tree for an iommu */
332 tbl
= pci_iommu(pbus
);
333 if (tbl
&& tbl
->it_busno
== pbus
->number
)
339 BUG_ON(tbl
&& (tbl
->it_busno
!= pbus
->number
));
344 static void calgary_unmap_sg(struct device
*dev
, struct scatterlist
*sglist
,
345 int nelems
,enum dma_data_direction dir
,
348 struct iommu_table
*tbl
= find_iommu_table(dev
);
349 struct scatterlist
*s
;
352 if (!translation_enabled(tbl
))
355 for_each_sg(sglist
, s
, nelems
, i
) {
357 dma_addr_t dma
= s
->dma_address
;
358 unsigned int dmalen
= s
->dma_length
;
363 npages
= iommu_num_pages(dma
, dmalen
, PAGE_SIZE
);
364 iommu_free(tbl
, dma
, npages
);
368 static int calgary_map_sg(struct device
*dev
, struct scatterlist
*sg
,
369 int nelems
, enum dma_data_direction dir
,
372 struct iommu_table
*tbl
= find_iommu_table(dev
);
373 struct scatterlist
*s
;
379 for_each_sg(sg
, s
, nelems
, i
) {
382 vaddr
= (unsigned long) sg_virt(s
);
383 npages
= iommu_num_pages(vaddr
, s
->length
, PAGE_SIZE
);
385 entry
= iommu_range_alloc(dev
, tbl
, npages
);
386 if (entry
== CALGARY_MAPPING_ERROR
) {
387 /* makes sure unmap knows to stop */
392 s
->dma_address
= (entry
<< PAGE_SHIFT
) | s
->offset
;
394 /* insert into HW table */
395 tce_build(tbl
, entry
, npages
, vaddr
& PAGE_MASK
, dir
);
397 s
->dma_length
= s
->length
;
402 calgary_unmap_sg(dev
, sg
, nelems
, dir
, 0);
403 for_each_sg(sg
, s
, nelems
, i
) {
404 sg
->dma_address
= CALGARY_MAPPING_ERROR
;
410 static dma_addr_t
calgary_map_page(struct device
*dev
, struct page
*page
,
411 unsigned long offset
, size_t size
,
412 enum dma_data_direction dir
,
415 void *vaddr
= page_address(page
) + offset
;
418 struct iommu_table
*tbl
= find_iommu_table(dev
);
420 uaddr
= (unsigned long)vaddr
;
421 npages
= iommu_num_pages(uaddr
, size
, PAGE_SIZE
);
423 return iommu_alloc(dev
, tbl
, vaddr
, npages
, dir
);
426 static void calgary_unmap_page(struct device
*dev
, dma_addr_t dma_addr
,
427 size_t size
, enum dma_data_direction dir
,
430 struct iommu_table
*tbl
= find_iommu_table(dev
);
433 npages
= iommu_num_pages(dma_addr
, size
, PAGE_SIZE
);
434 iommu_free(tbl
, dma_addr
, npages
);
437 static void* calgary_alloc_coherent(struct device
*dev
, size_t size
,
438 dma_addr_t
*dma_handle
, gfp_t flag
, unsigned long attrs
)
442 unsigned int npages
, order
;
443 struct iommu_table
*tbl
= find_iommu_table(dev
);
445 size
= PAGE_ALIGN(size
); /* size rounded up to full pages */
446 npages
= size
>> PAGE_SHIFT
;
447 order
= get_order(size
);
449 /* alloc enough pages (and possibly more) */
450 ret
= (void *)__get_free_pages(flag
, order
);
453 memset(ret
, 0, size
);
455 /* set up tces to cover the allocated range */
456 mapping
= iommu_alloc(dev
, tbl
, ret
, npages
, DMA_BIDIRECTIONAL
);
457 if (mapping
== CALGARY_MAPPING_ERROR
)
459 *dma_handle
= mapping
;
462 free_pages((unsigned long)ret
, get_order(size
));
468 static void calgary_free_coherent(struct device
*dev
, size_t size
,
469 void *vaddr
, dma_addr_t dma_handle
,
473 struct iommu_table
*tbl
= find_iommu_table(dev
);
475 size
= PAGE_ALIGN(size
);
476 npages
= size
>> PAGE_SHIFT
;
478 iommu_free(tbl
, dma_handle
, npages
);
479 free_pages((unsigned long)vaddr
, get_order(size
));
482 static int calgary_mapping_error(struct device
*dev
, dma_addr_t dma_addr
)
484 return dma_addr
== CALGARY_MAPPING_ERROR
;
487 static const struct dma_map_ops calgary_dma_ops
= {
488 .alloc
= calgary_alloc_coherent
,
489 .free
= calgary_free_coherent
,
490 .map_sg
= calgary_map_sg
,
491 .unmap_sg
= calgary_unmap_sg
,
492 .map_page
= calgary_map_page
,
493 .unmap_page
= calgary_unmap_page
,
494 .mapping_error
= calgary_mapping_error
,
495 .dma_supported
= dma_direct_supported
,
498 static inline void __iomem
* busno_to_bbar(unsigned char num
)
500 return bus_info
[num
].bbar
;
503 static inline int busno_to_phbid(unsigned char num
)
505 return bus_info
[num
].phbid
;
508 static inline unsigned long split_queue_offset(unsigned char num
)
510 size_t idx
= busno_to_phbid(num
);
512 return split_queue_offsets
[idx
];
515 static inline unsigned long tar_offset(unsigned char num
)
517 size_t idx
= busno_to_phbid(num
);
519 return tar_offsets
[idx
];
522 static inline unsigned long phb_offset(unsigned char num
)
524 size_t idx
= busno_to_phbid(num
);
526 return phb_offsets
[idx
];
529 static inline void __iomem
* calgary_reg(void __iomem
*bar
, unsigned long offset
)
531 unsigned long target
= ((unsigned long)bar
) | offset
;
532 return (void __iomem
*)target
;
535 static inline int is_calioc2(unsigned short device
)
537 return (device
== PCI_DEVICE_ID_IBM_CALIOC2
);
540 static inline int is_calgary(unsigned short device
)
542 return (device
== PCI_DEVICE_ID_IBM_CALGARY
);
545 static inline int is_cal_pci_dev(unsigned short device
)
547 return (is_calgary(device
) || is_calioc2(device
));
550 static void calgary_tce_cache_blast(struct iommu_table
*tbl
)
555 void __iomem
*bbar
= tbl
->bbar
;
556 void __iomem
*target
;
558 /* disable arbitration on the bus */
559 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_AER_OFFSET
);
563 /* read plssr to ensure it got there */
564 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_PLSSR_OFFSET
);
567 /* poll split queues until all DMA activity is done */
568 target
= calgary_reg(bbar
, split_queue_offset(tbl
->it_busno
));
572 } while ((val
& 0xff) != 0xff && i
< 100);
574 pr_warn("PCI bus not quiesced, continuing anyway\n");
576 /* invalidate TCE cache */
577 target
= calgary_reg(bbar
, tar_offset(tbl
->it_busno
));
578 writeq(tbl
->tar_val
, target
);
580 /* enable arbitration */
581 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_AER_OFFSET
);
583 (void)readl(target
); /* flush */
586 static void calioc2_tce_cache_blast(struct iommu_table
*tbl
)
588 void __iomem
*bbar
= tbl
->bbar
;
589 void __iomem
*target
;
594 unsigned char bus
= tbl
->it_busno
;
597 printk(KERN_DEBUG
"Calgary: CalIOC2 bus 0x%x entering tce cache blast "
598 "sequence - count %d\n", bus
, count
);
600 /* 1. using the Page Migration Control reg set SoftStop */
601 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_CTRL
);
602 val
= be32_to_cpu(readl(target
));
603 printk(KERN_DEBUG
"1a. read 0x%x [LE] from %p\n", val
, target
);
605 printk(KERN_DEBUG
"1b. writing 0x%x [LE] to %p\n", val
, target
);
606 writel(cpu_to_be32(val
), target
);
608 /* 2. poll split queues until all DMA activity is done */
609 printk(KERN_DEBUG
"2a. starting to poll split queues\n");
610 target
= calgary_reg(bbar
, split_queue_offset(bus
));
612 val64
= readq(target
);
614 } while ((val64
& 0xff) != 0xff && i
< 100);
616 pr_warn("CalIOC2: PCI bus not quiesced, continuing anyway\n");
618 /* 3. poll Page Migration DEBUG for SoftStopFault */
619 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_DEBUG
);
620 val
= be32_to_cpu(readl(target
));
621 printk(KERN_DEBUG
"3. read 0x%x [LE] from %p\n", val
, target
);
623 /* 4. if SoftStopFault - goto (1) */
624 if (val
& PMR_SOFTSTOPFAULT
) {
628 pr_warn("CalIOC2: too many SoftStopFaults, aborting TCE cache flush sequence!\n");
629 return; /* pray for the best */
633 /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
634 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_CTRL
);
635 printk(KERN_DEBUG
"5a. slamming into HardStop by reading %p\n", target
);
636 val
= be32_to_cpu(readl(target
));
637 printk(KERN_DEBUG
"5b. read 0x%x [LE] from %p\n", val
, target
);
638 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_DEBUG
);
639 val
= be32_to_cpu(readl(target
));
640 printk(KERN_DEBUG
"5c. read 0x%x [LE] from %p (debug)\n", val
, target
);
642 /* 6. invalidate TCE cache */
643 printk(KERN_DEBUG
"6. invalidating TCE cache\n");
644 target
= calgary_reg(bbar
, tar_offset(bus
));
645 writeq(tbl
->tar_val
, target
);
647 /* 7. Re-read PMCR */
648 printk(KERN_DEBUG
"7a. Re-reading PMCR\n");
649 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_CTRL
);
650 val
= be32_to_cpu(readl(target
));
651 printk(KERN_DEBUG
"7b. read 0x%x [LE] from %p\n", val
, target
);
653 /* 8. Remove HardStop */
654 printk(KERN_DEBUG
"8a. removing HardStop from PMCR\n");
655 target
= calgary_reg(bbar
, phb_offset(bus
) | PHB_PAGE_MIG_CTRL
);
657 printk(KERN_DEBUG
"8b. writing 0x%x [LE] to %p\n", val
, target
);
658 writel(cpu_to_be32(val
), target
);
659 val
= be32_to_cpu(readl(target
));
660 printk(KERN_DEBUG
"8c. read 0x%x [LE] from %p\n", val
, target
);
663 static void __init
calgary_reserve_mem_region(struct pci_dev
*dev
, u64 start
,
666 unsigned int numpages
;
668 limit
= limit
| 0xfffff;
671 numpages
= ((limit
- start
) >> PAGE_SHIFT
);
672 iommu_range_reserve(pci_iommu(dev
->bus
), start
, numpages
);
675 static void __init
calgary_reserve_peripheral_mem_1(struct pci_dev
*dev
)
677 void __iomem
*target
;
678 u64 low
, high
, sizelow
;
680 struct iommu_table
*tbl
= pci_iommu(dev
->bus
);
681 unsigned char busnum
= dev
->bus
->number
;
682 void __iomem
*bbar
= tbl
->bbar
;
684 /* peripheral MEM_1 region */
685 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_1_LOW
);
686 low
= be32_to_cpu(readl(target
));
687 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_1_HIGH
);
688 high
= be32_to_cpu(readl(target
));
689 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_1_SIZE
);
690 sizelow
= be32_to_cpu(readl(target
));
692 start
= (high
<< 32) | low
;
695 calgary_reserve_mem_region(dev
, start
, limit
);
698 static void __init
calgary_reserve_peripheral_mem_2(struct pci_dev
*dev
)
700 void __iomem
*target
;
702 u64 low
, high
, sizelow
, sizehigh
;
704 struct iommu_table
*tbl
= pci_iommu(dev
->bus
);
705 unsigned char busnum
= dev
->bus
->number
;
706 void __iomem
*bbar
= tbl
->bbar
;
709 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_CONFIG_RW_OFFSET
);
710 val32
= be32_to_cpu(readl(target
));
711 if (!(val32
& PHB_MEM2_ENABLE
))
714 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_2_LOW
);
715 low
= be32_to_cpu(readl(target
));
716 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_2_HIGH
);
717 high
= be32_to_cpu(readl(target
));
718 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_2_SIZE_LOW
);
719 sizelow
= be32_to_cpu(readl(target
));
720 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_MEM_2_SIZE_HIGH
);
721 sizehigh
= be32_to_cpu(readl(target
));
723 start
= (high
<< 32) | low
;
724 limit
= (sizehigh
<< 32) | sizelow
;
726 calgary_reserve_mem_region(dev
, start
, limit
);
730 * some regions of the IO address space do not get translated, so we
731 * must not give devices IO addresses in those regions. The regions
732 * are the 640KB-1MB region and the two PCI peripheral memory holes.
733 * Reserve all of them in the IOMMU bitmap to avoid giving them out
736 static void __init
calgary_reserve_regions(struct pci_dev
*dev
)
740 struct iommu_table
*tbl
= pci_iommu(dev
->bus
);
742 /* reserve EMERGENCY_PAGES from bad_dma_address and up */
743 iommu_range_reserve(tbl
, CALGARY_MAPPING_ERROR
, EMERGENCY_PAGES
);
745 /* avoid the BIOS/VGA first 640KB-1MB region */
746 /* for CalIOC2 - avoid the entire first MB */
747 if (is_calgary(dev
->device
)) {
748 start
= (640 * 1024);
749 npages
= ((1024 - 640) * 1024) >> PAGE_SHIFT
;
750 } else { /* calioc2 */
752 npages
= (1 * 1024 * 1024) >> PAGE_SHIFT
;
754 iommu_range_reserve(tbl
, start
, npages
);
756 /* reserve the two PCI peripheral memory regions in IO space */
757 calgary_reserve_peripheral_mem_1(dev
);
758 calgary_reserve_peripheral_mem_2(dev
);
761 static int __init
calgary_setup_tar(struct pci_dev
*dev
, void __iomem
*bbar
)
765 void __iomem
*target
;
767 struct iommu_table
*tbl
;
769 /* build TCE tables for each PHB */
770 ret
= build_tce_table(dev
, bbar
);
774 tbl
= pci_iommu(dev
->bus
);
775 tbl
->it_base
= (unsigned long)bus_info
[dev
->bus
->number
].tce_space
;
777 if (is_kdump_kernel())
778 calgary_init_bitmap_from_tce_table(tbl
);
780 tce_free(tbl
, 0, tbl
->it_size
);
782 if (is_calgary(dev
->device
))
783 tbl
->chip_ops
= &calgary_chip_ops
;
784 else if (is_calioc2(dev
->device
))
785 tbl
->chip_ops
= &calioc2_chip_ops
;
789 calgary_reserve_regions(dev
);
791 /* set TARs for each PHB */
792 target
= calgary_reg(bbar
, tar_offset(dev
->bus
->number
));
793 val64
= be64_to_cpu(readq(target
));
795 /* zero out all TAR bits under sw control */
796 val64
&= ~TAR_SW_BITS
;
797 table_phys
= (u64
)__pa(tbl
->it_base
);
801 BUG_ON(specified_table_size
> TCE_TABLE_SIZE_8M
);
802 val64
|= (u64
) specified_table_size
;
804 tbl
->tar_val
= cpu_to_be64(val64
);
806 writeq(tbl
->tar_val
, target
);
807 readq(target
); /* flush */
812 static void __init
calgary_free_bus(struct pci_dev
*dev
)
815 struct iommu_table
*tbl
= pci_iommu(dev
->bus
);
816 void __iomem
*target
;
817 unsigned int bitmapsz
;
819 target
= calgary_reg(tbl
->bbar
, tar_offset(dev
->bus
->number
));
820 val64
= be64_to_cpu(readq(target
));
821 val64
&= ~TAR_SW_BITS
;
822 writeq(cpu_to_be64(val64
), target
);
823 readq(target
); /* flush */
825 bitmapsz
= tbl
->it_size
/ BITS_PER_BYTE
;
826 free_pages((unsigned long)tbl
->it_map
, get_order(bitmapsz
));
831 set_pci_iommu(dev
->bus
, NULL
);
833 /* Can't free bootmem allocated memory after system is up :-( */
834 bus_info
[dev
->bus
->number
].tce_space
= NULL
;
837 static void calgary_dump_error_regs(struct iommu_table
*tbl
)
839 void __iomem
*bbar
= tbl
->bbar
;
840 void __iomem
*target
;
843 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_CSR_OFFSET
);
844 csr
= be32_to_cpu(readl(target
));
846 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_PLSSR_OFFSET
);
847 plssr
= be32_to_cpu(readl(target
));
849 /* If no error, the agent ID in the CSR is not valid */
850 pr_emerg("DMA error on Calgary PHB 0x%x, 0x%08x@CSR 0x%08x@PLSSR\n",
851 tbl
->it_busno
, csr
, plssr
);
854 static void calioc2_dump_error_regs(struct iommu_table
*tbl
)
856 void __iomem
*bbar
= tbl
->bbar
;
857 u32 csr
, csmr
, plssr
, mck
, rcstat
;
858 void __iomem
*target
;
859 unsigned long phboff
= phb_offset(tbl
->it_busno
);
860 unsigned long erroff
;
865 target
= calgary_reg(bbar
, phboff
| PHB_CSR_OFFSET
);
866 csr
= be32_to_cpu(readl(target
));
868 target
= calgary_reg(bbar
, phboff
| PHB_PLSSR_OFFSET
);
869 plssr
= be32_to_cpu(readl(target
));
871 target
= calgary_reg(bbar
, phboff
| 0x290);
872 csmr
= be32_to_cpu(readl(target
));
874 target
= calgary_reg(bbar
, phboff
| 0x800);
875 mck
= be32_to_cpu(readl(target
));
877 pr_emerg("DMA error on CalIOC2 PHB 0x%x\n", tbl
->it_busno
);
879 pr_emerg("0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
880 csr
, plssr
, csmr
, mck
);
882 /* dump rest of error regs */
884 for (i
= 0; i
< ARRAY_SIZE(errregs
); i
++) {
885 /* err regs are at 0x810 - 0x870 */
886 erroff
= (0x810 + (i
* 0x10));
887 target
= calgary_reg(bbar
, phboff
| erroff
);
888 errregs
[i
] = be32_to_cpu(readl(target
));
889 pr_cont("0x%08x@0x%lx ", errregs
[i
], erroff
);
893 /* root complex status */
894 target
= calgary_reg(bbar
, phboff
| PHB_ROOT_COMPLEX_STATUS
);
895 rcstat
= be32_to_cpu(readl(target
));
896 printk(KERN_EMERG
"Calgary: 0x%08x@0x%x\n", rcstat
,
897 PHB_ROOT_COMPLEX_STATUS
);
900 static void calgary_watchdog(struct timer_list
*t
)
902 struct iommu_table
*tbl
= from_timer(tbl
, t
, watchdog_timer
);
903 void __iomem
*bbar
= tbl
->bbar
;
905 void __iomem
*target
;
907 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) | PHB_CSR_OFFSET
);
908 val32
= be32_to_cpu(readl(target
));
910 /* If no error, the agent ID in the CSR is not valid */
911 if (val32
& CSR_AGENT_MASK
) {
912 tbl
->chip_ops
->dump_error_regs(tbl
);
917 /* Disable bus that caused the error */
918 target
= calgary_reg(bbar
, phb_offset(tbl
->it_busno
) |
919 PHB_CONFIG_RW_OFFSET
);
920 val32
= be32_to_cpu(readl(target
));
921 val32
|= PHB_SLOT_DISABLE
;
922 writel(cpu_to_be32(val32
), target
);
923 readl(target
); /* flush */
925 /* Reset the timer */
926 mod_timer(&tbl
->watchdog_timer
, jiffies
+ 2 * HZ
);
930 static void __init
calgary_set_split_completion_timeout(void __iomem
*bbar
,
931 unsigned char busnum
, unsigned long timeout
)
934 void __iomem
*target
;
935 unsigned int phb_shift
= ~0; /* silence gcc */
938 switch (busno_to_phbid(busnum
)) {
939 case 0: phb_shift
= (63 - 19);
941 case 1: phb_shift
= (63 - 23);
943 case 2: phb_shift
= (63 - 27);
945 case 3: phb_shift
= (63 - 35);
948 BUG_ON(busno_to_phbid(busnum
));
951 target
= calgary_reg(bbar
, CALGARY_CONFIG_REG
);
952 val64
= be64_to_cpu(readq(target
));
954 /* zero out this PHB's timer bits */
955 mask
= ~(0xFUL
<< phb_shift
);
957 val64
|= (timeout
<< phb_shift
);
958 writeq(cpu_to_be64(val64
), target
);
959 readq(target
); /* flush */
962 static void __init
calioc2_handle_quirks(struct iommu_table
*tbl
, struct pci_dev
*dev
)
964 unsigned char busnum
= dev
->bus
->number
;
965 void __iomem
*bbar
= tbl
->bbar
;
966 void __iomem
*target
;
970 * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
972 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_SAVIOR_L2
);
973 val
= cpu_to_be32(readl(target
));
975 writel(cpu_to_be32(val
), target
);
978 static void __init
calgary_handle_quirks(struct iommu_table
*tbl
, struct pci_dev
*dev
)
980 unsigned char busnum
= dev
->bus
->number
;
983 * Give split completion a longer timeout on bus 1 for aic94xx
984 * http://bugzilla.kernel.org/show_bug.cgi?id=7180
986 if (is_calgary(dev
->device
) && (busnum
== 1))
987 calgary_set_split_completion_timeout(tbl
->bbar
, busnum
,
991 static void __init
calgary_enable_translation(struct pci_dev
*dev
)
994 unsigned char busnum
;
995 void __iomem
*target
;
997 struct iommu_table
*tbl
;
999 busnum
= dev
->bus
->number
;
1000 tbl
= pci_iommu(dev
->bus
);
1003 /* enable TCE in PHB Config Register */
1004 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_CONFIG_RW_OFFSET
);
1005 val32
= be32_to_cpu(readl(target
));
1006 val32
|= PHB_TCE_ENABLE
| PHB_DAC_DISABLE
| PHB_MCSR_ENABLE
;
1008 printk(KERN_INFO
"Calgary: enabling translation on %s PHB %#x\n",
1009 (dev
->device
== PCI_DEVICE_ID_IBM_CALGARY
) ?
1010 "Calgary" : "CalIOC2", busnum
);
1011 printk(KERN_INFO
"Calgary: errant DMAs will now be prevented on this "
1014 writel(cpu_to_be32(val32
), target
);
1015 readl(target
); /* flush */
1017 timer_setup(&tbl
->watchdog_timer
, calgary_watchdog
, 0);
1018 mod_timer(&tbl
->watchdog_timer
, jiffies
);
1021 static void __init
calgary_disable_translation(struct pci_dev
*dev
)
1024 unsigned char busnum
;
1025 void __iomem
*target
;
1027 struct iommu_table
*tbl
;
1029 busnum
= dev
->bus
->number
;
1030 tbl
= pci_iommu(dev
->bus
);
1033 /* disable TCE in PHB Config Register */
1034 target
= calgary_reg(bbar
, phb_offset(busnum
) | PHB_CONFIG_RW_OFFSET
);
1035 val32
= be32_to_cpu(readl(target
));
1036 val32
&= ~(PHB_TCE_ENABLE
| PHB_DAC_DISABLE
| PHB_MCSR_ENABLE
);
1038 printk(KERN_INFO
"Calgary: disabling translation on PHB %#x!\n", busnum
);
1039 writel(cpu_to_be32(val32
), target
);
1040 readl(target
); /* flush */
1042 del_timer_sync(&tbl
->watchdog_timer
);
1045 static void __init
calgary_init_one_nontraslated(struct pci_dev
*dev
)
1048 set_pci_iommu(dev
->bus
, NULL
);
1050 /* is the device behind a bridge? */
1051 if (dev
->bus
->parent
)
1052 dev
->bus
->parent
->self
= dev
;
1054 dev
->bus
->self
= dev
;
1057 static int __init
calgary_init_one(struct pci_dev
*dev
)
1060 struct iommu_table
*tbl
;
1063 bbar
= busno_to_bbar(dev
->bus
->number
);
1064 ret
= calgary_setup_tar(dev
, bbar
);
1070 if (dev
->bus
->parent
) {
1071 if (dev
->bus
->parent
->self
)
1072 printk(KERN_WARNING
"Calgary: IEEEE, dev %p has "
1073 "bus->parent->self!\n", dev
);
1074 dev
->bus
->parent
->self
= dev
;
1076 dev
->bus
->self
= dev
;
1078 tbl
= pci_iommu(dev
->bus
);
1079 tbl
->chip_ops
->handle_quirks(tbl
, dev
);
1081 calgary_enable_translation(dev
);
1089 static int __init
calgary_locate_bbars(void)
1092 int rioidx
, phb
, bus
;
1094 void __iomem
*target
;
1095 unsigned long offset
;
1096 u8 start_bus
, end_bus
;
1100 for (rioidx
= 0; rioidx
< rio_table_hdr
->num_rio_dev
; rioidx
++) {
1101 struct rio_detail
*rio
= rio_devs
[rioidx
];
1103 if ((rio
->type
!= COMPAT_CALGARY
) && (rio
->type
!= ALT_CALGARY
))
1106 /* map entire 1MB of Calgary config space */
1107 bbar
= ioremap_nocache(rio
->BBAR
, 1024 * 1024);
1111 for (phb
= 0; phb
< PHBS_PER_CALGARY
; phb
++) {
1112 offset
= phb_debug_offsets
[phb
] | PHB_DEBUG_STUFF_OFFSET
;
1113 target
= calgary_reg(bbar
, offset
);
1115 val
= be32_to_cpu(readl(target
));
1117 start_bus
= (u8
)((val
& 0x00FF0000) >> 16);
1118 end_bus
= (u8
)((val
& 0x0000FF00) >> 8);
1121 for (bus
= start_bus
; bus
<= end_bus
; bus
++) {
1122 bus_info
[bus
].bbar
= bbar
;
1123 bus_info
[bus
].phbid
= phb
;
1126 bus_info
[start_bus
].bbar
= bbar
;
1127 bus_info
[start_bus
].phbid
= phb
;
1135 /* scan bus_info and iounmap any bbars we previously ioremap'd */
1136 for (bus
= 0; bus
< ARRAY_SIZE(bus_info
); bus
++)
1137 if (bus_info
[bus
].bbar
)
1138 iounmap(bus_info
[bus
].bbar
);
1143 static int __init
calgary_init(void)
1146 struct pci_dev
*dev
= NULL
;
1147 struct calgary_bus_info
*info
;
1149 ret
= calgary_locate_bbars();
1153 /* Purely for kdump kernel case */
1154 if (is_kdump_kernel())
1155 get_tce_space_from_tar();
1158 dev
= pci_get_device(PCI_VENDOR_ID_IBM
, PCI_ANY_ID
, dev
);
1161 if (!is_cal_pci_dev(dev
->device
))
1164 info
= &bus_info
[dev
->bus
->number
];
1165 if (info
->translation_disabled
) {
1166 calgary_init_one_nontraslated(dev
);
1170 if (!info
->tce_space
&& !translate_empty_slots
)
1173 ret
= calgary_init_one(dev
);
1179 for_each_pci_dev(dev
) {
1180 struct iommu_table
*tbl
;
1182 tbl
= find_iommu_table(&dev
->dev
);
1184 if (translation_enabled(tbl
))
1185 dev
->dev
.dma_ops
= &calgary_dma_ops
;
1192 dev
= pci_get_device(PCI_VENDOR_ID_IBM
, PCI_ANY_ID
, dev
);
1195 if (!is_cal_pci_dev(dev
->device
))
1198 info
= &bus_info
[dev
->bus
->number
];
1199 if (info
->translation_disabled
) {
1203 if (!info
->tce_space
&& !translate_empty_slots
)
1206 calgary_disable_translation(dev
);
1207 calgary_free_bus(dev
);
1208 pci_dev_put(dev
); /* Undo calgary_init_one()'s pci_dev_get() */
1209 dev
->dev
.dma_ops
= NULL
;
1215 static inline int __init
determine_tce_table_size(void)
1219 if (specified_table_size
!= TCE_TABLE_SIZE_UNSPECIFIED
)
1220 return specified_table_size
;
1222 if (is_kdump_kernel() && saved_max_pfn
) {
1224 * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
1225 * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
1226 * larger table size has twice as many entries, so shift the
1227 * max ram address by 13 to divide by 8K and then look at the
1228 * order of the result to choose between 0-7.
1230 ret
= get_order((saved_max_pfn
* PAGE_SIZE
) >> 13);
1231 if (ret
> TCE_TABLE_SIZE_8M
)
1232 ret
= TCE_TABLE_SIZE_8M
;
1235 * Use 8M by default (suggested by Muli) if it's not
1236 * kdump kernel and saved_max_pfn isn't set.
1238 ret
= TCE_TABLE_SIZE_8M
;
1244 static int __init
build_detail_arrays(void)
1247 unsigned numnodes
, i
;
1248 int scal_detail_size
, rio_detail_size
;
1250 numnodes
= rio_table_hdr
->num_scal_dev
;
1251 if (numnodes
> MAX_NUMNODES
){
1253 "Calgary: MAX_NUMNODES too low! Defined as %d, "
1254 "but system has %d nodes.\n",
1255 MAX_NUMNODES
, numnodes
);
1259 switch (rio_table_hdr
->version
){
1261 scal_detail_size
= 11;
1262 rio_detail_size
= 13;
1265 scal_detail_size
= 12;
1266 rio_detail_size
= 15;
1270 "Calgary: Invalid Rio Grande Table Version: %d\n",
1271 rio_table_hdr
->version
);
1275 ptr
= ((unsigned long)rio_table_hdr
) + 3;
1276 for (i
= 0; i
< numnodes
; i
++, ptr
+= scal_detail_size
)
1277 scal_devs
[i
] = (struct scal_detail
*)ptr
;
1279 for (i
= 0; i
< rio_table_hdr
->num_rio_dev
;
1280 i
++, ptr
+= rio_detail_size
)
1281 rio_devs
[i
] = (struct rio_detail
*)ptr
;
1286 static int __init
calgary_bus_has_devices(int bus
, unsigned short pci_dev
)
1291 if (pci_dev
== PCI_DEVICE_ID_IBM_CALIOC2
) {
1293 * FIXME: properly scan for devices across the
1294 * PCI-to-PCI bridge on every CalIOC2 port.
1299 for (dev
= 1; dev
< 8; dev
++) {
1300 val
= read_pci_config(bus
, dev
, 0, 0);
1301 if (val
!= 0xffffffff)
1304 return (val
!= 0xffffffff);
1308 * calgary_init_bitmap_from_tce_table():
1309 * Function for kdump case. In the second/kdump kernel initialize
1310 * the bitmap based on the tce table entries obtained from first kernel
1312 static void calgary_init_bitmap_from_tce_table(struct iommu_table
*tbl
)
1316 tp
= ((u64
*)tbl
->it_base
);
1317 for (index
= 0 ; index
< tbl
->it_size
; index
++) {
1319 set_bit(index
, tbl
->it_map
);
1325 * get_tce_space_from_tar():
1326 * Function for kdump case. Get the tce tables from first kernel
1327 * by reading the contents of the base address register of calgary iommu
1329 static void __init
get_tce_space_from_tar(void)
1332 void __iomem
*target
;
1333 unsigned long tce_space
;
1335 for (bus
= 0; bus
< MAX_PHB_BUS_NUM
; bus
++) {
1336 struct calgary_bus_info
*info
= &bus_info
[bus
];
1337 unsigned short pci_device
;
1340 val
= read_pci_config(bus
, 0, 0, 0);
1341 pci_device
= (val
& 0xFFFF0000) >> 16;
1343 if (!is_cal_pci_dev(pci_device
))
1345 if (info
->translation_disabled
)
1348 if (calgary_bus_has_devices(bus
, pci_device
) ||
1349 translate_empty_slots
) {
1350 target
= calgary_reg(bus_info
[bus
].bbar
,
1352 tce_space
= be64_to_cpu(readq(target
));
1353 tce_space
= tce_space
& TAR_SW_BITS
;
1355 tce_space
= tce_space
& (~specified_table_size
);
1356 info
->tce_space
= (u64
*)__va(tce_space
);
1362 static int __init
calgary_iommu_init(void)
1366 /* ok, we're trying to use Calgary - let's roll */
1367 printk(KERN_INFO
"PCI-DMA: Using Calgary IOMMU\n");
1369 ret
= calgary_init();
1371 printk(KERN_ERR
"PCI-DMA: Calgary init failed %d, "
1372 "falling back to no_iommu\n", ret
);
1379 int __init
detect_calgary(void)
1383 int calgary_found
= 0;
1385 unsigned int offset
, prev_offset
;
1389 * if the user specified iommu=off or iommu=soft or we found
1390 * another HW IOMMU already, bail out.
1392 if (no_iommu
|| iommu_detected
)
1398 if (!early_pci_allowed())
1401 printk(KERN_DEBUG
"Calgary: detecting Calgary via BIOS EBDA area\n");
1403 ptr
= (unsigned long)phys_to_virt(get_bios_ebda());
1405 rio_table_hdr
= NULL
;
1409 * The next offset is stored in the 1st word.
1410 * Only parse up until the offset increases:
1412 while (offset
> prev_offset
) {
1413 /* The block id is stored in the 2nd word */
1414 if (*((unsigned short *)(ptr
+ offset
+ 2)) == 0x4752){
1415 /* set the pointer past the offset & block id */
1416 rio_table_hdr
= (struct rio_table_hdr
*)(ptr
+ offset
+ 4);
1419 prev_offset
= offset
;
1420 offset
= *((unsigned short *)(ptr
+ offset
));
1422 if (!rio_table_hdr
) {
1423 printk(KERN_DEBUG
"Calgary: Unable to locate Rio Grande table "
1424 "in EBDA - bailing!\n");
1428 ret
= build_detail_arrays();
1430 printk(KERN_DEBUG
"Calgary: build_detail_arrays ret %d\n", ret
);
1434 specified_table_size
= determine_tce_table_size();
1436 for (bus
= 0; bus
< MAX_PHB_BUS_NUM
; bus
++) {
1437 struct calgary_bus_info
*info
= &bus_info
[bus
];
1438 unsigned short pci_device
;
1441 val
= read_pci_config(bus
, 0, 0, 0);
1442 pci_device
= (val
& 0xFFFF0000) >> 16;
1444 if (!is_cal_pci_dev(pci_device
))
1447 if (info
->translation_disabled
)
1450 if (calgary_bus_has_devices(bus
, pci_device
) ||
1451 translate_empty_slots
) {
1453 * If it is kdump kernel, find and use tce tables
1454 * from first kernel, else allocate tce tables here
1456 if (!is_kdump_kernel()) {
1457 tbl
= alloc_tce_table();
1460 info
->tce_space
= tbl
;
1466 printk(KERN_DEBUG
"Calgary: finished detection, Calgary %s\n",
1467 calgary_found
? "found" : "not found");
1469 if (calgary_found
) {
1471 calgary_detected
= 1;
1472 printk(KERN_INFO
"PCI-DMA: Calgary IOMMU detected.\n");
1473 printk(KERN_INFO
"PCI-DMA: Calgary TCE table spec is %d\n",
1474 specified_table_size
);
1476 x86_init
.iommu
.iommu_init
= calgary_iommu_init
;
1478 return calgary_found
;
1481 for (--bus
; bus
>= 0; --bus
) {
1482 struct calgary_bus_info
*info
= &bus_info
[bus
];
1484 if (info
->tce_space
)
1485 free_tce_table(info
->tce_space
);
1490 static int __init
calgary_parse_options(char *p
)
1492 unsigned int bridge
;
1498 if (!strncmp(p
, "64k", 3))
1499 specified_table_size
= TCE_TABLE_SIZE_64K
;
1500 else if (!strncmp(p
, "128k", 4))
1501 specified_table_size
= TCE_TABLE_SIZE_128K
;
1502 else if (!strncmp(p
, "256k", 4))
1503 specified_table_size
= TCE_TABLE_SIZE_256K
;
1504 else if (!strncmp(p
, "512k", 4))
1505 specified_table_size
= TCE_TABLE_SIZE_512K
;
1506 else if (!strncmp(p
, "1M", 2))
1507 specified_table_size
= TCE_TABLE_SIZE_1M
;
1508 else if (!strncmp(p
, "2M", 2))
1509 specified_table_size
= TCE_TABLE_SIZE_2M
;
1510 else if (!strncmp(p
, "4M", 2))
1511 specified_table_size
= TCE_TABLE_SIZE_4M
;
1512 else if (!strncmp(p
, "8M", 2))
1513 specified_table_size
= TCE_TABLE_SIZE_8M
;
1515 len
= strlen("translate_empty_slots");
1516 if (!strncmp(p
, "translate_empty_slots", len
))
1517 translate_empty_slots
= 1;
1519 len
= strlen("disable");
1520 if (!strncmp(p
, "disable", len
)) {
1526 ret
= kstrtoul(p
, 0, &val
);
1531 if (bridge
< MAX_PHB_BUS_NUM
) {
1532 printk(KERN_INFO
"Calgary: disabling "
1533 "translation for PHB %#x\n", bridge
);
1534 bus_info
[bridge
].translation_disabled
= 1;
1538 p
= strpbrk(p
, ",");
1546 __setup("calgary=", calgary_parse_options
);
1548 static void __init
calgary_fixup_one_tce_space(struct pci_dev
*dev
)
1550 struct iommu_table
*tbl
;
1551 unsigned int npages
;
1554 tbl
= pci_iommu(dev
->bus
);
1556 for (i
= 0; i
< 4; i
++) {
1557 struct resource
*r
= &dev
->resource
[PCI_BRIDGE_RESOURCES
+ i
];
1559 /* Don't give out TCEs that map MEM resources */
1560 if (!(r
->flags
& IORESOURCE_MEM
))
1563 /* 0-based? we reserve the whole 1st MB anyway */
1567 /* cover the whole region */
1568 npages
= resource_size(r
) >> PAGE_SHIFT
;
1571 iommu_range_reserve(tbl
, r
->start
, npages
);
1575 static int __init
calgary_fixup_tce_spaces(void)
1577 struct pci_dev
*dev
= NULL
;
1578 struct calgary_bus_info
*info
;
1580 if (no_iommu
|| swiotlb
|| !calgary_detected
)
1583 printk(KERN_DEBUG
"Calgary: fixing up tce spaces\n");
1586 dev
= pci_get_device(PCI_VENDOR_ID_IBM
, PCI_ANY_ID
, dev
);
1589 if (!is_cal_pci_dev(dev
->device
))
1592 info
= &bus_info
[dev
->bus
->number
];
1593 if (info
->translation_disabled
)
1596 if (!info
->tce_space
)
1599 calgary_fixup_one_tce_space(dev
);
1607 * We need to be call after pcibios_assign_resources (fs_initcall level)
1608 * and before device_initcall.
1610 rootfs_initcall(calgary_fixup_tce_spaces
);
1612 IOMMU_INIT_POST(detect_calgary
);