1 // SPDX-License-Identifier: GPL-2.0
3 #include <linux/slab.h>
4 #include <linux/memblock.h>
5 #include <linux/mem_encrypt.h>
7 #include <asm/set_memory.h>
8 #include <asm/pgtable.h>
9 #include <asm/realmode.h>
10 #include <asm/tlbflush.h>
12 struct real_mode_header
*real_mode_header
;
13 u32
*trampoline_cr4_features
;
15 /* Hold the pgd entry used on booting additional CPUs */
16 pgd_t trampoline_pgd_entry
;
18 void __init
set_real_mode_mem(phys_addr_t mem
, size_t size
)
20 void *base
= __va(mem
);
22 real_mode_header
= (struct real_mode_header
*) base
;
23 printk(KERN_DEBUG
"Base memory trampoline at [%p] %llx size %zu\n",
24 base
, (unsigned long long)mem
, size
);
27 void __init
reserve_real_mode(void)
30 size_t size
= real_mode_size_needed();
35 WARN_ON(slab_is_available());
37 /* Has to be under 1M so we can execute real-mode AP code. */
38 mem
= memblock_find_in_range(0, 1<<20, size
, PAGE_SIZE
);
40 pr_info("No sub-1M memory is available for the trampoline\n");
44 memblock_reserve(mem
, size
);
45 set_real_mode_mem(mem
, size
);
48 static void __init
setup_real_mode(void)
54 unsigned long phys_base
;
55 struct trampoline_header
*trampoline_header
;
56 size_t size
= PAGE_ALIGN(real_mode_blob_end
- real_mode_blob
);
62 base
= (unsigned char *)real_mode_header
;
65 * If SME is active, the trampoline area will need to be in
66 * decrypted memory in order to bring up other processors
67 * successfully. This is not needed for SEV.
70 set_memory_decrypted((unsigned long)base
, size
>> PAGE_SHIFT
);
72 memcpy(base
, real_mode_blob
, size
);
74 phys_base
= __pa(base
);
75 real_mode_seg
= phys_base
>> 4;
77 rel
= (u32
*) real_mode_relocs
;
79 /* 16-bit segment relocations. */
82 u16
*seg
= (u16
*) (base
+ *rel
++);
86 /* 32-bit linear relocations. */
89 u32
*ptr
= (u32
*) (base
+ *rel
++);
93 /* Must be perfomed *after* relocation. */
94 trampoline_header
= (struct trampoline_header
*)
95 __va(real_mode_header
->trampoline_header
);
98 trampoline_header
->start
= __pa_symbol(startup_32_smp
);
99 trampoline_header
->gdt_limit
= __BOOT_DS
+ 7;
100 trampoline_header
->gdt_base
= __pa_symbol(boot_gdt
);
103 * Some AMD processors will #GP(0) if EFER.LMA is set in WRMSR
104 * so we need to mask it out.
106 rdmsrl(MSR_EFER
, efer
);
107 trampoline_header
->efer
= efer
& ~EFER_LMA
;
109 trampoline_header
->start
= (u64
) secondary_startup_64
;
110 trampoline_cr4_features
= &trampoline_header
->cr4
;
111 *trampoline_cr4_features
= mmu_cr4_features
;
113 trampoline_header
->flags
= 0;
115 trampoline_header
->flags
|= TH_FLAGS_SME_ACTIVE
;
117 trampoline_pgd
= (u64
*) __va(real_mode_header
->trampoline_pgd
);
118 trampoline_pgd
[0] = trampoline_pgd_entry
.pgd
;
119 trampoline_pgd
[511] = init_top_pgt
[511].pgd
;
124 * reserve_real_mode() gets called very early, to guarantee the
125 * availability of low memory. This is before the proper kernel page
126 * tables are set up, so we cannot set page permissions in that
127 * function. Also trampoline code will be executed by APs so we
128 * need to mark it executable at do_pre_smp_initcalls() at least,
129 * thus run it as a early_initcall().
131 static void __init
set_real_mode_permissions(void)
133 unsigned char *base
= (unsigned char *) real_mode_header
;
134 size_t size
= PAGE_ALIGN(real_mode_blob_end
- real_mode_blob
);
137 PAGE_ALIGN(real_mode_header
->ro_end
) -
141 PAGE_ALIGN(real_mode_header
->ro_end
) -
142 real_mode_header
->text_start
;
144 unsigned long text_start
=
145 (unsigned long) __va(real_mode_header
->text_start
);
147 set_memory_nx((unsigned long) base
, size
>> PAGE_SHIFT
);
148 set_memory_ro((unsigned long) base
, ro_size
>> PAGE_SHIFT
);
149 set_memory_x((unsigned long) text_start
, text_size
>> PAGE_SHIFT
);
152 static int __init
init_real_mode(void)
154 if (!real_mode_header
)
155 panic("Real mode trampoline was not allocated");
158 set_real_mode_permissions();
162 early_initcall(init_real_mode
);