1 /* SPDX-License-Identifier: GPL-2.0 */
4 * Trampoline.S Derived from Setup.S by Linus Torvalds
6 * 4 Jan 1997 Michael Chastain: changed to gnu as.
7 * 15 Sept 2005 Eric Biederman: 64bit PIC support
9 * Entry: CS:IP point to the start of our code, we are
10 * in real mode with no stack, but the rest of the
11 * trampoline page to make our stack and everything else
14 * On entry to trampoline_start, the processor is in real mode
15 * with 16-bit addressing and 16-bit data. CS has some value
16 * and IP is zero. Thus, data addresses need to be absolute
17 * (no relocation) and are taken with regard to r_base.
19 * With the addition of trampoline_level4_pgt this code can
20 * now enter a 64bit kernel that lives at arbitrary 64bit
23 * If you work on this file, check the object module with objdump
24 * --full-contents --reloc to make sure there are no relocation
28 #include <linux/linkage.h>
29 #include <asm/pgtable_types.h>
30 #include <asm/page_types.h>
32 #include <asm/segment.h>
33 #include <asm/processor-flags.h>
34 #include <asm/realmode.h>
41 ENTRY(trampoline_start)
42 cli # We should be safe anyway
47 mov %cs, %ax # Code and data in the same place
52 movl $0xA5A5A5A5, trampoline_status
53 # write marker for master knows we're running
56 movl $rm_stack_end, %esp
58 call verify_cpu # Verify the cpu supports long mode
59 testl %eax, %eax # Check for return code
63 * GDT tables in non default location kernel can be beyond 16MB and
64 * lgdt will not be able to load the address as in real mode default
65 * operand size is 16bit. Use lgdtl instead to force operand size
69 lidtl tr_idt # load idt with 0, 0
70 lgdtl tr_gdt # load gdt with whatever is appropriate
72 movw $__KERNEL_DS, %dx # Data segment descriptor
74 # Enable protected mode
75 movl $X86_CR0_PE, %eax # protected mode (PE) bit
76 movl %eax, %cr0 # into protected mode
78 # flush prefetch and jump to startup_32
79 ljmpl $__KERNEL32_CS, $pa_startup_32
84 #include "../kernel/verify_cpu.S"
86 .section ".text32","ax"
91 addl $pa_real_mode_base, %esp
98 * Check for memory encryption support. This is a safety net in
99 * case BIOS hasn't done the necessary step of setting the bit in
100 * the MSR for this AP. If SME is active and we've gotten this far
101 * then it is safe for us to set the MSR bit and continue. If we
102 * don't we'll eventually crash trying to execute encrypted
105 btl $TH_FLAGS_SME_ACTIVE_BIT, pa_tr_flags
107 movl $MSR_K8_SYSCFG, %ecx
109 bts $MSR_K8_SYSCFG_MEM_ENCRYPT_BIT, %eax
113 * Memory encryption is enabled but the SME enable bit for this
114 * CPU has has not been set. It is safe to set it, so do so.
120 movl %eax, %cr4 # Enable PAE mode
122 # Setup trampoline 4 level pagetables
123 movl $pa_trampoline_pgd, %eax
127 movl pa_tr_efer, %eax
128 movl pa_tr_efer + 4, %edx
132 # Enable paging and in turn activate Long Mode
133 movl $(X86_CR0_PG | X86_CR0_WP | X86_CR0_PE), %eax
137 * At this point we're in long mode but in 32bit compatibility mode
138 * with EFER.LME = 1, CS.L = 0, CS.D = 1 (and in turn
139 * EFER.LMA = 1). Now we want to jump in 64bit mode, to do that we use
140 * the new gdt/idt that has __KERNEL_CS with CS.L = 1.
142 ljmpl $__KERNEL_CS, $pa_startup_64
144 .section ".text64","ax"
148 # Now jump into the kernel using virtual addresses
151 .section ".rodata","a"
152 # Duplicate the global descriptor table
153 # so the kernel can live anywhere
157 .short tr_gdt_end - tr_gdt - 1 # gdt limit
160 .quad 0x00cf9b000000ffff # __KERNEL32_CS
161 .quad 0x00af9b000000ffff # __KERNEL_CS
162 .quad 0x00cf93000000ffff # __KERNEL_DS
167 GLOBAL(trampoline_pgd) .space PAGE_SIZE
170 GLOBAL(trampoline_header)
172 GLOBAL(tr_efer) .space 8
173 GLOBAL(tr_cr4) .space 4
174 GLOBAL(tr_flags) .space 4
175 END(trampoline_header)
177 #include "trampoline_common.S"