2 * arch/arm/mach-omap2/control.h
4 * OMAP2/3/4 System Control Module definitions
6 * Copyright (C) 2007-2010 Texas Instruments, Inc.
7 * Copyright (C) 2007-2008, 2010 Nokia Corporation
9 * Written by Paul Walmsley
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation.
16 #ifndef __ARCH_ARM_MACH_OMAP2_CONTROL_H
17 #define __ARCH_ARM_MACH_OMAP2_CONTROL_H
20 #include <mach/ctrl_module_core_44xx.h>
21 #include <mach/ctrl_module_wkup_44xx.h>
22 #include <mach/ctrl_module_pad_core_44xx.h>
23 #include <mach/ctrl_module_pad_wkup_44xx.h>
26 #define OMAP242X_CTRL_REGADDR(reg) \
27 OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE + (reg))
28 #define OMAP243X_CTRL_REGADDR(reg) \
29 OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE + (reg))
30 #define OMAP343X_CTRL_REGADDR(reg) \
31 OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE + (reg))
33 #define OMAP242X_CTRL_REGADDR(reg) \
34 OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE + (reg))
35 #define OMAP243X_CTRL_REGADDR(reg) \
36 OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE + (reg))
37 #define OMAP343X_CTRL_REGADDR(reg) \
38 OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE + (reg))
39 #endif /* __ASSEMBLY__ */
42 * As elsewhere, the "OMAP2_" prefix indicates that the macro is valid for
43 * OMAP24XX and OMAP34XX.
46 /* Control submodule offsets */
48 #define OMAP2_CONTROL_INTERFACE 0x000
49 #define OMAP2_CONTROL_PADCONFS 0x030
50 #define OMAP2_CONTROL_GENERAL 0x270
51 #define OMAP343X_CONTROL_MEM_WKUP 0x600
52 #define OMAP343X_CONTROL_PADCONFS_WKUP 0xa00
53 #define OMAP343X_CONTROL_GENERAL_WKUP 0xa60
55 /* Control register offsets - read/write with omap_ctrl_{read,write}{bwl}() */
57 #define OMAP2_CONTROL_SYSCONFIG (OMAP2_CONTROL_INTERFACE + 0x10)
59 /* CONTROL_GENERAL register offsets common to OMAP2 & 3 */
60 #define OMAP2_CONTROL_DEVCONF0 (OMAP2_CONTROL_GENERAL + 0x0004)
61 #define OMAP2_CONTROL_MSUSPENDMUX_0 (OMAP2_CONTROL_GENERAL + 0x0020)
62 #define OMAP2_CONTROL_MSUSPENDMUX_1 (OMAP2_CONTROL_GENERAL + 0x0024)
63 #define OMAP2_CONTROL_MSUSPENDMUX_2 (OMAP2_CONTROL_GENERAL + 0x0028)
64 #define OMAP2_CONTROL_MSUSPENDMUX_3 (OMAP2_CONTROL_GENERAL + 0x002c)
65 #define OMAP2_CONTROL_MSUSPENDMUX_4 (OMAP2_CONTROL_GENERAL + 0x0030)
66 #define OMAP2_CONTROL_MSUSPENDMUX_5 (OMAP2_CONTROL_GENERAL + 0x0034)
67 #define OMAP2_CONTROL_SEC_CTRL (OMAP2_CONTROL_GENERAL + 0x0040)
68 #define OMAP2_CONTROL_RPUB_KEY_H_0 (OMAP2_CONTROL_GENERAL + 0x0090)
69 #define OMAP2_CONTROL_RPUB_KEY_H_1 (OMAP2_CONTROL_GENERAL + 0x0094)
70 #define OMAP2_CONTROL_RPUB_KEY_H_2 (OMAP2_CONTROL_GENERAL + 0x0098)
71 #define OMAP2_CONTROL_RPUB_KEY_H_3 (OMAP2_CONTROL_GENERAL + 0x009c)
73 /* 242x-only CONTROL_GENERAL register offsets */
74 #define OMAP242X_CONTROL_DEVCONF OMAP2_CONTROL_DEVCONF0 /* match TRM */
75 #define OMAP242X_CONTROL_OCM_RAM_PERM (OMAP2_CONTROL_GENERAL + 0x0068)
77 /* 243x-only CONTROL_GENERAL register offsets */
78 /* CONTROL_IVA2_BOOT{ADDR,MOD} are at the same place on 343x - noted below */
79 #define OMAP243X_CONTROL_DEVCONF1 (OMAP2_CONTROL_GENERAL + 0x0078)
80 #define OMAP243X_CONTROL_CSIRXFE (OMAP2_CONTROL_GENERAL + 0x007c)
81 #define OMAP243X_CONTROL_IVA2_BOOTADDR (OMAP2_CONTROL_GENERAL + 0x0190)
82 #define OMAP243X_CONTROL_IVA2_BOOTMOD (OMAP2_CONTROL_GENERAL + 0x0194)
83 #define OMAP243X_CONTROL_IVA2_GEMCFG (OMAP2_CONTROL_GENERAL + 0x0198)
84 #define OMAP243X_CONTROL_PBIAS_LITE (OMAP2_CONTROL_GENERAL + 0x0230)
86 /* 24xx-only CONTROL_GENERAL register offsets */
87 #define OMAP24XX_CONTROL_DEBOBS (OMAP2_CONTROL_GENERAL + 0x0000)
88 #define OMAP24XX_CONTROL_EMU_SUPPORT (OMAP2_CONTROL_GENERAL + 0x0008)
89 #define OMAP24XX_CONTROL_SEC_TEST (OMAP2_CONTROL_GENERAL + 0x0044)
90 #define OMAP24XX_CONTROL_PSA_CTRL (OMAP2_CONTROL_GENERAL + 0x0048)
91 #define OMAP24XX_CONTROL_PSA_CMD (OMAP2_CONTROL_GENERAL + 0x004c)
92 #define OMAP24XX_CONTROL_PSA_VALUE (OMAP2_CONTROL_GENERAL + 0x0050)
93 #define OMAP24XX_CONTROL_SEC_EMU (OMAP2_CONTROL_GENERAL + 0x0060)
94 #define OMAP24XX_CONTROL_SEC_TAP (OMAP2_CONTROL_GENERAL + 0x0064)
95 #define OMAP24XX_CONTROL_OCM_PUB_RAM_ADD (OMAP2_CONTROL_GENERAL + 0x006c)
96 #define OMAP24XX_CONTROL_EXT_SEC_RAM_START_ADD (OMAP2_CONTROL_GENERAL + 0x0070)
97 #define OMAP24XX_CONTROL_EXT_SEC_RAM_STOP_ADD (OMAP2_CONTROL_GENERAL + 0x0074)
98 #define OMAP24XX_CONTROL_SEC_STATUS (OMAP2_CONTROL_GENERAL + 0x0080)
99 #define OMAP24XX_CONTROL_SEC_ERR_STATUS (OMAP2_CONTROL_GENERAL + 0x0084)
100 #define OMAP24XX_CONTROL_STATUS (OMAP2_CONTROL_GENERAL + 0x0088)
101 #define OMAP24XX_CONTROL_GENERAL_PURPOSE_STATUS (OMAP2_CONTROL_GENERAL + 0x008c)
102 #define OMAP24XX_CONTROL_RAND_KEY_0 (OMAP2_CONTROL_GENERAL + 0x00a0)
103 #define OMAP24XX_CONTROL_RAND_KEY_1 (OMAP2_CONTROL_GENERAL + 0x00a4)
104 #define OMAP24XX_CONTROL_RAND_KEY_2 (OMAP2_CONTROL_GENERAL + 0x00a8)
105 #define OMAP24XX_CONTROL_RAND_KEY_3 (OMAP2_CONTROL_GENERAL + 0x00ac)
106 #define OMAP24XX_CONTROL_CUST_KEY_0 (OMAP2_CONTROL_GENERAL + 0x00b0)
107 #define OMAP24XX_CONTROL_CUST_KEY_1 (OMAP2_CONTROL_GENERAL + 0x00b4)
108 #define OMAP24XX_CONTROL_TEST_KEY_0 (OMAP2_CONTROL_GENERAL + 0x00c0)
109 #define OMAP24XX_CONTROL_TEST_KEY_1 (OMAP2_CONTROL_GENERAL + 0x00c4)
110 #define OMAP24XX_CONTROL_TEST_KEY_2 (OMAP2_CONTROL_GENERAL + 0x00c8)
111 #define OMAP24XX_CONTROL_TEST_KEY_3 (OMAP2_CONTROL_GENERAL + 0x00cc)
112 #define OMAP24XX_CONTROL_TEST_KEY_4 (OMAP2_CONTROL_GENERAL + 0x00d0)
113 #define OMAP24XX_CONTROL_TEST_KEY_5 (OMAP2_CONTROL_GENERAL + 0x00d4)
114 #define OMAP24XX_CONTROL_TEST_KEY_6 (OMAP2_CONTROL_GENERAL + 0x00d8)
115 #define OMAP24XX_CONTROL_TEST_KEY_7 (OMAP2_CONTROL_GENERAL + 0x00dc)
116 #define OMAP24XX_CONTROL_TEST_KEY_8 (OMAP2_CONTROL_GENERAL + 0x00e0)
117 #define OMAP24XX_CONTROL_TEST_KEY_9 (OMAP2_CONTROL_GENERAL + 0x00e4)
119 #define OMAP343X_CONTROL_PADCONF_SYSNIRQ (OMAP2_CONTROL_INTERFACE + 0x01b0)
121 /* 34xx-only CONTROL_GENERAL register offsets */
122 #define OMAP343X_CONTROL_PADCONF_OFF (OMAP2_CONTROL_GENERAL + 0x0000)
123 #define OMAP343X_CONTROL_MEM_DFTRW0 (OMAP2_CONTROL_GENERAL + 0x0008)
124 #define OMAP343X_CONTROL_MEM_DFTRW1 (OMAP2_CONTROL_GENERAL + 0x000c)
125 #define OMAP343X_CONTROL_DEVCONF1 (OMAP2_CONTROL_GENERAL + 0x0068)
126 #define OMAP343X_CONTROL_CSIRXFE (OMAP2_CONTROL_GENERAL + 0x006c)
127 #define OMAP343X_CONTROL_SEC_STATUS (OMAP2_CONTROL_GENERAL + 0x0070)
128 #define OMAP343X_CONTROL_SEC_ERR_STATUS (OMAP2_CONTROL_GENERAL + 0x0074)
129 #define OMAP343X_CONTROL_SEC_ERR_STATUS_DEBUG (OMAP2_CONTROL_GENERAL + 0x0078)
130 #define OMAP343X_CONTROL_STATUS (OMAP2_CONTROL_GENERAL + 0x0080)
131 #define OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS (OMAP2_CONTROL_GENERAL + 0x0084)
132 #define OMAP343X_CONTROL_RPUB_KEY_H_4 (OMAP2_CONTROL_GENERAL + 0x00a0)
133 #define OMAP343X_CONTROL_RAND_KEY_0 (OMAP2_CONTROL_GENERAL + 0x00a8)
134 #define OMAP343X_CONTROL_RAND_KEY_1 (OMAP2_CONTROL_GENERAL + 0x00ac)
135 #define OMAP343X_CONTROL_RAND_KEY_2 (OMAP2_CONTROL_GENERAL + 0x00b0)
136 #define OMAP343X_CONTROL_RAND_KEY_3 (OMAP2_CONTROL_GENERAL + 0x00b4)
137 #define OMAP343X_CONTROL_TEST_KEY_0 (OMAP2_CONTROL_GENERAL + 0x00c8)
138 #define OMAP343X_CONTROL_TEST_KEY_1 (OMAP2_CONTROL_GENERAL + 0x00cc)
139 #define OMAP343X_CONTROL_TEST_KEY_2 (OMAP2_CONTROL_GENERAL + 0x00d0)
140 #define OMAP343X_CONTROL_TEST_KEY_3 (OMAP2_CONTROL_GENERAL + 0x00d4)
141 #define OMAP343X_CONTROL_TEST_KEY_4 (OMAP2_CONTROL_GENERAL + 0x00d8)
142 #define OMAP343X_CONTROL_TEST_KEY_5 (OMAP2_CONTROL_GENERAL + 0x00dc)
143 #define OMAP343X_CONTROL_TEST_KEY_6 (OMAP2_CONTROL_GENERAL + 0x00e0)
144 #define OMAP343X_CONTROL_TEST_KEY_7 (OMAP2_CONTROL_GENERAL + 0x00e4)
145 #define OMAP343X_CONTROL_TEST_KEY_8 (OMAP2_CONTROL_GENERAL + 0x00e8)
146 #define OMAP343X_CONTROL_TEST_KEY_9 (OMAP2_CONTROL_GENERAL + 0x00ec)
147 #define OMAP343X_CONTROL_TEST_KEY_10 (OMAP2_CONTROL_GENERAL + 0x00f0)
148 #define OMAP343X_CONTROL_TEST_KEY_11 (OMAP2_CONTROL_GENERAL + 0x00f4)
149 #define OMAP343X_CONTROL_TEST_KEY_12 (OMAP2_CONTROL_GENERAL + 0x00f8)
150 #define OMAP343X_CONTROL_TEST_KEY_13 (OMAP2_CONTROL_GENERAL + 0x00fc)
151 #define OMAP343X_CONTROL_FUSE_OPP1_VDD1 (OMAP2_CONTROL_GENERAL + 0x0110)
152 #define OMAP343X_CONTROL_FUSE_OPP2_VDD1 (OMAP2_CONTROL_GENERAL + 0x0114)
153 #define OMAP343X_CONTROL_FUSE_OPP3_VDD1 (OMAP2_CONTROL_GENERAL + 0x0118)
154 #define OMAP343X_CONTROL_FUSE_OPP4_VDD1 (OMAP2_CONTROL_GENERAL + 0x011c)
155 #define OMAP343X_CONTROL_FUSE_OPP5_VDD1 (OMAP2_CONTROL_GENERAL + 0x0120)
156 #define OMAP343X_CONTROL_FUSE_OPP1_VDD2 (OMAP2_CONTROL_GENERAL + 0x0124)
157 #define OMAP343X_CONTROL_FUSE_OPP2_VDD2 (OMAP2_CONTROL_GENERAL + 0x0128)
158 #define OMAP343X_CONTROL_FUSE_OPP3_VDD2 (OMAP2_CONTROL_GENERAL + 0x012c)
159 #define OMAP343X_CONTROL_FUSE_SR (OMAP2_CONTROL_GENERAL + 0x0130)
160 #define OMAP343X_CONTROL_IVA2_BOOTADDR (OMAP2_CONTROL_GENERAL + 0x0190)
161 #define OMAP343X_CONTROL_IVA2_BOOTMOD (OMAP2_CONTROL_GENERAL + 0x0194)
162 #define OMAP343X_CONTROL_DEBOBS(i) (OMAP2_CONTROL_GENERAL + 0x01B0 \
163 + ((i) >> 1) * 4 + (!((i) & 1)) * 2)
164 #define OMAP343X_CONTROL_PROG_IO0 (OMAP2_CONTROL_GENERAL + 0x01D4)
165 #define OMAP343X_CONTROL_PROG_IO1 (OMAP2_CONTROL_GENERAL + 0x01D8)
166 #define OMAP343X_CONTROL_DSS_DPLL_SPREADING (OMAP2_CONTROL_GENERAL + 0x01E0)
167 #define OMAP343X_CONTROL_CORE_DPLL_SPREADING (OMAP2_CONTROL_GENERAL + 0x01E4)
168 #define OMAP343X_CONTROL_PER_DPLL_SPREADING (OMAP2_CONTROL_GENERAL + 0x01E8)
169 #define OMAP343X_CONTROL_USBHOST_DPLL_SPREADING (OMAP2_CONTROL_GENERAL + 0x01EC)
170 #define OMAP343X_CONTROL_PBIAS_LITE (OMAP2_CONTROL_GENERAL + 0x02B0)
171 #define OMAP343X_CONTROL_TEMP_SENSOR (OMAP2_CONTROL_GENERAL + 0x02B4)
172 #define OMAP343X_CONTROL_SRAMLDO4 (OMAP2_CONTROL_GENERAL + 0x02B8)
173 #define OMAP343X_CONTROL_SRAMLDO5 (OMAP2_CONTROL_GENERAL + 0x02C0)
174 #define OMAP343X_CONTROL_CSI (OMAP2_CONTROL_GENERAL + 0x02C4)
176 /* OMAP3630 only CONTROL_GENERAL register offsets */
177 #define OMAP3630_CONTROL_FUSE_OPP1G_VDD1 (OMAP2_CONTROL_GENERAL + 0x0110)
178 #define OMAP3630_CONTROL_FUSE_OPP50_VDD1 (OMAP2_CONTROL_GENERAL + 0x0114)
179 #define OMAP3630_CONTROL_FUSE_OPP100_VDD1 (OMAP2_CONTROL_GENERAL + 0x0118)
180 #define OMAP3630_CONTROL_FUSE_OPP120_VDD1 (OMAP2_CONTROL_GENERAL + 0x0120)
181 #define OMAP3630_CONTROL_FUSE_OPP50_VDD2 (OMAP2_CONTROL_GENERAL + 0x0128)
182 #define OMAP3630_CONTROL_FUSE_OPP100_VDD2 (OMAP2_CONTROL_GENERAL + 0x012C)
184 /* OMAP44xx control efuse offsets */
185 #define OMAP44XX_CONTROL_FUSE_IVA_OPP50 0x22C
186 #define OMAP44XX_CONTROL_FUSE_IVA_OPP100 0x22F
187 #define OMAP44XX_CONTROL_FUSE_IVA_OPPTURBO 0x232
188 #define OMAP44XX_CONTROL_FUSE_IVA_OPPNITRO 0x235
189 #define OMAP44XX_CONTROL_FUSE_MPU_OPP50 0x240
190 #define OMAP44XX_CONTROL_FUSE_MPU_OPP100 0x243
191 #define OMAP44XX_CONTROL_FUSE_MPU_OPPTURBO 0x246
192 #define OMAP44XX_CONTROL_FUSE_MPU_OPPNITRO 0x249
193 #define OMAP44XX_CONTROL_FUSE_CORE_OPP50 0x254
194 #define OMAP44XX_CONTROL_FUSE_CORE_OPP100 0x257
196 /* AM35XX only CONTROL_GENERAL register offsets */
197 #define AM35XX_CONTROL_MSUSPENDMUX_6 (OMAP2_CONTROL_GENERAL + 0x0038)
198 #define AM35XX_CONTROL_DEVCONF2 (OMAP2_CONTROL_GENERAL + 0x0310)
199 #define AM35XX_CONTROL_DEVCONF3 (OMAP2_CONTROL_GENERAL + 0x0314)
200 #define AM35XX_CONTROL_CBA_PRIORITY (OMAP2_CONTROL_GENERAL + 0x0320)
201 #define AM35XX_CONTROL_LVL_INTR_CLEAR (OMAP2_CONTROL_GENERAL + 0x0324)
202 #define AM35XX_CONTROL_IP_SW_RESET (OMAP2_CONTROL_GENERAL + 0x0328)
203 #define AM35XX_CONTROL_IPSS_CLK_CTRL (OMAP2_CONTROL_GENERAL + 0x032C)
205 /* 34xx PADCONF register offsets */
206 #define OMAP343X_PADCONF_ETK(i) (OMAP2_CONTROL_PADCONFS + 0x5a8 + \
208 #define OMAP343X_PADCONF_ETK_CLK OMAP343X_PADCONF_ETK(0)
209 #define OMAP343X_PADCONF_ETK_CTL OMAP343X_PADCONF_ETK(1)
210 #define OMAP343X_PADCONF_ETK_D0 OMAP343X_PADCONF_ETK(2)
211 #define OMAP343X_PADCONF_ETK_D1 OMAP343X_PADCONF_ETK(3)
212 #define OMAP343X_PADCONF_ETK_D2 OMAP343X_PADCONF_ETK(4)
213 #define OMAP343X_PADCONF_ETK_D3 OMAP343X_PADCONF_ETK(5)
214 #define OMAP343X_PADCONF_ETK_D4 OMAP343X_PADCONF_ETK(6)
215 #define OMAP343X_PADCONF_ETK_D5 OMAP343X_PADCONF_ETK(7)
216 #define OMAP343X_PADCONF_ETK_D6 OMAP343X_PADCONF_ETK(8)
217 #define OMAP343X_PADCONF_ETK_D7 OMAP343X_PADCONF_ETK(9)
218 #define OMAP343X_PADCONF_ETK_D8 OMAP343X_PADCONF_ETK(10)
219 #define OMAP343X_PADCONF_ETK_D9 OMAP343X_PADCONF_ETK(11)
220 #define OMAP343X_PADCONF_ETK_D10 OMAP343X_PADCONF_ETK(12)
221 #define OMAP343X_PADCONF_ETK_D11 OMAP343X_PADCONF_ETK(13)
222 #define OMAP343X_PADCONF_ETK_D12 OMAP343X_PADCONF_ETK(14)
223 #define OMAP343X_PADCONF_ETK_D13 OMAP343X_PADCONF_ETK(15)
224 #define OMAP343X_PADCONF_ETK_D14 OMAP343X_PADCONF_ETK(16)
225 #define OMAP343X_PADCONF_ETK_D15 OMAP343X_PADCONF_ETK(17)
227 /* 34xx GENERAL_WKUP regist offsets */
228 #define OMAP343X_CONTROL_WKUP_DEBOBSMUX(i) (OMAP343X_CONTROL_GENERAL_WKUP + \
230 #define OMAP343X_CONTROL_WKUP_DEBOBS0 (OMAP343X_CONTROL_GENERAL_WKUP + 0x008)
231 #define OMAP343X_CONTROL_WKUP_DEBOBS1 (OMAP343X_CONTROL_GENERAL_WKUP + 0x00C)
232 #define OMAP343X_CONTROL_WKUP_DEBOBS2 (OMAP343X_CONTROL_GENERAL_WKUP + 0x010)
233 #define OMAP343X_CONTROL_WKUP_DEBOBS3 (OMAP343X_CONTROL_GENERAL_WKUP + 0x014)
234 #define OMAP343X_CONTROL_WKUP_DEBOBS4 (OMAP343X_CONTROL_GENERAL_WKUP + 0x018)
236 /* 36xx-only RTA - Retention till Accesss control registers and bits */
237 #define OMAP36XX_CONTROL_MEM_RTA_CTRL 0x40C
238 #define OMAP36XX_RTA_DISABLE 0x0
240 /* 34xx D2D idle-related pins, handled by PM core */
241 #define OMAP3_PADCONF_SAD2D_MSTANDBY 0x250
242 #define OMAP3_PADCONF_SAD2D_IDLEACK 0x254
245 * REVISIT: This list of registers is not comprehensive - there are more
246 * that should be added.
250 * Control module register bit defines - these should eventually go into
251 * their own regbits file. Some of these will be complicated, depending
252 * on the device type (general-purpose, emulator, test, secure, bad, other)
253 * and the security mode (secure, non-secure, don't care)
255 /* CONTROL_DEVCONF0 bits */
256 #define OMAP2_MMCSDIO1ADPCLKISEL (1 << 24) /* MMC1 loop back clock */
257 #define OMAP24XX_USBSTANDBYCTRL (1 << 15)
258 #define OMAP2_MCBSP2_CLKS_MASK (1 << 6)
259 #define OMAP2_MCBSP1_FSR_MASK (1 << 4)
260 #define OMAP2_MCBSP1_CLKR_MASK (1 << 3)
261 #define OMAP2_MCBSP1_CLKS_MASK (1 << 2)
263 /* CONTROL_DEVCONF1 bits */
264 #define OMAP243X_MMC1_ACTIVE_OVERWRITE (1 << 31)
265 #define OMAP2_MMCSDIO2ADPCLKISEL (1 << 6) /* MMC2 loop back clock */
266 #define OMAP2_MCBSP5_CLKS_MASK (1 << 4) /* > 242x */
267 #define OMAP2_MCBSP4_CLKS_MASK (1 << 2) /* > 242x */
268 #define OMAP2_MCBSP3_CLKS_MASK (1 << 0) /* > 242x */
270 /* CONTROL_STATUS bits */
271 #define OMAP2_DEVICETYPE_MASK (0x7 << 8)
272 #define OMAP2_SYSBOOT_5_MASK (1 << 5)
273 #define OMAP2_SYSBOOT_4_MASK (1 << 4)
274 #define OMAP2_SYSBOOT_3_MASK (1 << 3)
275 #define OMAP2_SYSBOOT_2_MASK (1 << 2)
276 #define OMAP2_SYSBOOT_1_MASK (1 << 1)
277 #define OMAP2_SYSBOOT_0_MASK (1 << 0)
279 /* CONTROL_PBIAS_LITE bits */
280 #define OMAP343X_PBIASLITESUPPLY_HIGH1 (1 << 15)
281 #define OMAP343X_PBIASLITEVMODEERROR1 (1 << 11)
282 #define OMAP343X_PBIASSPEEDCTRL1 (1 << 10)
283 #define OMAP343X_PBIASLITEPWRDNZ1 (1 << 9)
284 #define OMAP343X_PBIASLITEVMODE1 (1 << 8)
285 #define OMAP343X_PBIASLITESUPPLY_HIGH0 (1 << 7)
286 #define OMAP343X_PBIASLITEVMODEERROR0 (1 << 3)
287 #define OMAP2_PBIASSPEEDCTRL0 (1 << 2)
288 #define OMAP2_PBIASLITEPWRDNZ0 (1 << 1)
289 #define OMAP2_PBIASLITEVMODE0 (1 << 0)
291 /* CONTROL_PROG_IO1 bits */
292 #define OMAP3630_PRG_SDMMC1_SPEEDCTRL (1 << 20)
294 /* CONTROL_IVA2_BOOTMOD bits */
295 #define OMAP3_IVA2_BOOTMOD_SHIFT 0
296 #define OMAP3_IVA2_BOOTMOD_MASK (0xf << 0)
297 #define OMAP3_IVA2_BOOTMOD_IDLE (0x1 << 0)
299 /* CONTROL_PADCONF_X bits */
300 #define OMAP3_PADCONF_WAKEUPEVENT0 (1 << 15)
301 #define OMAP3_PADCONF_WAKEUPENABLE0 (1 << 14)
303 #define OMAP343X_SCRATCHPAD_ROM (OMAP343X_CTRL_BASE + 0x860)
304 #define OMAP343X_SCRATCHPAD (OMAP343X_CTRL_BASE + 0x910)
305 #define OMAP343X_SCRATCHPAD_ROM_OFFSET 0x19C
306 #define OMAP343X_SCRATCHPAD_REGADDR(reg) OMAP2_L4_IO_ADDRESS(\
307 OMAP343X_SCRATCHPAD + reg)
309 /* AM35XX_CONTROL_IPSS_CLK_CTRL bits */
310 #define AM35XX_USBOTG_VBUSP_CLK_SHIFT 0
311 #define AM35XX_CPGMAC_VBUSP_CLK_SHIFT 1
312 #define AM35XX_VPFE_VBUSP_CLK_SHIFT 2
313 #define AM35XX_HECC_VBUSP_CLK_SHIFT 3
314 #define AM35XX_USBOTG_FCLK_SHIFT 8
315 #define AM35XX_CPGMAC_FCLK_SHIFT 9
316 #define AM35XX_VPFE_FCLK_SHIFT 10
318 /*AM35XX CONTROL_LVL_INTR_CLEAR bits*/
319 #define AM35XX_CPGMAC_C0_MISC_PULSE_CLR BIT(0)
320 #define AM35XX_CPGMAC_C0_RX_PULSE_CLR BIT(1)
321 #define AM35XX_CPGMAC_C0_RX_THRESH_CLR BIT(2)
322 #define AM35XX_CPGMAC_C0_TX_PULSE_CLR BIT(3)
323 #define AM35XX_USBOTGSS_INT_CLR BIT(4)
324 #define AM35XX_VPFE_CCDC_VD0_INT_CLR BIT(5)
325 #define AM35XX_VPFE_CCDC_VD1_INT_CLR BIT(6)
326 #define AM35XX_VPFE_CCDC_VD2_INT_CLR BIT(7)
328 /*AM35XX CONTROL_IP_SW_RESET bits*/
329 #define AM35XX_USBOTGSS_SW_RST BIT(0)
330 #define AM35XX_CPGMACSS_SW_RST BIT(1)
331 #define AM35XX_VPFE_VBUSP_SW_RST BIT(2)
332 #define AM35XX_HECC_SW_RST BIT(3)
333 #define AM35XX_VPFE_PCLK_SW_RST BIT(4)
336 * CONTROL OMAP STATUS register to identify OMAP3 features
338 #define OMAP3_CONTROL_OMAP_STATUS 0x044c
340 #define OMAP3_SGX_SHIFT 13
341 #define OMAP3_SGX_MASK (3 << OMAP3_SGX_SHIFT)
342 #define FEAT_SGX_FULL 0
343 #define FEAT_SGX_HALF 1
344 #define FEAT_SGX_NONE 2
346 #define OMAP3_IVA_SHIFT 12
347 #define OMAP3_IVA_MASK (1 << OMAP3_IVA_SHIFT)
349 #define FEAT_IVA_NONE 1
351 #define OMAP3_L2CACHE_SHIFT 10
352 #define OMAP3_L2CACHE_MASK (3 << OMAP3_L2CACHE_SHIFT)
353 #define FEAT_L2CACHE_NONE 0
354 #define FEAT_L2CACHE_64KB 1
355 #define FEAT_L2CACHE_128KB 2
356 #define FEAT_L2CACHE_256KB 3
358 #define OMAP3_ISP_SHIFT 5
359 #define OMAP3_ISP_MASK (1 << OMAP3_ISP_SHIFT)
361 #define FEAT_ISP_NONE 1
363 #define OMAP3_NEON_SHIFT 4
364 #define OMAP3_NEON_MASK (1 << OMAP3_NEON_SHIFT)
366 #define FEAT_NEON_NONE 1
370 #ifdef CONFIG_ARCH_OMAP2PLUS
371 extern void __iomem
*omap_ctrl_base_get(void);
372 extern u8
omap_ctrl_readb(u16 offset
);
373 extern u16
omap_ctrl_readw(u16 offset
);
374 extern u32
omap_ctrl_readl(u16 offset
);
375 extern u32
omap4_ctrl_pad_readl(u16 offset
);
376 extern void omap_ctrl_writeb(u8 val
, u16 offset
);
377 extern void omap_ctrl_writew(u16 val
, u16 offset
);
378 extern void omap_ctrl_writel(u32 val
, u16 offset
);
379 extern void omap4_ctrl_pad_writel(u32 val
, u16 offset
);
381 extern void omap3_save_scratchpad_contents(void);
382 extern void omap3_clear_scratchpad_contents(void);
383 extern u32
*get_restore_pointer(void);
384 extern u32
*get_es3_restore_pointer(void);
385 extern u32
*get_omap3630_restore_pointer(void);
386 extern u32 omap3_arm_context
[128];
387 extern void omap3_control_save_context(void);
388 extern void omap3_control_restore_context(void);
389 extern void omap3_ctrl_write_boot_mode(u8 bootmode
);
390 extern void omap3630_ctrl_disable_rta(void);
391 extern int omap3_ctrl_save_padconf(void);
393 #define omap_ctrl_base_get() 0
394 #define omap_ctrl_readb(x) 0
395 #define omap_ctrl_readw(x) 0
396 #define omap_ctrl_readl(x) 0
397 #define omap4_ctrl_pad_readl(x) 0
398 #define omap_ctrl_writeb(x, y) WARN_ON(1)
399 #define omap_ctrl_writew(x, y) WARN_ON(1)
400 #define omap_ctrl_writel(x, y) WARN_ON(1)
401 #define omap4_ctrl_pad_writel(x, y) WARN_ON(1)
403 #endif /* __ASSEMBLY__ */
405 #endif /* __ARCH_ARM_MACH_OMAP2_CONTROL_H */