4 * PnpNetwork PN1010 QPSK Demodulator
6 * Copyright (C) 2005 Andrew de Quincey <adq_dvb@lidskialf.net>
7 * Copyright (C) 2005-8 Patrick Boettcher <pb@linuxtv.org>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
21 #include <linux/kernel.h>
22 #include <linux/module.h>
23 #include <linux/init.h>
24 #include <linux/string.h>
25 #include <linux/slab.h>
26 #include <linux/delay.h>
27 #include <linux/jiffies.h>
28 #include <asm/div64.h>
30 #include <linux/i2c.h>
33 #include <media/dvb_frontend.h>
35 #include "s5h1420_priv.h"
37 #define TONE_FREQ 22000
39 struct s5h1420_state
{
40 struct i2c_adapter
* i2c
;
41 const struct s5h1420_config
* config
;
43 struct dvb_frontend frontend
;
44 struct i2c_adapter tuner_i2c_adapter
;
51 enum fe_code_rate fec_inner
;
54 /* FIXME: ugly workaround for flexcop's incapable i2c-controller
55 * it does not support repeated-start, workaround: write addr-1
61 static u32
s5h1420_getsymbolrate(struct s5h1420_state
* state
);
62 static int s5h1420_get_tune_settings(struct dvb_frontend
* fe
,
63 struct dvb_frontend_tune_settings
* fesettings
);
67 module_param(debug
, int, 0644);
68 MODULE_PARM_DESC(debug
, "enable debugging");
70 #define dprintk(x...) do { \
72 printk(KERN_DEBUG "S5H1420: " x); \
75 static u8
s5h1420_readreg(struct s5h1420_state
*state
, u8 reg
)
79 struct i2c_msg msg
[] = {
80 { .addr
= state
->config
->demod_address
, .flags
= 0, .buf
= b
, .len
= 2 },
81 { .addr
= state
->config
->demod_address
, .flags
= 0, .buf
= ®
, .len
= 1 },
82 { .addr
= state
->config
->demod_address
, .flags
= I2C_M_RD
, .buf
= b
, .len
= 1 },
85 b
[0] = (reg
- 1) & 0xff;
86 b
[1] = state
->shadow
[(reg
- 1) & 0xff];
88 if (state
->config
->repeated_start_workaround
) {
89 ret
= i2c_transfer(state
->i2c
, msg
, 3);
93 ret
= i2c_transfer(state
->i2c
, &msg
[1], 1);
96 ret
= i2c_transfer(state
->i2c
, &msg
[2], 1);
101 /* dprintk("rd(%02x): %02x %02x\n", state->config->demod_address, reg, b[0]); */
106 static int s5h1420_writereg (struct s5h1420_state
* state
, u8 reg
, u8 data
)
108 u8 buf
[] = { reg
, data
};
109 struct i2c_msg msg
= { .addr
= state
->config
->demod_address
, .flags
= 0, .buf
= buf
, .len
= 2 };
112 /* dprintk("wr(%02x): %02x %02x\n", state->config->demod_address, reg, data); */
113 err
= i2c_transfer(state
->i2c
, &msg
, 1);
115 dprintk("%s: writereg error (err == %i, reg == 0x%02x, data == 0x%02x)\n", __func__
, err
, reg
, data
);
118 state
->shadow
[reg
] = data
;
123 static int s5h1420_set_voltage(struct dvb_frontend
*fe
,
124 enum fe_sec_voltage voltage
)
126 struct s5h1420_state
* state
= fe
->demodulator_priv
;
128 dprintk("enter %s\n", __func__
);
132 s5h1420_writereg(state
, 0x3c,
133 (s5h1420_readreg(state
, 0x3c) & 0xfe) | 0x02);
137 s5h1420_writereg(state
, 0x3c, s5h1420_readreg(state
, 0x3c) | 0x03);
140 case SEC_VOLTAGE_OFF
:
141 s5h1420_writereg(state
, 0x3c, s5h1420_readreg(state
, 0x3c) & 0xfd);
145 dprintk("leave %s\n", __func__
);
149 static int s5h1420_set_tone(struct dvb_frontend
*fe
,
150 enum fe_sec_tone_mode tone
)
152 struct s5h1420_state
* state
= fe
->demodulator_priv
;
154 dprintk("enter %s\n", __func__
);
157 s5h1420_writereg(state
, 0x3b,
158 (s5h1420_readreg(state
, 0x3b) & 0x74) | 0x08);
162 s5h1420_writereg(state
, 0x3b,
163 (s5h1420_readreg(state
, 0x3b) & 0x74) | 0x01);
166 dprintk("leave %s\n", __func__
);
171 static int s5h1420_send_master_cmd (struct dvb_frontend
* fe
,
172 struct dvb_diseqc_master_cmd
* cmd
)
174 struct s5h1420_state
* state
= fe
->demodulator_priv
;
177 unsigned long timeout
;
180 dprintk("enter %s\n", __func__
);
181 if (cmd
->msg_len
> sizeof(cmd
->msg
))
184 /* setup for DISEQC */
185 val
= s5h1420_readreg(state
, 0x3b);
186 s5h1420_writereg(state
, 0x3b, 0x02);
189 /* write the DISEQC command bytes */
190 for(i
=0; i
< cmd
->msg_len
; i
++) {
191 s5h1420_writereg(state
, 0x3d + i
, cmd
->msg
[i
]);
194 /* kick off transmission */
195 s5h1420_writereg(state
, 0x3b, s5h1420_readreg(state
, 0x3b) |
196 ((cmd
->msg_len
-1) << 4) | 0x08);
198 /* wait for transmission to complete */
199 timeout
= jiffies
+ ((100*HZ
) / 1000);
200 while(time_before(jiffies
, timeout
)) {
201 if (!(s5h1420_readreg(state
, 0x3b) & 0x08))
206 if (time_after(jiffies
, timeout
))
209 /* restore original settings */
210 s5h1420_writereg(state
, 0x3b, val
);
212 dprintk("leave %s\n", __func__
);
216 static int s5h1420_recv_slave_reply (struct dvb_frontend
* fe
,
217 struct dvb_diseqc_slave_reply
* reply
)
219 struct s5h1420_state
* state
= fe
->demodulator_priv
;
223 unsigned long timeout
;
226 /* setup for DISEQC receive */
227 val
= s5h1420_readreg(state
, 0x3b);
228 s5h1420_writereg(state
, 0x3b, 0x82); /* FIXME: guess - do we need to set DIS_RDY(0x08) in receive mode? */
231 /* wait for reception to complete */
232 timeout
= jiffies
+ ((reply
->timeout
*HZ
) / 1000);
233 while(time_before(jiffies
, timeout
)) {
234 if (!(s5h1420_readreg(state
, 0x3b) & 0x80)) /* FIXME: do we test DIS_RDY(0x08) or RCV_EN(0x80)? */
239 if (time_after(jiffies
, timeout
)) {
244 /* check error flag - FIXME: not sure what this does - docs do not describe
245 * beyond "error flag for diseqc receive data :( */
246 if (s5h1420_readreg(state
, 0x49)) {
252 length
= (s5h1420_readreg(state
, 0x3b) & 0x70) >> 4;
253 if (length
> sizeof(reply
->msg
)) {
257 reply
->msg_len
= length
;
260 for(i
=0; i
< length
; i
++) {
261 reply
->msg
[i
] = s5h1420_readreg(state
, 0x3d + i
);
265 /* restore original settings */
266 s5h1420_writereg(state
, 0x3b, val
);
271 static int s5h1420_send_burst(struct dvb_frontend
*fe
,
272 enum fe_sec_mini_cmd minicmd
)
274 struct s5h1420_state
* state
= fe
->demodulator_priv
;
277 unsigned long timeout
;
279 /* setup for tone burst */
280 val
= s5h1420_readreg(state
, 0x3b);
281 s5h1420_writereg(state
, 0x3b, (s5h1420_readreg(state
, 0x3b) & 0x70) | 0x01);
283 /* set value for B position if requested */
284 if (minicmd
== SEC_MINI_B
) {
285 s5h1420_writereg(state
, 0x3b, s5h1420_readreg(state
, 0x3b) | 0x04);
289 /* start transmission */
290 s5h1420_writereg(state
, 0x3b, s5h1420_readreg(state
, 0x3b) | 0x08);
292 /* wait for transmission to complete */
293 timeout
= jiffies
+ ((100*HZ
) / 1000);
294 while(time_before(jiffies
, timeout
)) {
295 if (!(s5h1420_readreg(state
, 0x3b) & 0x08))
300 if (time_after(jiffies
, timeout
))
303 /* restore original settings */
304 s5h1420_writereg(state
, 0x3b, val
);
309 static enum fe_status
s5h1420_get_status_bits(struct s5h1420_state
*state
)
312 enum fe_status status
= 0;
314 val
= s5h1420_readreg(state
, 0x14);
316 status
|= FE_HAS_SIGNAL
;
318 status
|= FE_HAS_CARRIER
;
319 val
= s5h1420_readreg(state
, 0x36);
321 status
|= FE_HAS_VITERBI
;
323 status
|= FE_HAS_SYNC
;
324 if (status
== (FE_HAS_SIGNAL
|FE_HAS_CARRIER
|FE_HAS_VITERBI
|FE_HAS_SYNC
))
325 status
|= FE_HAS_LOCK
;
330 static int s5h1420_read_status(struct dvb_frontend
*fe
,
331 enum fe_status
*status
)
333 struct s5h1420_state
* state
= fe
->demodulator_priv
;
336 dprintk("enter %s\n", __func__
);
341 /* determine lock state */
342 *status
= s5h1420_get_status_bits(state
);
344 /* fix for FEC 5/6 inversion issue - if it doesn't quite lock, invert
345 the inversion, wait a bit and check again */
346 if (*status
== (FE_HAS_SIGNAL
| FE_HAS_CARRIER
| FE_HAS_VITERBI
)) {
347 val
= s5h1420_readreg(state
, Vit10
);
348 if ((val
& 0x07) == 0x03) {
350 s5h1420_writereg(state
, Vit09
, 0x13);
352 s5h1420_writereg(state
, Vit09
, 0x1b);
354 /* wait a bit then update lock status */
356 *status
= s5h1420_get_status_bits(state
);
360 /* perform post lock setup */
361 if ((*status
& FE_HAS_LOCK
) && !state
->postlocked
) {
363 /* calculate the data rate */
364 u32 tmp
= s5h1420_getsymbolrate(state
);
365 switch (s5h1420_readreg(state
, Vit10
) & 0x07) {
366 case 0: tmp
= (tmp
* 2 * 1) / 2; break;
367 case 1: tmp
= (tmp
* 2 * 2) / 3; break;
368 case 2: tmp
= (tmp
* 2 * 3) / 4; break;
369 case 3: tmp
= (tmp
* 2 * 5) / 6; break;
370 case 4: tmp
= (tmp
* 2 * 6) / 7; break;
371 case 5: tmp
= (tmp
* 2 * 7) / 8; break;
375 printk(KERN_ERR
"s5h1420: avoided division by 0\n");
378 tmp
= state
->fclk
/ tmp
;
381 /* set the MPEG_CLK_INTL for the calculated data rate */
398 dprintk("for MPEG_CLK_INTL %d %x\n", tmp
, val
);
400 s5h1420_writereg(state
, FEC01
, 0x18);
401 s5h1420_writereg(state
, FEC01
, 0x10);
402 s5h1420_writereg(state
, FEC01
, val
);
404 /* Enable "MPEG_Out" */
405 val
= s5h1420_readreg(state
, Mpeg02
);
406 s5h1420_writereg(state
, Mpeg02
, val
| (1 << 6));
409 val
= s5h1420_readreg(state
, QPSK01
) & 0x7f;
410 s5h1420_writereg(state
, QPSK01
, val
);
412 /* DC freeze TODO it was never activated by default or it can stay activated */
414 if (s5h1420_getsymbolrate(state
) >= 20000000) {
415 s5h1420_writereg(state
, Loop04
, 0x8a);
416 s5h1420_writereg(state
, Loop05
, 0x6a);
418 s5h1420_writereg(state
, Loop04
, 0x58);
419 s5h1420_writereg(state
, Loop05
, 0x27);
422 /* post-lock processing has been done! */
423 state
->postlocked
= 1;
426 dprintk("leave %s\n", __func__
);
431 static int s5h1420_read_ber(struct dvb_frontend
* fe
, u32
* ber
)
433 struct s5h1420_state
* state
= fe
->demodulator_priv
;
435 s5h1420_writereg(state
, 0x46, 0x1d);
438 *ber
= (s5h1420_readreg(state
, 0x48) << 8) | s5h1420_readreg(state
, 0x47);
443 static int s5h1420_read_signal_strength(struct dvb_frontend
* fe
, u16
* strength
)
445 struct s5h1420_state
* state
= fe
->demodulator_priv
;
447 u8 val
= s5h1420_readreg(state
, 0x15);
449 *strength
= (u16
) ((val
<< 8) | val
);
454 static int s5h1420_read_ucblocks(struct dvb_frontend
* fe
, u32
* ucblocks
)
456 struct s5h1420_state
* state
= fe
->demodulator_priv
;
458 s5h1420_writereg(state
, 0x46, 0x1f);
461 *ucblocks
= (s5h1420_readreg(state
, 0x48) << 8) | s5h1420_readreg(state
, 0x47);
466 static void s5h1420_reset(struct s5h1420_state
* state
)
468 dprintk("%s\n", __func__
);
469 s5h1420_writereg (state
, 0x01, 0x08);
470 s5h1420_writereg (state
, 0x01, 0x00);
474 static void s5h1420_setsymbolrate(struct s5h1420_state
* state
,
475 struct dtv_frontend_properties
*p
)
480 dprintk("enter %s\n", __func__
);
482 val
= ((u64
) p
->symbol_rate
/ 1000ULL) * (1ULL<<24);
483 if (p
->symbol_rate
< 29000000)
485 do_div(val
, (state
->fclk
/ 1000));
487 dprintk("symbol rate register: %06llx\n", (unsigned long long)val
);
489 v
= s5h1420_readreg(state
, Loop01
);
490 s5h1420_writereg(state
, Loop01
, v
& 0x7f);
491 s5h1420_writereg(state
, Tnco01
, val
>> 16);
492 s5h1420_writereg(state
, Tnco02
, val
>> 8);
493 s5h1420_writereg(state
, Tnco03
, val
& 0xff);
494 s5h1420_writereg(state
, Loop01
, v
| 0x80);
495 dprintk("leave %s\n", __func__
);
498 static u32
s5h1420_getsymbolrate(struct s5h1420_state
* state
)
500 return state
->symbol_rate
;
503 static void s5h1420_setfreqoffset(struct s5h1420_state
* state
, int freqoffset
)
508 dprintk("enter %s\n", __func__
);
510 /* remember freqoffset is in kHz, but the chip wants the offset in Hz, so
511 * divide fclk by 1000000 to get the correct value. */
512 val
= -(int) ((freqoffset
* (1<<24)) / (state
->fclk
/ 1000000));
514 dprintk("phase rotator/freqoffset: %d %06x\n", freqoffset
, val
);
516 v
= s5h1420_readreg(state
, Loop01
);
517 s5h1420_writereg(state
, Loop01
, v
& 0xbf);
518 s5h1420_writereg(state
, Pnco01
, val
>> 16);
519 s5h1420_writereg(state
, Pnco02
, val
>> 8);
520 s5h1420_writereg(state
, Pnco03
, val
& 0xff);
521 s5h1420_writereg(state
, Loop01
, v
| 0x40);
522 dprintk("leave %s\n", __func__
);
525 static int s5h1420_getfreqoffset(struct s5h1420_state
* state
)
529 s5h1420_writereg(state
, 0x06, s5h1420_readreg(state
, 0x06) | 0x08);
530 val
= s5h1420_readreg(state
, 0x0e) << 16;
531 val
|= s5h1420_readreg(state
, 0x0f) << 8;
532 val
|= s5h1420_readreg(state
, 0x10);
533 s5h1420_writereg(state
, 0x06, s5h1420_readreg(state
, 0x06) & 0xf7);
538 /* remember freqoffset is in kHz, but the chip wants the offset in Hz, so
539 * divide fclk by 1000000 to get the correct value. */
540 val
= (((-val
) * (state
->fclk
/1000000)) / (1<<24));
545 static void s5h1420_setfec_inversion(struct s5h1420_state
* state
,
546 struct dtv_frontend_properties
*p
)
551 dprintk("enter %s\n", __func__
);
553 if (p
->inversion
== INVERSION_OFF
)
554 inversion
= state
->config
->invert
? 0x08 : 0;
555 else if (p
->inversion
== INVERSION_ON
)
556 inversion
= state
->config
->invert
? 0 : 0x08;
558 if ((p
->fec_inner
== FEC_AUTO
) || (p
->inversion
== INVERSION_AUTO
)) {
562 switch (p
->fec_inner
) {
598 dprintk("fec: %02x %02x\n", vit08
, vit09
);
599 s5h1420_writereg(state
, Vit08
, vit08
);
600 s5h1420_writereg(state
, Vit09
, vit09
);
601 dprintk("leave %s\n", __func__
);
604 static enum fe_code_rate
s5h1420_getfec(struct s5h1420_state
*state
)
606 switch(s5h1420_readreg(state
, 0x32) & 0x07) {
629 static enum fe_spectral_inversion
630 s5h1420_getinversion(struct s5h1420_state
*state
)
632 if (s5h1420_readreg(state
, 0x32) & 0x08)
635 return INVERSION_OFF
;
638 static int s5h1420_set_frontend(struct dvb_frontend
*fe
)
640 struct dtv_frontend_properties
*p
= &fe
->dtv_property_cache
;
641 struct s5h1420_state
* state
= fe
->demodulator_priv
;
643 struct dvb_frontend_tune_settings fesettings
;
645 dprintk("enter %s\n", __func__
);
647 /* check if we should do a fast-tune */
648 s5h1420_get_tune_settings(fe
, &fesettings
);
649 frequency_delta
= p
->frequency
- state
->tunedfreq
;
650 if ((frequency_delta
> -fesettings
.max_drift
) &&
651 (frequency_delta
< fesettings
.max_drift
) &&
652 (frequency_delta
!= 0) &&
653 (state
->fec_inner
== p
->fec_inner
) &&
654 (state
->symbol_rate
== p
->symbol_rate
)) {
656 if (fe
->ops
.tuner_ops
.set_params
) {
657 fe
->ops
.tuner_ops
.set_params(fe
);
658 if (fe
->ops
.i2c_gate_ctrl
) fe
->ops
.i2c_gate_ctrl(fe
, 0);
660 if (fe
->ops
.tuner_ops
.get_frequency
) {
662 fe
->ops
.tuner_ops
.get_frequency(fe
, &tmp
);
663 if (fe
->ops
.i2c_gate_ctrl
) fe
->ops
.i2c_gate_ctrl(fe
, 0);
664 s5h1420_setfreqoffset(state
, p
->frequency
- tmp
);
666 s5h1420_setfreqoffset(state
, 0);
668 dprintk("simple tune\n");
671 dprintk("tuning demod\n");
673 /* first of all, software reset */
674 s5h1420_reset(state
);
676 /* set s5h1420 fclk PLL according to desired symbol rate */
677 if (p
->symbol_rate
> 33000000)
678 state
->fclk
= 80000000;
679 else if (p
->symbol_rate
> 28500000)
680 state
->fclk
= 59000000;
681 else if (p
->symbol_rate
> 25000000)
682 state
->fclk
= 86000000;
683 else if (p
->symbol_rate
> 1900000)
684 state
->fclk
= 88000000;
686 state
->fclk
= 44000000;
688 dprintk("pll01: %d, ToneFreq: %d\n", state
->fclk
/1000000 - 8, (state
->fclk
+ (TONE_FREQ
* 32) - 1) / (TONE_FREQ
* 32));
689 s5h1420_writereg(state
, PLL01
, state
->fclk
/1000000 - 8);
690 s5h1420_writereg(state
, PLL02
, 0x40);
691 s5h1420_writereg(state
, DiS01
, (state
->fclk
+ (TONE_FREQ
* 32) - 1) / (TONE_FREQ
* 32));
693 /* TODO DC offset removal, config parameter ? */
694 if (p
->symbol_rate
> 29000000)
695 s5h1420_writereg(state
, QPSK01
, 0xae | 0x10);
697 s5h1420_writereg(state
, QPSK01
, 0xac | 0x10);
699 /* set misc registers */
700 s5h1420_writereg(state
, CON_1
, 0x00);
701 s5h1420_writereg(state
, QPSK02
, 0x00);
702 s5h1420_writereg(state
, Pre01
, 0xb0);
704 s5h1420_writereg(state
, Loop01
, 0xF0);
705 s5h1420_writereg(state
, Loop02
, 0x2a); /* e7 for s5h1420 */
706 s5h1420_writereg(state
, Loop03
, 0x79); /* 78 for s5h1420 */
707 if (p
->symbol_rate
> 20000000)
708 s5h1420_writereg(state
, Loop04
, 0x79);
710 s5h1420_writereg(state
, Loop04
, 0x58);
711 s5h1420_writereg(state
, Loop05
, 0x6b);
713 if (p
->symbol_rate
>= 8000000)
714 s5h1420_writereg(state
, Post01
, (0 << 6) | 0x10);
715 else if (p
->symbol_rate
>= 4000000)
716 s5h1420_writereg(state
, Post01
, (1 << 6) | 0x10);
718 s5h1420_writereg(state
, Post01
, (3 << 6) | 0x10);
720 s5h1420_writereg(state
, Monitor12
, 0x00); /* unfreeze DC compensation */
722 s5h1420_writereg(state
, Sync01
, 0x33);
723 s5h1420_writereg(state
, Mpeg01
, state
->config
->cdclk_polarity
);
724 s5h1420_writereg(state
, Mpeg02
, 0x3d); /* Parallel output more, disabled -> enabled later */
725 s5h1420_writereg(state
, Err01
, 0x03); /* 0x1d for s5h1420 */
727 s5h1420_writereg(state
, Vit06
, 0x6e); /* 0x8e for s5h1420 */
728 s5h1420_writereg(state
, DiS03
, 0x00);
729 s5h1420_writereg(state
, Rf01
, 0x61); /* Tuner i2c address - for the gate controller */
732 if (fe
->ops
.tuner_ops
.set_params
) {
733 fe
->ops
.tuner_ops
.set_params(fe
);
734 if (fe
->ops
.i2c_gate_ctrl
)
735 fe
->ops
.i2c_gate_ctrl(fe
, 0);
736 s5h1420_setfreqoffset(state
, 0);
739 /* set the reset of the parameters */
740 s5h1420_setsymbolrate(state
, p
);
741 s5h1420_setfec_inversion(state
, p
);
744 s5h1420_writereg(state
, QPSK01
, s5h1420_readreg(state
, QPSK01
) | 1);
746 state
->fec_inner
= p
->fec_inner
;
747 state
->symbol_rate
= p
->symbol_rate
;
748 state
->postlocked
= 0;
749 state
->tunedfreq
= p
->frequency
;
751 dprintk("leave %s\n", __func__
);
755 static int s5h1420_get_frontend(struct dvb_frontend
* fe
,
756 struct dtv_frontend_properties
*p
)
758 struct s5h1420_state
* state
= fe
->demodulator_priv
;
760 p
->frequency
= state
->tunedfreq
+ s5h1420_getfreqoffset(state
);
761 p
->inversion
= s5h1420_getinversion(state
);
762 p
->symbol_rate
= s5h1420_getsymbolrate(state
);
763 p
->fec_inner
= s5h1420_getfec(state
);
768 static int s5h1420_get_tune_settings(struct dvb_frontend
* fe
,
769 struct dvb_frontend_tune_settings
* fesettings
)
771 struct dtv_frontend_properties
*p
= &fe
->dtv_property_cache
;
772 if (p
->symbol_rate
> 20000000) {
773 fesettings
->min_delay_ms
= 50;
774 fesettings
->step_size
= 2000;
775 fesettings
->max_drift
= 8000;
776 } else if (p
->symbol_rate
> 12000000) {
777 fesettings
->min_delay_ms
= 100;
778 fesettings
->step_size
= 1500;
779 fesettings
->max_drift
= 9000;
780 } else if (p
->symbol_rate
> 8000000) {
781 fesettings
->min_delay_ms
= 100;
782 fesettings
->step_size
= 1000;
783 fesettings
->max_drift
= 8000;
784 } else if (p
->symbol_rate
> 4000000) {
785 fesettings
->min_delay_ms
= 100;
786 fesettings
->step_size
= 500;
787 fesettings
->max_drift
= 7000;
788 } else if (p
->symbol_rate
> 2000000) {
789 fesettings
->min_delay_ms
= 200;
790 fesettings
->step_size
= (p
->symbol_rate
/ 8000);
791 fesettings
->max_drift
= 14 * fesettings
->step_size
;
793 fesettings
->min_delay_ms
= 200;
794 fesettings
->step_size
= (p
->symbol_rate
/ 8000);
795 fesettings
->max_drift
= 18 * fesettings
->step_size
;
801 static int s5h1420_i2c_gate_ctrl(struct dvb_frontend
* fe
, int enable
)
803 struct s5h1420_state
* state
= fe
->demodulator_priv
;
806 return s5h1420_writereg(state
, 0x02, state
->CON_1_val
| 1);
808 return s5h1420_writereg(state
, 0x02, state
->CON_1_val
& 0xfe);
811 static int s5h1420_init (struct dvb_frontend
* fe
)
813 struct s5h1420_state
* state
= fe
->demodulator_priv
;
815 /* disable power down and do reset */
816 state
->CON_1_val
= state
->config
->serial_mpeg
<< 4;
817 s5h1420_writereg(state
, 0x02, state
->CON_1_val
);
819 s5h1420_reset(state
);
824 static int s5h1420_sleep(struct dvb_frontend
* fe
)
826 struct s5h1420_state
* state
= fe
->demodulator_priv
;
827 state
->CON_1_val
= 0x12;
828 return s5h1420_writereg(state
, 0x02, state
->CON_1_val
);
831 static void s5h1420_release(struct dvb_frontend
* fe
)
833 struct s5h1420_state
* state
= fe
->demodulator_priv
;
834 i2c_del_adapter(&state
->tuner_i2c_adapter
);
838 static u32
s5h1420_tuner_i2c_func(struct i2c_adapter
*adapter
)
843 static int s5h1420_tuner_i2c_tuner_xfer(struct i2c_adapter
*i2c_adap
, struct i2c_msg msg
[], int num
)
845 struct s5h1420_state
*state
= i2c_get_adapdata(i2c_adap
);
847 u8 tx_open
[2] = { CON_1
, state
->CON_1_val
| 1 }; /* repeater stops once there was a stop condition */
849 if (1 + num
> ARRAY_SIZE(m
)) {
851 "%s: i2c xfer: num=%d is too big!\n",
852 KBUILD_MODNAME
, num
);
856 memset(m
, 0, sizeof(struct i2c_msg
) * (1 + num
));
858 m
[0].addr
= state
->config
->demod_address
;
862 memcpy(&m
[1], msg
, sizeof(struct i2c_msg
) * num
);
864 return i2c_transfer(state
->i2c
, m
, 1 + num
) == 1 + num
? num
: -EIO
;
867 static const struct i2c_algorithm s5h1420_tuner_i2c_algo
= {
868 .master_xfer
= s5h1420_tuner_i2c_tuner_xfer
,
869 .functionality
= s5h1420_tuner_i2c_func
,
872 struct i2c_adapter
*s5h1420_get_tuner_i2c_adapter(struct dvb_frontend
*fe
)
874 struct s5h1420_state
*state
= fe
->demodulator_priv
;
875 return &state
->tuner_i2c_adapter
;
877 EXPORT_SYMBOL(s5h1420_get_tuner_i2c_adapter
);
879 static const struct dvb_frontend_ops s5h1420_ops
;
881 struct dvb_frontend
*s5h1420_attach(const struct s5h1420_config
*config
,
882 struct i2c_adapter
*i2c
)
884 /* allocate memory for the internal state */
885 struct s5h1420_state
*state
= kzalloc(sizeof(struct s5h1420_state
), GFP_KERNEL
);
891 /* setup the state */
892 state
->config
= config
;
894 state
->postlocked
= 0;
895 state
->fclk
= 88000000;
896 state
->tunedfreq
= 0;
897 state
->fec_inner
= FEC_NONE
;
898 state
->symbol_rate
= 0;
900 /* check if the demod is there + identify it */
901 i
= s5h1420_readreg(state
, ID01
);
905 memset(state
->shadow
, 0xff, sizeof(state
->shadow
));
907 for (i
= 0; i
< 0x50; i
++)
908 state
->shadow
[i
] = s5h1420_readreg(state
, i
);
910 /* create dvb_frontend */
911 memcpy(&state
->frontend
.ops
, &s5h1420_ops
, sizeof(struct dvb_frontend_ops
));
912 state
->frontend
.demodulator_priv
= state
;
914 /* create tuner i2c adapter */
915 strlcpy(state
->tuner_i2c_adapter
.name
, "S5H1420-PN1010 tuner I2C bus",
916 sizeof(state
->tuner_i2c_adapter
.name
));
917 state
->tuner_i2c_adapter
.algo
= &s5h1420_tuner_i2c_algo
;
918 state
->tuner_i2c_adapter
.algo_data
= NULL
;
919 i2c_set_adapdata(&state
->tuner_i2c_adapter
, state
);
920 if (i2c_add_adapter(&state
->tuner_i2c_adapter
) < 0) {
921 printk(KERN_ERR
"S5H1420/PN1010: tuner i2c bus could not be initialized\n");
925 return &state
->frontend
;
931 EXPORT_SYMBOL(s5h1420_attach
);
933 static const struct dvb_frontend_ops s5h1420_ops
= {
934 .delsys
= { SYS_DVBS
},
936 .name
= "Samsung S5H1420/PnpNetwork PN1010 DVB-S",
937 .frequency_min
= 950000,
938 .frequency_max
= 2150000,
939 .frequency_stepsize
= 125, /* kHz for QPSK frontends */
940 .frequency_tolerance
= 29500,
941 .symbol_rate_min
= 1000000,
942 .symbol_rate_max
= 45000000,
943 /* .symbol_rate_tolerance = ???,*/
944 .caps
= FE_CAN_INVERSION_AUTO
|
945 FE_CAN_FEC_1_2
| FE_CAN_FEC_2_3
| FE_CAN_FEC_3_4
|
946 FE_CAN_FEC_5_6
| FE_CAN_FEC_6_7
| FE_CAN_FEC_7_8
| FE_CAN_FEC_AUTO
|
950 .release
= s5h1420_release
,
952 .init
= s5h1420_init
,
953 .sleep
= s5h1420_sleep
,
954 .i2c_gate_ctrl
= s5h1420_i2c_gate_ctrl
,
956 .set_frontend
= s5h1420_set_frontend
,
957 .get_frontend
= s5h1420_get_frontend
,
958 .get_tune_settings
= s5h1420_get_tune_settings
,
960 .read_status
= s5h1420_read_status
,
961 .read_ber
= s5h1420_read_ber
,
962 .read_signal_strength
= s5h1420_read_signal_strength
,
963 .read_ucblocks
= s5h1420_read_ucblocks
,
965 .diseqc_send_master_cmd
= s5h1420_send_master_cmd
,
966 .diseqc_recv_slave_reply
= s5h1420_recv_slave_reply
,
967 .diseqc_send_burst
= s5h1420_send_burst
,
968 .set_tone
= s5h1420_set_tone
,
969 .set_voltage
= s5h1420_set_voltage
,
972 MODULE_DESCRIPTION("Samsung S5H1420/PnpNetwork PN1010 DVB-S Demodulator driver");
973 MODULE_AUTHOR("Andrew de Quincey, Patrick Boettcher");
974 MODULE_LICENSE("GPL");