Linux 4.16.11
[linux/fpc-iii.git] / drivers / media / pci / zoran / zr36057.h
blobc8acb21dcb5c91c0e530893850b8aa0cd364937f
1 /*
2 * zr36057.h - zr36057 register offsets
4 * Copyright (C) 1998 Dave Perks <dperks@ibm.net>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
17 #ifndef _ZR36057_H_
18 #define _ZR36057_H_
21 /* Zoran ZR36057 registers */
23 #define ZR36057_VFEHCR 0x000 /* Video Front End, Horizontal Configuration Register */
24 #define ZR36057_VFEHCR_HSPol (1<<30)
25 #define ZR36057_VFEHCR_HStart 10
26 #define ZR36057_VFEHCR_HEnd 0
27 #define ZR36057_VFEHCR_Hmask 0x3ff
29 #define ZR36057_VFEVCR 0x004 /* Video Front End, Vertical Configuration Register */
30 #define ZR36057_VFEVCR_VSPol (1<<30)
31 #define ZR36057_VFEVCR_VStart 10
32 #define ZR36057_VFEVCR_VEnd 0
33 #define ZR36057_VFEVCR_Vmask 0x3ff
35 #define ZR36057_VFESPFR 0x008 /* Video Front End, Scaler and Pixel Format Register */
36 #define ZR36057_VFESPFR_ExtFl (1<<26)
37 #define ZR36057_VFESPFR_TopField (1<<25)
38 #define ZR36057_VFESPFR_VCLKPol (1<<24)
39 #define ZR36057_VFESPFR_HFilter 21
40 #define ZR36057_VFESPFR_HorDcm 14
41 #define ZR36057_VFESPFR_VerDcm 8
42 #define ZR36057_VFESPFR_DispMode 6
43 #define ZR36057_VFESPFR_YUV422 (0<<3)
44 #define ZR36057_VFESPFR_RGB888 (1<<3)
45 #define ZR36057_VFESPFR_RGB565 (2<<3)
46 #define ZR36057_VFESPFR_RGB555 (3<<3)
47 #define ZR36057_VFESPFR_ErrDif (1<<2)
48 #define ZR36057_VFESPFR_Pack24 (1<<1)
49 #define ZR36057_VFESPFR_LittleEndian (1<<0)
51 #define ZR36057_VDTR 0x00c /* Video Display "Top" Register */
53 #define ZR36057_VDBR 0x010 /* Video Display "Bottom" Register */
55 #define ZR36057_VSSFGR 0x014 /* Video Stride, Status, and Frame Grab Register */
56 #define ZR36057_VSSFGR_DispStride 16
57 #define ZR36057_VSSFGR_VidOvf (1<<8)
58 #define ZR36057_VSSFGR_SnapShot (1<<1)
59 #define ZR36057_VSSFGR_FrameGrab (1<<0)
61 #define ZR36057_VDCR 0x018 /* Video Display Configuration Register */
62 #define ZR36057_VDCR_VidEn (1<<31)
63 #define ZR36057_VDCR_MinPix 24
64 #define ZR36057_VDCR_Triton (1<<24)
65 #define ZR36057_VDCR_VidWinHt 12
66 #define ZR36057_VDCR_VidWinWid 0
68 #define ZR36057_MMTR 0x01c /* Masking Map "Top" Register */
70 #define ZR36057_MMBR 0x020 /* Masking Map "Bottom" Register */
72 #define ZR36057_OCR 0x024 /* Overlay Control Register */
73 #define ZR36057_OCR_OvlEnable (1 << 15)
74 #define ZR36057_OCR_MaskStride 0
76 #define ZR36057_SPGPPCR 0x028 /* System, PCI, and General Purpose Pins Control Register */
77 #define ZR36057_SPGPPCR_SoftReset (1<<24)
79 #define ZR36057_GPPGCR1 0x02c /* General Purpose Pins and GuestBus Control Register (1) */
81 #define ZR36057_MCSAR 0x030 /* MPEG Code Source Address Register */
83 #define ZR36057_MCTCR 0x034 /* MPEG Code Transfer Control Register */
84 #define ZR36057_MCTCR_CodTime (1 << 30)
85 #define ZR36057_MCTCR_CEmpty (1 << 29)
86 #define ZR36057_MCTCR_CFlush (1 << 28)
87 #define ZR36057_MCTCR_CodGuestID 20
88 #define ZR36057_MCTCR_CodGuestReg 16
90 #define ZR36057_MCMPR 0x038 /* MPEG Code Memory Pointer Register */
92 #define ZR36057_ISR 0x03c /* Interrupt Status Register */
93 #define ZR36057_ISR_GIRQ1 (1<<30)
94 #define ZR36057_ISR_GIRQ0 (1<<29)
95 #define ZR36057_ISR_CodRepIRQ (1<<28)
96 #define ZR36057_ISR_JPEGRepIRQ (1<<27)
98 #define ZR36057_ICR 0x040 /* Interrupt Control Register */
99 #define ZR36057_ICR_GIRQ1 (1<<30)
100 #define ZR36057_ICR_GIRQ0 (1<<29)
101 #define ZR36057_ICR_CodRepIRQ (1<<28)
102 #define ZR36057_ICR_JPEGRepIRQ (1<<27)
103 #define ZR36057_ICR_IntPinEn (1<<24)
105 #define ZR36057_I2CBR 0x044 /* I2C Bus Register */
106 #define ZR36057_I2CBR_SDA (1<<1)
107 #define ZR36057_I2CBR_SCL (1<<0)
109 #define ZR36057_JMC 0x100 /* JPEG Mode and Control */
110 #define ZR36057_JMC_JPG (1 << 31)
111 #define ZR36057_JMC_JPGExpMode (0 << 29)
112 #define ZR36057_JMC_JPGCmpMode (1 << 29)
113 #define ZR36057_JMC_MJPGExpMode (2 << 29)
114 #define ZR36057_JMC_MJPGCmpMode (3 << 29)
115 #define ZR36057_JMC_RTBUSY_FB (1 << 6)
116 #define ZR36057_JMC_Go_en (1 << 5)
117 #define ZR36057_JMC_SyncMstr (1 << 4)
118 #define ZR36057_JMC_Fld_per_buff (1 << 3)
119 #define ZR36057_JMC_VFIFO_FB (1 << 2)
120 #define ZR36057_JMC_CFIFO_FB (1 << 1)
121 #define ZR36057_JMC_Stll_LitEndian (1 << 0)
123 #define ZR36057_JPC 0x104 /* JPEG Process Control */
124 #define ZR36057_JPC_P_Reset (1 << 7)
125 #define ZR36057_JPC_CodTrnsEn (1 << 5)
126 #define ZR36057_JPC_Active (1 << 0)
128 #define ZR36057_VSP 0x108 /* Vertical Sync Parameters */
129 #define ZR36057_VSP_VsyncSize 16
130 #define ZR36057_VSP_FrmTot 0
132 #define ZR36057_HSP 0x10c /* Horizontal Sync Parameters */
133 #define ZR36057_HSP_HsyncStart 16
134 #define ZR36057_HSP_LineTot 0
136 #define ZR36057_FHAP 0x110 /* Field Horizontal Active Portion */
137 #define ZR36057_FHAP_NAX 16
138 #define ZR36057_FHAP_PAX 0
140 #define ZR36057_FVAP 0x114 /* Field Vertical Active Portion */
141 #define ZR36057_FVAP_NAY 16
142 #define ZR36057_FVAP_PAY 0
144 #define ZR36057_FPP 0x118 /* Field Process Parameters */
145 #define ZR36057_FPP_Odd_Even (1 << 0)
147 #define ZR36057_JCBA 0x11c /* JPEG Code Base Address */
149 #define ZR36057_JCFT 0x120 /* JPEG Code FIFO Threshold */
151 #define ZR36057_JCGI 0x124 /* JPEG Codec Guest ID */
152 #define ZR36057_JCGI_JPEGuestID 4
153 #define ZR36057_JCGI_JPEGuestReg 0
155 #define ZR36057_GCR2 0x12c /* GuestBus Control Register (2) */
157 #define ZR36057_POR 0x200 /* Post Office Register */
158 #define ZR36057_POR_POPen (1<<25)
159 #define ZR36057_POR_POTime (1<<24)
160 #define ZR36057_POR_PODir (1<<23)
162 #define ZR36057_STR 0x300 /* "Still" Transfer Register */
164 #endif