2 * linux/drivers/video/omap2/dss/dsi.c
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
20 #define DSS_SUBSYS_NAME "DSI"
22 #include <linux/kernel.h>
24 #include <linux/clk.h>
25 #include <linux/device.h>
26 #include <linux/err.h>
27 #include <linux/interrupt.h>
28 #include <linux/delay.h>
29 #include <linux/mutex.h>
30 #include <linux/module.h>
31 #include <linux/semaphore.h>
32 #include <linux/seq_file.h>
33 #include <linux/platform_device.h>
34 #include <linux/regulator/consumer.h>
35 #include <linux/wait.h>
36 #include <linux/workqueue.h>
37 #include <linux/sched.h>
38 #include <linux/slab.h>
39 #include <linux/debugfs.h>
40 #include <linux/pm_runtime.h>
42 #include <linux/of_platform.h>
43 #include <linux/component.h>
45 #include <video/omapfb_dss.h>
46 #include <video/mipi_display.h>
49 #include "dss_features.h"
51 #define DSI_CATCH_MISSING_TE
53 struct dsi_reg
{ u16 module
; u16 idx
; };
55 #define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
57 /* DSI Protocol Engine */
60 #define DSI_PROTO_SZ 0x200
62 #define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
63 #define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
64 #define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
65 #define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
66 #define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
67 #define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
68 #define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
69 #define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
70 #define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
71 #define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
72 #define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
73 #define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
74 #define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
75 #define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
76 #define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
77 #define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
78 #define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
79 #define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
80 #define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
81 #define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
82 #define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
83 #define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
84 #define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
85 #define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
86 #define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
87 #define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
88 #define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
89 #define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
90 #define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
91 #define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
92 #define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
93 #define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
94 #define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
95 #define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
100 #define DSI_PHY_OFFSET 0x200
101 #define DSI_PHY_SZ 0x40
103 #define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
104 #define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
105 #define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
106 #define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
107 #define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
109 /* DSI_PLL_CTRL_SCP */
112 #define DSI_PLL_OFFSET 0x300
113 #define DSI_PLL_SZ 0x20
115 #define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
116 #define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
117 #define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
118 #define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
119 #define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
121 #define REG_GET(dsidev, idx, start, end) \
122 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
124 #define REG_FLD_MOD(dsidev, idx, val, start, end) \
125 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
127 /* Global interrupts */
128 #define DSI_IRQ_VC0 (1 << 0)
129 #define DSI_IRQ_VC1 (1 << 1)
130 #define DSI_IRQ_VC2 (1 << 2)
131 #define DSI_IRQ_VC3 (1 << 3)
132 #define DSI_IRQ_WAKEUP (1 << 4)
133 #define DSI_IRQ_RESYNC (1 << 5)
134 #define DSI_IRQ_PLL_LOCK (1 << 7)
135 #define DSI_IRQ_PLL_UNLOCK (1 << 8)
136 #define DSI_IRQ_PLL_RECALL (1 << 9)
137 #define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
138 #define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
139 #define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
140 #define DSI_IRQ_TE_TRIGGER (1 << 16)
141 #define DSI_IRQ_ACK_TRIGGER (1 << 17)
142 #define DSI_IRQ_SYNC_LOST (1 << 18)
143 #define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
144 #define DSI_IRQ_TA_TIMEOUT (1 << 20)
145 #define DSI_IRQ_ERROR_MASK \
146 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
148 #define DSI_IRQ_CHANNEL_MASK 0xf
150 /* Virtual channel interrupts */
151 #define DSI_VC_IRQ_CS (1 << 0)
152 #define DSI_VC_IRQ_ECC_CORR (1 << 1)
153 #define DSI_VC_IRQ_PACKET_SENT (1 << 2)
154 #define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
155 #define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
156 #define DSI_VC_IRQ_BTA (1 << 5)
157 #define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
158 #define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
159 #define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
160 #define DSI_VC_IRQ_ERROR_MASK \
161 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
162 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
163 DSI_VC_IRQ_FIFO_TX_UDF)
165 /* ComplexIO interrupts */
166 #define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
167 #define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
168 #define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
169 #define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
170 #define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
171 #define DSI_CIO_IRQ_ERRESC1 (1 << 5)
172 #define DSI_CIO_IRQ_ERRESC2 (1 << 6)
173 #define DSI_CIO_IRQ_ERRESC3 (1 << 7)
174 #define DSI_CIO_IRQ_ERRESC4 (1 << 8)
175 #define DSI_CIO_IRQ_ERRESC5 (1 << 9)
176 #define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
177 #define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
178 #define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
179 #define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
180 #define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
181 #define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
182 #define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
183 #define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
184 #define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
185 #define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
186 #define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
187 #define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
188 #define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
189 #define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
190 #define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
191 #define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
192 #define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
193 #define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
194 #define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
195 #define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
196 #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
197 #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
198 #define DSI_CIO_IRQ_ERROR_MASK \
199 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
200 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
201 DSI_CIO_IRQ_ERRSYNCESC5 | \
202 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
203 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
204 DSI_CIO_IRQ_ERRESC5 | \
205 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
206 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
207 DSI_CIO_IRQ_ERRCONTROL5 | \
208 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
209 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
210 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
211 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
212 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
214 typedef void (*omap_dsi_isr_t
) (void *arg
, u32 mask
);
216 static int dsi_display_init_dispc(struct platform_device
*dsidev
,
217 struct omap_overlay_manager
*mgr
);
218 static void dsi_display_uninit_dispc(struct platform_device
*dsidev
,
219 struct omap_overlay_manager
*mgr
);
221 static int dsi_vc_send_null(struct omap_dss_device
*dssdev
, int channel
);
223 /* DSI PLL HSDIV indices */
224 #define HSDIV_DISPC 0
227 #define DSI_MAX_NR_ISRS 2
228 #define DSI_MAX_NR_LANES 5
230 enum dsi_lane_function
{
239 struct dsi_lane_config
{
240 enum dsi_lane_function function
;
244 struct dsi_isr_data
{
252 DSI_FIFO_SIZE_32
= 1,
253 DSI_FIFO_SIZE_64
= 2,
254 DSI_FIFO_SIZE_96
= 3,
255 DSI_FIFO_SIZE_128
= 4,
259 DSI_VC_SOURCE_L4
= 0,
263 struct dsi_irq_stats
{
264 unsigned long last_reset
;
266 unsigned dsi_irqs
[32];
267 unsigned vc_irqs
[4][32];
268 unsigned cio_irqs
[32];
271 struct dsi_isr_tables
{
272 struct dsi_isr_data isr_table
[DSI_MAX_NR_ISRS
];
273 struct dsi_isr_data isr_table_vc
[4][DSI_MAX_NR_ISRS
];
274 struct dsi_isr_data isr_table_cio
[DSI_MAX_NR_ISRS
];
277 struct dsi_clk_calc_ctx
{
278 struct platform_device
*dsidev
;
283 const struct omap_dss_dsi_config
*config
;
285 unsigned long req_pck_min
, req_pck_nom
, req_pck_max
;
289 struct dss_pll_clock_info dsi_cinfo
;
290 struct dispc_clock_info dispc_cinfo
;
292 struct omap_video_timings dispc_vm
;
293 struct omap_dss_dsi_videomode_timings dsi_vm
;
296 struct dsi_lp_clock_info
{
297 unsigned long lp_clk
;
302 struct platform_device
*pdev
;
303 void __iomem
*proto_base
;
304 void __iomem
*phy_base
;
305 void __iomem
*pll_base
;
315 struct dispc_clock_info user_dispc_cinfo
;
316 struct dss_pll_clock_info user_dsi_cinfo
;
318 struct dsi_lp_clock_info user_lp_cinfo
;
319 struct dsi_lp_clock_info current_lp_cinfo
;
323 bool vdds_dsi_enabled
;
324 struct regulator
*vdds_dsi_reg
;
327 enum dsi_vc_source source
;
328 struct omap_dss_device
*dssdev
;
329 enum fifo_size tx_fifo_size
;
330 enum fifo_size rx_fifo_size
;
335 struct semaphore bus_lock
;
338 struct dsi_isr_tables isr_tables
;
339 /* space for a copy used by the interrupt handler */
340 struct dsi_isr_tables isr_tables_copy
;
343 #ifdef DSI_PERF_MEASURE
344 unsigned update_bytes
;
350 void (*framedone_callback
)(int, void *);
351 void *framedone_data
;
353 struct delayed_work framedone_timeout_work
;
355 #ifdef DSI_CATCH_MISSING_TE
356 struct timer_list te_timer
;
359 unsigned long cache_req_pck
;
360 unsigned long cache_clk_freq
;
361 struct dss_pll_clock_info cache_cinfo
;
364 spinlock_t errors_lock
;
365 #ifdef DSI_PERF_MEASURE
366 ktime_t perf_setup_time
;
367 ktime_t perf_start_time
;
372 #ifdef CONFIG_FB_OMAP2_DSS_COLLECT_IRQ_STATS
373 spinlock_t irq_stats_lock
;
374 struct dsi_irq_stats irq_stats
;
377 unsigned num_lanes_supported
;
378 unsigned line_buffer_size
;
380 struct dsi_lane_config lanes
[DSI_MAX_NR_LANES
];
381 unsigned num_lanes_used
;
383 unsigned scp_clk_refcount
;
385 struct dss_lcd_mgr_config mgr_config
;
386 struct omap_video_timings timings
;
387 enum omap_dss_dsi_pixel_format pix_fmt
;
388 enum omap_dss_dsi_mode mode
;
389 struct omap_dss_dsi_videomode_timings vm_timings
;
391 struct omap_dss_device output
;
394 struct dsi_packet_sent_handler_data
{
395 struct platform_device
*dsidev
;
396 struct completion
*completion
;
399 struct dsi_module_id_data
{
404 static const struct of_device_id dsi_of_match
[];
406 #ifdef DSI_PERF_MEASURE
407 static bool dsi_perf
;
408 module_param(dsi_perf
, bool, 0644);
411 static inline struct dsi_data
*dsi_get_dsidrv_data(struct platform_device
*dsidev
)
413 return dev_get_drvdata(&dsidev
->dev
);
416 static inline struct platform_device
*dsi_get_dsidev_from_dssdev(struct omap_dss_device
*dssdev
)
418 return to_platform_device(dssdev
->dev
);
421 static struct platform_device
*dsi_get_dsidev_from_id(int module
)
423 struct omap_dss_device
*out
;
424 enum omap_dss_output_id id
;
428 id
= OMAP_DSS_OUTPUT_DSI1
;
431 id
= OMAP_DSS_OUTPUT_DSI2
;
437 out
= omap_dss_get_output(id
);
439 return out
? to_platform_device(out
->dev
) : NULL
;
442 static inline void dsi_write_reg(struct platform_device
*dsidev
,
443 const struct dsi_reg idx
, u32 val
)
445 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
449 case DSI_PROTO
: base
= dsi
->proto_base
; break;
450 case DSI_PHY
: base
= dsi
->phy_base
; break;
451 case DSI_PLL
: base
= dsi
->pll_base
; break;
455 __raw_writel(val
, base
+ idx
.idx
);
458 static inline u32
dsi_read_reg(struct platform_device
*dsidev
,
459 const struct dsi_reg idx
)
461 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
465 case DSI_PROTO
: base
= dsi
->proto_base
; break;
466 case DSI_PHY
: base
= dsi
->phy_base
; break;
467 case DSI_PLL
: base
= dsi
->pll_base
; break;
471 return __raw_readl(base
+ idx
.idx
);
474 static void dsi_bus_lock(struct omap_dss_device
*dssdev
)
476 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
477 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
479 down(&dsi
->bus_lock
);
482 static void dsi_bus_unlock(struct omap_dss_device
*dssdev
)
484 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
485 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
490 static bool dsi_bus_is_locked(struct platform_device
*dsidev
)
492 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
494 return dsi
->bus_lock
.count
== 0;
497 static void dsi_completion_handler(void *data
, u32 mask
)
499 complete((struct completion
*)data
);
502 static inline int wait_for_bit_change(struct platform_device
*dsidev
,
503 const struct dsi_reg idx
, int bitnum
, int value
)
505 unsigned long timeout
;
509 /* first busyloop to see if the bit changes right away */
512 if (REG_GET(dsidev
, idx
, bitnum
, bitnum
) == value
)
516 /* then loop for 500ms, sleeping for 1ms in between */
517 timeout
= jiffies
+ msecs_to_jiffies(500);
518 while (time_before(jiffies
, timeout
)) {
519 if (REG_GET(dsidev
, idx
, bitnum
, bitnum
) == value
)
522 wait
= ns_to_ktime(1000 * 1000);
523 set_current_state(TASK_UNINTERRUPTIBLE
);
524 schedule_hrtimeout(&wait
, HRTIMER_MODE_REL
);
530 u8
dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt
)
533 case OMAP_DSS_DSI_FMT_RGB888
:
534 case OMAP_DSS_DSI_FMT_RGB666
:
536 case OMAP_DSS_DSI_FMT_RGB666_PACKED
:
538 case OMAP_DSS_DSI_FMT_RGB565
:
546 #ifdef DSI_PERF_MEASURE
547 static void dsi_perf_mark_setup(struct platform_device
*dsidev
)
549 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
550 dsi
->perf_setup_time
= ktime_get();
553 static void dsi_perf_mark_start(struct platform_device
*dsidev
)
555 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
556 dsi
->perf_start_time
= ktime_get();
559 static void dsi_perf_show(struct platform_device
*dsidev
, const char *name
)
561 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
562 ktime_t t
, setup_time
, trans_time
;
564 u32 setup_us
, trans_us
, total_us
;
571 setup_time
= ktime_sub(dsi
->perf_start_time
, dsi
->perf_setup_time
);
572 setup_us
= (u32
)ktime_to_us(setup_time
);
576 trans_time
= ktime_sub(t
, dsi
->perf_start_time
);
577 trans_us
= (u32
)ktime_to_us(trans_time
);
581 total_us
= setup_us
+ trans_us
;
583 total_bytes
= dsi
->update_bytes
;
585 printk(KERN_INFO
"DSI(%s): %u us + %u us = %u us (%uHz), "
586 "%u bytes, %u kbytes/sec\n",
591 1000*1000 / total_us
,
593 total_bytes
* 1000 / total_us
);
596 static inline void dsi_perf_mark_setup(struct platform_device
*dsidev
)
600 static inline void dsi_perf_mark_start(struct platform_device
*dsidev
)
604 static inline void dsi_perf_show(struct platform_device
*dsidev
,
610 static int verbose_irq
;
612 static void print_irq_status(u32 status
)
617 if (!verbose_irq
&& (status
& ~DSI_IRQ_CHANNEL_MASK
) == 0)
620 #define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
622 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
624 verbose_irq
? PIS(VC0
) : "",
625 verbose_irq
? PIS(VC1
) : "",
626 verbose_irq
? PIS(VC2
) : "",
627 verbose_irq
? PIS(VC3
) : "",
644 static void print_irq_status_vc(int channel
, u32 status
)
649 if (!verbose_irq
&& (status
& ~DSI_VC_IRQ_PACKET_SENT
) == 0)
652 #define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
654 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
660 verbose_irq
? PIS(PACKET_SENT
) : "",
665 PIS(PP_BUSY_CHANGE
));
669 static void print_irq_status_cio(u32 status
)
674 #define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
676 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
690 PIS(ERRCONTENTIONLP0_1
),
691 PIS(ERRCONTENTIONLP1_1
),
692 PIS(ERRCONTENTIONLP0_2
),
693 PIS(ERRCONTENTIONLP1_2
),
694 PIS(ERRCONTENTIONLP0_3
),
695 PIS(ERRCONTENTIONLP1_3
),
696 PIS(ULPSACTIVENOT_ALL0
),
697 PIS(ULPSACTIVENOT_ALL1
));
701 #ifdef CONFIG_FB_OMAP2_DSS_COLLECT_IRQ_STATS
702 static void dsi_collect_irq_stats(struct platform_device
*dsidev
, u32 irqstatus
,
703 u32
*vcstatus
, u32 ciostatus
)
705 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
708 spin_lock(&dsi
->irq_stats_lock
);
710 dsi
->irq_stats
.irq_count
++;
711 dss_collect_irq_stats(irqstatus
, dsi
->irq_stats
.dsi_irqs
);
713 for (i
= 0; i
< 4; ++i
)
714 dss_collect_irq_stats(vcstatus
[i
], dsi
->irq_stats
.vc_irqs
[i
]);
716 dss_collect_irq_stats(ciostatus
, dsi
->irq_stats
.cio_irqs
);
718 spin_unlock(&dsi
->irq_stats_lock
);
721 #define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
724 static int debug_irq
;
726 static void dsi_handle_irq_errors(struct platform_device
*dsidev
, u32 irqstatus
,
727 u32
*vcstatus
, u32 ciostatus
)
729 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
732 if (irqstatus
& DSI_IRQ_ERROR_MASK
) {
733 DSSERR("DSI error, irqstatus %x\n", irqstatus
);
734 print_irq_status(irqstatus
);
735 spin_lock(&dsi
->errors_lock
);
736 dsi
->errors
|= irqstatus
& DSI_IRQ_ERROR_MASK
;
737 spin_unlock(&dsi
->errors_lock
);
738 } else if (debug_irq
) {
739 print_irq_status(irqstatus
);
742 for (i
= 0; i
< 4; ++i
) {
743 if (vcstatus
[i
] & DSI_VC_IRQ_ERROR_MASK
) {
744 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
746 print_irq_status_vc(i
, vcstatus
[i
]);
747 } else if (debug_irq
) {
748 print_irq_status_vc(i
, vcstatus
[i
]);
752 if (ciostatus
& DSI_CIO_IRQ_ERROR_MASK
) {
753 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus
);
754 print_irq_status_cio(ciostatus
);
755 } else if (debug_irq
) {
756 print_irq_status_cio(ciostatus
);
760 static void dsi_call_isrs(struct dsi_isr_data
*isr_array
,
761 unsigned isr_array_size
, u32 irqstatus
)
763 struct dsi_isr_data
*isr_data
;
766 for (i
= 0; i
< isr_array_size
; i
++) {
767 isr_data
= &isr_array
[i
];
768 if (isr_data
->isr
&& isr_data
->mask
& irqstatus
)
769 isr_data
->isr(isr_data
->arg
, irqstatus
);
773 static void dsi_handle_isrs(struct dsi_isr_tables
*isr_tables
,
774 u32 irqstatus
, u32
*vcstatus
, u32 ciostatus
)
778 dsi_call_isrs(isr_tables
->isr_table
,
779 ARRAY_SIZE(isr_tables
->isr_table
),
782 for (i
= 0; i
< 4; ++i
) {
783 if (vcstatus
[i
] == 0)
785 dsi_call_isrs(isr_tables
->isr_table_vc
[i
],
786 ARRAY_SIZE(isr_tables
->isr_table_vc
[i
]),
791 dsi_call_isrs(isr_tables
->isr_table_cio
,
792 ARRAY_SIZE(isr_tables
->isr_table_cio
),
796 static irqreturn_t
omap_dsi_irq_handler(int irq
, void *arg
)
798 struct platform_device
*dsidev
;
799 struct dsi_data
*dsi
;
800 u32 irqstatus
, vcstatus
[4], ciostatus
;
803 dsidev
= (struct platform_device
*) arg
;
804 dsi
= dsi_get_dsidrv_data(dsidev
);
806 if (!dsi
->is_enabled
)
809 spin_lock(&dsi
->irq_lock
);
811 irqstatus
= dsi_read_reg(dsidev
, DSI_IRQSTATUS
);
813 /* IRQ is not for us */
815 spin_unlock(&dsi
->irq_lock
);
819 dsi_write_reg(dsidev
, DSI_IRQSTATUS
, irqstatus
& ~DSI_IRQ_CHANNEL_MASK
);
820 /* flush posted write */
821 dsi_read_reg(dsidev
, DSI_IRQSTATUS
);
823 for (i
= 0; i
< 4; ++i
) {
824 if ((irqstatus
& (1 << i
)) == 0) {
829 vcstatus
[i
] = dsi_read_reg(dsidev
, DSI_VC_IRQSTATUS(i
));
831 dsi_write_reg(dsidev
, DSI_VC_IRQSTATUS(i
), vcstatus
[i
]);
832 /* flush posted write */
833 dsi_read_reg(dsidev
, DSI_VC_IRQSTATUS(i
));
836 if (irqstatus
& DSI_IRQ_COMPLEXIO_ERR
) {
837 ciostatus
= dsi_read_reg(dsidev
, DSI_COMPLEXIO_IRQ_STATUS
);
839 dsi_write_reg(dsidev
, DSI_COMPLEXIO_IRQ_STATUS
, ciostatus
);
840 /* flush posted write */
841 dsi_read_reg(dsidev
, DSI_COMPLEXIO_IRQ_STATUS
);
846 #ifdef DSI_CATCH_MISSING_TE
847 if (irqstatus
& DSI_IRQ_TE_TRIGGER
)
848 del_timer(&dsi
->te_timer
);
851 /* make a copy and unlock, so that isrs can unregister
853 memcpy(&dsi
->isr_tables_copy
, &dsi
->isr_tables
,
854 sizeof(dsi
->isr_tables
));
856 spin_unlock(&dsi
->irq_lock
);
858 dsi_handle_isrs(&dsi
->isr_tables_copy
, irqstatus
, vcstatus
, ciostatus
);
860 dsi_handle_irq_errors(dsidev
, irqstatus
, vcstatus
, ciostatus
);
862 dsi_collect_irq_stats(dsidev
, irqstatus
, vcstatus
, ciostatus
);
867 /* dsi->irq_lock has to be locked by the caller */
868 static void _omap_dsi_configure_irqs(struct platform_device
*dsidev
,
869 struct dsi_isr_data
*isr_array
,
870 unsigned isr_array_size
, u32 default_mask
,
871 const struct dsi_reg enable_reg
,
872 const struct dsi_reg status_reg
)
874 struct dsi_isr_data
*isr_data
;
881 for (i
= 0; i
< isr_array_size
; i
++) {
882 isr_data
= &isr_array
[i
];
884 if (isr_data
->isr
== NULL
)
887 mask
|= isr_data
->mask
;
890 old_mask
= dsi_read_reg(dsidev
, enable_reg
);
891 /* clear the irqstatus for newly enabled irqs */
892 dsi_write_reg(dsidev
, status_reg
, (mask
^ old_mask
) & mask
);
893 dsi_write_reg(dsidev
, enable_reg
, mask
);
895 /* flush posted writes */
896 dsi_read_reg(dsidev
, enable_reg
);
897 dsi_read_reg(dsidev
, status_reg
);
900 /* dsi->irq_lock has to be locked by the caller */
901 static void _omap_dsi_set_irqs(struct platform_device
*dsidev
)
903 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
904 u32 mask
= DSI_IRQ_ERROR_MASK
;
905 #ifdef DSI_CATCH_MISSING_TE
906 mask
|= DSI_IRQ_TE_TRIGGER
;
908 _omap_dsi_configure_irqs(dsidev
, dsi
->isr_tables
.isr_table
,
909 ARRAY_SIZE(dsi
->isr_tables
.isr_table
), mask
,
910 DSI_IRQENABLE
, DSI_IRQSTATUS
);
913 /* dsi->irq_lock has to be locked by the caller */
914 static void _omap_dsi_set_irqs_vc(struct platform_device
*dsidev
, int vc
)
916 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
918 _omap_dsi_configure_irqs(dsidev
, dsi
->isr_tables
.isr_table_vc
[vc
],
919 ARRAY_SIZE(dsi
->isr_tables
.isr_table_vc
[vc
]),
920 DSI_VC_IRQ_ERROR_MASK
,
921 DSI_VC_IRQENABLE(vc
), DSI_VC_IRQSTATUS(vc
));
924 /* dsi->irq_lock has to be locked by the caller */
925 static void _omap_dsi_set_irqs_cio(struct platform_device
*dsidev
)
927 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
929 _omap_dsi_configure_irqs(dsidev
, dsi
->isr_tables
.isr_table_cio
,
930 ARRAY_SIZE(dsi
->isr_tables
.isr_table_cio
),
931 DSI_CIO_IRQ_ERROR_MASK
,
932 DSI_COMPLEXIO_IRQ_ENABLE
, DSI_COMPLEXIO_IRQ_STATUS
);
935 static void _dsi_initialize_irq(struct platform_device
*dsidev
)
937 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
941 spin_lock_irqsave(&dsi
->irq_lock
, flags
);
943 memset(&dsi
->isr_tables
, 0, sizeof(dsi
->isr_tables
));
945 _omap_dsi_set_irqs(dsidev
);
946 for (vc
= 0; vc
< 4; ++vc
)
947 _omap_dsi_set_irqs_vc(dsidev
, vc
);
948 _omap_dsi_set_irqs_cio(dsidev
);
950 spin_unlock_irqrestore(&dsi
->irq_lock
, flags
);
953 static int _dsi_register_isr(omap_dsi_isr_t isr
, void *arg
, u32 mask
,
954 struct dsi_isr_data
*isr_array
, unsigned isr_array_size
)
956 struct dsi_isr_data
*isr_data
;
962 /* check for duplicate entry and find a free slot */
964 for (i
= 0; i
< isr_array_size
; i
++) {
965 isr_data
= &isr_array
[i
];
967 if (isr_data
->isr
== isr
&& isr_data
->arg
== arg
&&
968 isr_data
->mask
== mask
) {
972 if (isr_data
->isr
== NULL
&& free_idx
== -1)
979 isr_data
= &isr_array
[free_idx
];
982 isr_data
->mask
= mask
;
987 static int _dsi_unregister_isr(omap_dsi_isr_t isr
, void *arg
, u32 mask
,
988 struct dsi_isr_data
*isr_array
, unsigned isr_array_size
)
990 struct dsi_isr_data
*isr_data
;
993 for (i
= 0; i
< isr_array_size
; i
++) {
994 isr_data
= &isr_array
[i
];
995 if (isr_data
->isr
!= isr
|| isr_data
->arg
!= arg
||
996 isr_data
->mask
!= mask
)
999 isr_data
->isr
= NULL
;
1000 isr_data
->arg
= NULL
;
1009 static int dsi_register_isr(struct platform_device
*dsidev
, omap_dsi_isr_t isr
,
1010 void *arg
, u32 mask
)
1012 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1013 unsigned long flags
;
1016 spin_lock_irqsave(&dsi
->irq_lock
, flags
);
1018 r
= _dsi_register_isr(isr
, arg
, mask
, dsi
->isr_tables
.isr_table
,
1019 ARRAY_SIZE(dsi
->isr_tables
.isr_table
));
1022 _omap_dsi_set_irqs(dsidev
);
1024 spin_unlock_irqrestore(&dsi
->irq_lock
, flags
);
1029 static int dsi_unregister_isr(struct platform_device
*dsidev
,
1030 omap_dsi_isr_t isr
, void *arg
, u32 mask
)
1032 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1033 unsigned long flags
;
1036 spin_lock_irqsave(&dsi
->irq_lock
, flags
);
1038 r
= _dsi_unregister_isr(isr
, arg
, mask
, dsi
->isr_tables
.isr_table
,
1039 ARRAY_SIZE(dsi
->isr_tables
.isr_table
));
1042 _omap_dsi_set_irqs(dsidev
);
1044 spin_unlock_irqrestore(&dsi
->irq_lock
, flags
);
1049 static int dsi_register_isr_vc(struct platform_device
*dsidev
, int channel
,
1050 omap_dsi_isr_t isr
, void *arg
, u32 mask
)
1052 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1053 unsigned long flags
;
1056 spin_lock_irqsave(&dsi
->irq_lock
, flags
);
1058 r
= _dsi_register_isr(isr
, arg
, mask
,
1059 dsi
->isr_tables
.isr_table_vc
[channel
],
1060 ARRAY_SIZE(dsi
->isr_tables
.isr_table_vc
[channel
]));
1063 _omap_dsi_set_irqs_vc(dsidev
, channel
);
1065 spin_unlock_irqrestore(&dsi
->irq_lock
, flags
);
1070 static int dsi_unregister_isr_vc(struct platform_device
*dsidev
, int channel
,
1071 omap_dsi_isr_t isr
, void *arg
, u32 mask
)
1073 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1074 unsigned long flags
;
1077 spin_lock_irqsave(&dsi
->irq_lock
, flags
);
1079 r
= _dsi_unregister_isr(isr
, arg
, mask
,
1080 dsi
->isr_tables
.isr_table_vc
[channel
],
1081 ARRAY_SIZE(dsi
->isr_tables
.isr_table_vc
[channel
]));
1084 _omap_dsi_set_irqs_vc(dsidev
, channel
);
1086 spin_unlock_irqrestore(&dsi
->irq_lock
, flags
);
1091 static int dsi_register_isr_cio(struct platform_device
*dsidev
,
1092 omap_dsi_isr_t isr
, void *arg
, u32 mask
)
1094 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1095 unsigned long flags
;
1098 spin_lock_irqsave(&dsi
->irq_lock
, flags
);
1100 r
= _dsi_register_isr(isr
, arg
, mask
, dsi
->isr_tables
.isr_table_cio
,
1101 ARRAY_SIZE(dsi
->isr_tables
.isr_table_cio
));
1104 _omap_dsi_set_irqs_cio(dsidev
);
1106 spin_unlock_irqrestore(&dsi
->irq_lock
, flags
);
1111 static int dsi_unregister_isr_cio(struct platform_device
*dsidev
,
1112 omap_dsi_isr_t isr
, void *arg
, u32 mask
)
1114 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1115 unsigned long flags
;
1118 spin_lock_irqsave(&dsi
->irq_lock
, flags
);
1120 r
= _dsi_unregister_isr(isr
, arg
, mask
, dsi
->isr_tables
.isr_table_cio
,
1121 ARRAY_SIZE(dsi
->isr_tables
.isr_table_cio
));
1124 _omap_dsi_set_irqs_cio(dsidev
);
1126 spin_unlock_irqrestore(&dsi
->irq_lock
, flags
);
1131 static u32
dsi_get_errors(struct platform_device
*dsidev
)
1133 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1134 unsigned long flags
;
1136 spin_lock_irqsave(&dsi
->errors_lock
, flags
);
1139 spin_unlock_irqrestore(&dsi
->errors_lock
, flags
);
1143 static int dsi_runtime_get(struct platform_device
*dsidev
)
1146 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1148 DSSDBG("dsi_runtime_get\n");
1150 r
= pm_runtime_get_sync(&dsi
->pdev
->dev
);
1152 return r
< 0 ? r
: 0;
1155 static void dsi_runtime_put(struct platform_device
*dsidev
)
1157 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1160 DSSDBG("dsi_runtime_put\n");
1162 r
= pm_runtime_put_sync(&dsi
->pdev
->dev
);
1163 WARN_ON(r
< 0 && r
!= -ENOSYS
);
1166 static int dsi_regulator_init(struct platform_device
*dsidev
)
1168 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1169 struct regulator
*vdds_dsi
;
1171 if (dsi
->vdds_dsi_reg
!= NULL
)
1174 vdds_dsi
= devm_regulator_get(&dsi
->pdev
->dev
, "vdd");
1176 if (IS_ERR(vdds_dsi
)) {
1177 if (PTR_ERR(vdds_dsi
) != -EPROBE_DEFER
)
1178 DSSERR("can't get DSI VDD regulator\n");
1179 return PTR_ERR(vdds_dsi
);
1182 dsi
->vdds_dsi_reg
= vdds_dsi
;
1187 static void _dsi_print_reset_status(struct platform_device
*dsidev
)
1192 /* A dummy read using the SCP interface to any DSIPHY register is
1193 * required after DSIPHY reset to complete the reset of the DSI complex
1195 l
= dsi_read_reg(dsidev
, DSI_DSIPHY_CFG5
);
1197 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC
)) {
1207 #define DSI_FLD_GET(fld, start, end)\
1208 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1210 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1211 DSI_FLD_GET(PLL_STATUS
, 0, 0),
1212 DSI_FLD_GET(COMPLEXIO_CFG1
, 29, 29),
1213 DSI_FLD_GET(DSIPHY_CFG5
, b0
, b0
),
1214 DSI_FLD_GET(DSIPHY_CFG5
, b1
, b1
),
1215 DSI_FLD_GET(DSIPHY_CFG5
, b2
, b2
),
1216 DSI_FLD_GET(DSIPHY_CFG5
, 29, 29),
1217 DSI_FLD_GET(DSIPHY_CFG5
, 30, 30),
1218 DSI_FLD_GET(DSIPHY_CFG5
, 31, 31));
1223 static inline int dsi_if_enable(struct platform_device
*dsidev
, bool enable
)
1225 DSSDBG("dsi_if_enable(%d)\n", enable
);
1227 enable
= enable
? 1 : 0;
1228 REG_FLD_MOD(dsidev
, DSI_CTRL
, enable
, 0, 0); /* IF_EN */
1230 if (wait_for_bit_change(dsidev
, DSI_CTRL
, 0, enable
) != enable
) {
1231 DSSERR("Failed to set dsi_if_enable to %d\n", enable
);
1238 static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device
*dsidev
)
1240 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1242 return dsi
->pll
.cinfo
.clkout
[HSDIV_DISPC
];
1245 static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device
*dsidev
)
1247 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1249 return dsi
->pll
.cinfo
.clkout
[HSDIV_DSI
];
1252 static unsigned long dsi_get_txbyteclkhs(struct platform_device
*dsidev
)
1254 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1256 return dsi
->pll
.cinfo
.clkdco
/ 16;
1259 static unsigned long dsi_fclk_rate(struct platform_device
*dsidev
)
1262 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1264 if (dss_get_dsi_clk_source(dsi
->module_id
) == OMAP_DSS_CLK_SRC_FCK
) {
1265 /* DSI FCLK source is DSS_CLK_FCK */
1266 r
= clk_get_rate(dsi
->dss_clk
);
1268 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1269 r
= dsi_get_pll_hsdiv_dsi_rate(dsidev
);
1275 static int dsi_lp_clock_calc(unsigned long dsi_fclk
,
1276 unsigned long lp_clk_min
, unsigned long lp_clk_max
,
1277 struct dsi_lp_clock_info
*lp_cinfo
)
1279 unsigned lp_clk_div
;
1280 unsigned long lp_clk
;
1282 lp_clk_div
= DIV_ROUND_UP(dsi_fclk
, lp_clk_max
* 2);
1283 lp_clk
= dsi_fclk
/ 2 / lp_clk_div
;
1285 if (lp_clk
< lp_clk_min
|| lp_clk
> lp_clk_max
)
1288 lp_cinfo
->lp_clk_div
= lp_clk_div
;
1289 lp_cinfo
->lp_clk
= lp_clk
;
1294 static int dsi_set_lp_clk_divisor(struct platform_device
*dsidev
)
1296 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1297 unsigned long dsi_fclk
;
1298 unsigned lp_clk_div
;
1299 unsigned long lp_clk
;
1300 unsigned lpdiv_max
= dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV
);
1303 lp_clk_div
= dsi
->user_lp_cinfo
.lp_clk_div
;
1305 if (lp_clk_div
== 0 || lp_clk_div
> lpdiv_max
)
1308 dsi_fclk
= dsi_fclk_rate(dsidev
);
1310 lp_clk
= dsi_fclk
/ 2 / lp_clk_div
;
1312 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div
, lp_clk
);
1313 dsi
->current_lp_cinfo
.lp_clk
= lp_clk
;
1314 dsi
->current_lp_cinfo
.lp_clk_div
= lp_clk_div
;
1316 /* LP_CLK_DIVISOR */
1317 REG_FLD_MOD(dsidev
, DSI_CLK_CTRL
, lp_clk_div
, 12, 0);
1319 /* LP_RX_SYNCHRO_ENABLE */
1320 REG_FLD_MOD(dsidev
, DSI_CLK_CTRL
, dsi_fclk
> 30000000 ? 1 : 0, 21, 21);
1325 static void dsi_enable_scp_clk(struct platform_device
*dsidev
)
1327 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1329 if (dsi
->scp_clk_refcount
++ == 0)
1330 REG_FLD_MOD(dsidev
, DSI_CLK_CTRL
, 1, 14, 14); /* CIO_CLK_ICG */
1333 static void dsi_disable_scp_clk(struct platform_device
*dsidev
)
1335 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1337 WARN_ON(dsi
->scp_clk_refcount
== 0);
1338 if (--dsi
->scp_clk_refcount
== 0)
1339 REG_FLD_MOD(dsidev
, DSI_CLK_CTRL
, 0, 14, 14); /* CIO_CLK_ICG */
1342 enum dsi_pll_power_state
{
1343 DSI_PLL_POWER_OFF
= 0x0,
1344 DSI_PLL_POWER_ON_HSCLK
= 0x1,
1345 DSI_PLL_POWER_ON_ALL
= 0x2,
1346 DSI_PLL_POWER_ON_DIV
= 0x3,
1349 static int dsi_pll_power(struct platform_device
*dsidev
,
1350 enum dsi_pll_power_state state
)
1354 /* DSI-PLL power command 0x3 is not working */
1355 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG
) &&
1356 state
== DSI_PLL_POWER_ON_DIV
)
1357 state
= DSI_PLL_POWER_ON_ALL
;
1360 REG_FLD_MOD(dsidev
, DSI_CLK_CTRL
, state
, 31, 30);
1362 /* PLL_PWR_STATUS */
1363 while (FLD_GET(dsi_read_reg(dsidev
, DSI_CLK_CTRL
), 29, 28) != state
) {
1365 DSSERR("Failed to set DSI PLL power mode to %d\n",
1376 static void dsi_pll_calc_dsi_fck(struct dss_pll_clock_info
*cinfo
)
1378 unsigned long max_dsi_fck
;
1380 max_dsi_fck
= dss_feat_get_param_max(FEAT_PARAM_DSI_FCK
);
1382 cinfo
->mX
[HSDIV_DSI
] = DIV_ROUND_UP(cinfo
->clkdco
, max_dsi_fck
);
1383 cinfo
->clkout
[HSDIV_DSI
] = cinfo
->clkdco
/ cinfo
->mX
[HSDIV_DSI
];
1386 static int dsi_pll_enable(struct dss_pll
*pll
)
1388 struct dsi_data
*dsi
= container_of(pll
, struct dsi_data
, pll
);
1389 struct platform_device
*dsidev
= dsi
->pdev
;
1392 DSSDBG("PLL init\n");
1394 r
= dsi_regulator_init(dsidev
);
1398 r
= dsi_runtime_get(dsidev
);
1403 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1405 dsi_enable_scp_clk(dsidev
);
1407 if (!dsi
->vdds_dsi_enabled
) {
1408 r
= regulator_enable(dsi
->vdds_dsi_reg
);
1411 dsi
->vdds_dsi_enabled
= true;
1414 /* XXX PLL does not come out of reset without this... */
1415 dispc_pck_free_enable(1);
1417 if (wait_for_bit_change(dsidev
, DSI_PLL_STATUS
, 0, 1) != 1) {
1418 DSSERR("PLL not coming out of reset.\n");
1420 dispc_pck_free_enable(0);
1424 /* XXX ... but if left on, we get problems when planes do not
1425 * fill the whole display. No idea about this */
1426 dispc_pck_free_enable(0);
1428 r
= dsi_pll_power(dsidev
, DSI_PLL_POWER_ON_ALL
);
1433 DSSDBG("PLL init done\n");
1437 if (dsi
->vdds_dsi_enabled
) {
1438 regulator_disable(dsi
->vdds_dsi_reg
);
1439 dsi
->vdds_dsi_enabled
= false;
1442 dsi_disable_scp_clk(dsidev
);
1443 dsi_runtime_put(dsidev
);
1447 static void dsi_pll_uninit(struct platform_device
*dsidev
, bool disconnect_lanes
)
1449 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1451 dsi_pll_power(dsidev
, DSI_PLL_POWER_OFF
);
1452 if (disconnect_lanes
) {
1453 WARN_ON(!dsi
->vdds_dsi_enabled
);
1454 regulator_disable(dsi
->vdds_dsi_reg
);
1455 dsi
->vdds_dsi_enabled
= false;
1458 dsi_disable_scp_clk(dsidev
);
1459 dsi_runtime_put(dsidev
);
1461 DSSDBG("PLL uninit done\n");
1464 static void dsi_pll_disable(struct dss_pll
*pll
)
1466 struct dsi_data
*dsi
= container_of(pll
, struct dsi_data
, pll
);
1467 struct platform_device
*dsidev
= dsi
->pdev
;
1469 dsi_pll_uninit(dsidev
, true);
1472 static void dsi_dump_dsidev_clocks(struct platform_device
*dsidev
,
1475 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1476 struct dss_pll_clock_info
*cinfo
= &dsi
->pll
.cinfo
;
1477 enum omap_dss_clk_source dispc_clk_src
, dsi_clk_src
;
1478 int dsi_module
= dsi
->module_id
;
1479 struct dss_pll
*pll
= &dsi
->pll
;
1481 dispc_clk_src
= dss_get_dispc_clk_source();
1482 dsi_clk_src
= dss_get_dsi_clk_source(dsi_module
);
1484 if (dsi_runtime_get(dsidev
))
1487 seq_printf(s
, "- DSI%d PLL -\n", dsi_module
+ 1);
1489 seq_printf(s
, "dsi pll clkin\t%lu\n", clk_get_rate(pll
->clkin
));
1491 seq_printf(s
, "Fint\t\t%-16lun %u\n", cinfo
->fint
, cinfo
->n
);
1493 seq_printf(s
, "CLKIN4DDR\t%-16lum %u\n",
1494 cinfo
->clkdco
, cinfo
->m
);
1496 seq_printf(s
, "DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
1497 dss_feat_get_clk_source_name(dsi_module
== 0 ?
1498 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC
:
1499 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC
),
1500 cinfo
->clkout
[HSDIV_DISPC
],
1501 cinfo
->mX
[HSDIV_DISPC
],
1502 dispc_clk_src
== OMAP_DSS_CLK_SRC_FCK
?
1505 seq_printf(s
, "DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
1506 dss_feat_get_clk_source_name(dsi_module
== 0 ?
1507 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI
:
1508 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI
),
1509 cinfo
->clkout
[HSDIV_DSI
],
1510 cinfo
->mX
[HSDIV_DSI
],
1511 dsi_clk_src
== OMAP_DSS_CLK_SRC_FCK
?
1514 seq_printf(s
, "- DSI%d -\n", dsi_module
+ 1);
1516 seq_printf(s
, "dsi fclk source = %s (%s)\n",
1517 dss_get_generic_clk_source_name(dsi_clk_src
),
1518 dss_feat_get_clk_source_name(dsi_clk_src
));
1520 seq_printf(s
, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev
));
1522 seq_printf(s
, "DDR_CLK\t\t%lu\n",
1525 seq_printf(s
, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev
));
1527 seq_printf(s
, "LP_CLK\t\t%lu\n", dsi
->current_lp_cinfo
.lp_clk
);
1529 dsi_runtime_put(dsidev
);
1532 void dsi_dump_clocks(struct seq_file
*s
)
1534 struct platform_device
*dsidev
;
1537 for (i
= 0; i
< MAX_NUM_DSI
; i
++) {
1538 dsidev
= dsi_get_dsidev_from_id(i
);
1540 dsi_dump_dsidev_clocks(dsidev
, s
);
1544 #ifdef CONFIG_FB_OMAP2_DSS_COLLECT_IRQ_STATS
1545 static void dsi_dump_dsidev_irqs(struct platform_device
*dsidev
,
1548 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1549 unsigned long flags
;
1550 struct dsi_irq_stats stats
;
1552 spin_lock_irqsave(&dsi
->irq_stats_lock
, flags
);
1554 stats
= dsi
->irq_stats
;
1555 memset(&dsi
->irq_stats
, 0, sizeof(dsi
->irq_stats
));
1556 dsi
->irq_stats
.last_reset
= jiffies
;
1558 spin_unlock_irqrestore(&dsi
->irq_stats_lock
, flags
);
1560 seq_printf(s
, "period %u ms\n",
1561 jiffies_to_msecs(jiffies
- stats
.last_reset
));
1563 seq_printf(s
, "irqs %d\n", stats
.irq_count
);
1565 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1567 seq_printf(s
, "-- DSI%d interrupts --\n", dsi
->module_id
+ 1);
1583 PIS(LDO_POWER_GOOD
);
1588 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1589 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1590 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1591 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1592 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1594 seq_printf(s
, "-- VC interrupts --\n");
1603 PIS(PP_BUSY_CHANGE
);
1607 seq_printf(s, "%-20s %10d\n", #x, \
1608 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1610 seq_printf(s
, "-- CIO interrupts --\n");
1623 PIS(ERRCONTENTIONLP0_1
);
1624 PIS(ERRCONTENTIONLP1_1
);
1625 PIS(ERRCONTENTIONLP0_2
);
1626 PIS(ERRCONTENTIONLP1_2
);
1627 PIS(ERRCONTENTIONLP0_3
);
1628 PIS(ERRCONTENTIONLP1_3
);
1629 PIS(ULPSACTIVENOT_ALL0
);
1630 PIS(ULPSACTIVENOT_ALL1
);
1634 static void dsi1_dump_irqs(struct seq_file
*s
)
1636 struct platform_device
*dsidev
= dsi_get_dsidev_from_id(0);
1638 dsi_dump_dsidev_irqs(dsidev
, s
);
1641 static void dsi2_dump_irqs(struct seq_file
*s
)
1643 struct platform_device
*dsidev
= dsi_get_dsidev_from_id(1);
1645 dsi_dump_dsidev_irqs(dsidev
, s
);
1649 static void dsi_dump_dsidev_regs(struct platform_device
*dsidev
,
1652 #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
1654 if (dsi_runtime_get(dsidev
))
1656 dsi_enable_scp_clk(dsidev
);
1658 DUMPREG(DSI_REVISION
);
1659 DUMPREG(DSI_SYSCONFIG
);
1660 DUMPREG(DSI_SYSSTATUS
);
1661 DUMPREG(DSI_IRQSTATUS
);
1662 DUMPREG(DSI_IRQENABLE
);
1664 DUMPREG(DSI_COMPLEXIO_CFG1
);
1665 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS
);
1666 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE
);
1667 DUMPREG(DSI_CLK_CTRL
);
1668 DUMPREG(DSI_TIMING1
);
1669 DUMPREG(DSI_TIMING2
);
1670 DUMPREG(DSI_VM_TIMING1
);
1671 DUMPREG(DSI_VM_TIMING2
);
1672 DUMPREG(DSI_VM_TIMING3
);
1673 DUMPREG(DSI_CLK_TIMING
);
1674 DUMPREG(DSI_TX_FIFO_VC_SIZE
);
1675 DUMPREG(DSI_RX_FIFO_VC_SIZE
);
1676 DUMPREG(DSI_COMPLEXIO_CFG2
);
1677 DUMPREG(DSI_RX_FIFO_VC_FULLNESS
);
1678 DUMPREG(DSI_VM_TIMING4
);
1679 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS
);
1680 DUMPREG(DSI_VM_TIMING5
);
1681 DUMPREG(DSI_VM_TIMING6
);
1682 DUMPREG(DSI_VM_TIMING7
);
1683 DUMPREG(DSI_STOPCLK_TIMING
);
1685 DUMPREG(DSI_VC_CTRL(0));
1686 DUMPREG(DSI_VC_TE(0));
1687 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1688 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1689 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1690 DUMPREG(DSI_VC_IRQSTATUS(0));
1691 DUMPREG(DSI_VC_IRQENABLE(0));
1693 DUMPREG(DSI_VC_CTRL(1));
1694 DUMPREG(DSI_VC_TE(1));
1695 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1696 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1697 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1698 DUMPREG(DSI_VC_IRQSTATUS(1));
1699 DUMPREG(DSI_VC_IRQENABLE(1));
1701 DUMPREG(DSI_VC_CTRL(2));
1702 DUMPREG(DSI_VC_TE(2));
1703 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1704 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1705 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1706 DUMPREG(DSI_VC_IRQSTATUS(2));
1707 DUMPREG(DSI_VC_IRQENABLE(2));
1709 DUMPREG(DSI_VC_CTRL(3));
1710 DUMPREG(DSI_VC_TE(3));
1711 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1712 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1713 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1714 DUMPREG(DSI_VC_IRQSTATUS(3));
1715 DUMPREG(DSI_VC_IRQENABLE(3));
1717 DUMPREG(DSI_DSIPHY_CFG0
);
1718 DUMPREG(DSI_DSIPHY_CFG1
);
1719 DUMPREG(DSI_DSIPHY_CFG2
);
1720 DUMPREG(DSI_DSIPHY_CFG5
);
1722 DUMPREG(DSI_PLL_CONTROL
);
1723 DUMPREG(DSI_PLL_STATUS
);
1724 DUMPREG(DSI_PLL_GO
);
1725 DUMPREG(DSI_PLL_CONFIGURATION1
);
1726 DUMPREG(DSI_PLL_CONFIGURATION2
);
1728 dsi_disable_scp_clk(dsidev
);
1729 dsi_runtime_put(dsidev
);
1733 static void dsi1_dump_regs(struct seq_file
*s
)
1735 struct platform_device
*dsidev
= dsi_get_dsidev_from_id(0);
1737 dsi_dump_dsidev_regs(dsidev
, s
);
1740 static void dsi2_dump_regs(struct seq_file
*s
)
1742 struct platform_device
*dsidev
= dsi_get_dsidev_from_id(1);
1744 dsi_dump_dsidev_regs(dsidev
, s
);
1747 enum dsi_cio_power_state
{
1748 DSI_COMPLEXIO_POWER_OFF
= 0x0,
1749 DSI_COMPLEXIO_POWER_ON
= 0x1,
1750 DSI_COMPLEXIO_POWER_ULPS
= 0x2,
1753 static int dsi_cio_power(struct platform_device
*dsidev
,
1754 enum dsi_cio_power_state state
)
1759 REG_FLD_MOD(dsidev
, DSI_COMPLEXIO_CFG1
, state
, 28, 27);
1762 while (FLD_GET(dsi_read_reg(dsidev
, DSI_COMPLEXIO_CFG1
),
1765 DSSERR("failed to set complexio power state to "
1775 static unsigned dsi_get_line_buf_size(struct platform_device
*dsidev
)
1779 /* line buffer on OMAP3 is 1024 x 24bits */
1780 /* XXX: for some reason using full buffer size causes
1781 * considerable TX slowdown with update sizes that fill the
1783 if (!dss_has_feature(FEAT_DSI_GNQ
))
1786 val
= REG_GET(dsidev
, DSI_GNQ
, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1790 return 512 * 3; /* 512x24 bits */
1792 return 682 * 3; /* 682x24 bits */
1794 return 853 * 3; /* 853x24 bits */
1796 return 1024 * 3; /* 1024x24 bits */
1798 return 1194 * 3; /* 1194x24 bits */
1800 return 1365 * 3; /* 1365x24 bits */
1802 return 1920 * 3; /* 1920x24 bits */
1809 static int dsi_set_lane_config(struct platform_device
*dsidev
)
1811 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1812 static const u8 offsets
[] = { 0, 4, 8, 12, 16 };
1813 static const enum dsi_lane_function functions
[] = {
1823 r
= dsi_read_reg(dsidev
, DSI_COMPLEXIO_CFG1
);
1825 for (i
= 0; i
< dsi
->num_lanes_used
; ++i
) {
1826 unsigned offset
= offsets
[i
];
1827 unsigned polarity
, lane_number
;
1830 for (t
= 0; t
< dsi
->num_lanes_supported
; ++t
)
1831 if (dsi
->lanes
[t
].function
== functions
[i
])
1834 if (t
== dsi
->num_lanes_supported
)
1838 polarity
= dsi
->lanes
[t
].polarity
;
1840 r
= FLD_MOD(r
, lane_number
+ 1, offset
+ 2, offset
);
1841 r
= FLD_MOD(r
, polarity
, offset
+ 3, offset
+ 3);
1844 /* clear the unused lanes */
1845 for (; i
< dsi
->num_lanes_supported
; ++i
) {
1846 unsigned offset
= offsets
[i
];
1848 r
= FLD_MOD(r
, 0, offset
+ 2, offset
);
1849 r
= FLD_MOD(r
, 0, offset
+ 3, offset
+ 3);
1852 dsi_write_reg(dsidev
, DSI_COMPLEXIO_CFG1
, r
);
1857 static inline unsigned ns2ddr(struct platform_device
*dsidev
, unsigned ns
)
1859 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1861 /* convert time in ns to ddr ticks, rounding up */
1862 unsigned long ddr_clk
= dsi
->pll
.cinfo
.clkdco
/ 4;
1863 return (ns
* (ddr_clk
/ 1000 / 1000) + 999) / 1000;
1866 static inline unsigned ddr2ns(struct platform_device
*dsidev
, unsigned ddr
)
1868 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1870 unsigned long ddr_clk
= dsi
->pll
.cinfo
.clkdco
/ 4;
1871 return ddr
* 1000 * 1000 / (ddr_clk
/ 1000);
1874 static void dsi_cio_timings(struct platform_device
*dsidev
)
1877 u32 ths_prepare
, ths_prepare_ths_zero
, ths_trail
, ths_exit
;
1878 u32 tlpx_half
, tclk_trail
, tclk_zero
;
1881 /* calculate timings */
1883 /* 1 * DDR_CLK = 2 * UI */
1885 /* min 40ns + 4*UI max 85ns + 6*UI */
1886 ths_prepare
= ns2ddr(dsidev
, 70) + 2;
1888 /* min 145ns + 10*UI */
1889 ths_prepare_ths_zero
= ns2ddr(dsidev
, 175) + 2;
1891 /* min max(8*UI, 60ns+4*UI) */
1892 ths_trail
= ns2ddr(dsidev
, 60) + 5;
1895 ths_exit
= ns2ddr(dsidev
, 145);
1898 tlpx_half
= ns2ddr(dsidev
, 25);
1901 tclk_trail
= ns2ddr(dsidev
, 60) + 2;
1903 /* min 38ns, max 95ns */
1904 tclk_prepare
= ns2ddr(dsidev
, 65);
1906 /* min tclk-prepare + tclk-zero = 300ns */
1907 tclk_zero
= ns2ddr(dsidev
, 260);
1909 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
1910 ths_prepare
, ddr2ns(dsidev
, ths_prepare
),
1911 ths_prepare_ths_zero
, ddr2ns(dsidev
, ths_prepare_ths_zero
));
1912 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
1913 ths_trail
, ddr2ns(dsidev
, ths_trail
),
1914 ths_exit
, ddr2ns(dsidev
, ths_exit
));
1916 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1917 "tclk_zero %u (%uns)\n",
1918 tlpx_half
, ddr2ns(dsidev
, tlpx_half
),
1919 tclk_trail
, ddr2ns(dsidev
, tclk_trail
),
1920 tclk_zero
, ddr2ns(dsidev
, tclk_zero
));
1921 DSSDBG("tclk_prepare %u (%uns)\n",
1922 tclk_prepare
, ddr2ns(dsidev
, tclk_prepare
));
1924 /* program timings */
1926 r
= dsi_read_reg(dsidev
, DSI_DSIPHY_CFG0
);
1927 r
= FLD_MOD(r
, ths_prepare
, 31, 24);
1928 r
= FLD_MOD(r
, ths_prepare_ths_zero
, 23, 16);
1929 r
= FLD_MOD(r
, ths_trail
, 15, 8);
1930 r
= FLD_MOD(r
, ths_exit
, 7, 0);
1931 dsi_write_reg(dsidev
, DSI_DSIPHY_CFG0
, r
);
1933 r
= dsi_read_reg(dsidev
, DSI_DSIPHY_CFG1
);
1934 r
= FLD_MOD(r
, tlpx_half
, 20, 16);
1935 r
= FLD_MOD(r
, tclk_trail
, 15, 8);
1936 r
= FLD_MOD(r
, tclk_zero
, 7, 0);
1938 if (dss_has_feature(FEAT_DSI_PHY_DCC
)) {
1939 r
= FLD_MOD(r
, 0, 21, 21); /* DCCEN = disable */
1940 r
= FLD_MOD(r
, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
1941 r
= FLD_MOD(r
, 1, 23, 23); /* CLKINP_SEL = enable */
1944 dsi_write_reg(dsidev
, DSI_DSIPHY_CFG1
, r
);
1946 r
= dsi_read_reg(dsidev
, DSI_DSIPHY_CFG2
);
1947 r
= FLD_MOD(r
, tclk_prepare
, 7, 0);
1948 dsi_write_reg(dsidev
, DSI_DSIPHY_CFG2
, r
);
1951 /* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
1952 static void dsi_cio_enable_lane_override(struct platform_device
*dsidev
,
1953 unsigned mask_p
, unsigned mask_n
)
1955 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
1958 u8 lptxscp_start
= dsi
->num_lanes_supported
== 3 ? 22 : 26;
1962 for (i
= 0; i
< dsi
->num_lanes_supported
; ++i
) {
1963 unsigned p
= dsi
->lanes
[i
].polarity
;
1965 if (mask_p
& (1 << i
))
1966 l
|= 1 << (i
* 2 + (p
? 0 : 1));
1968 if (mask_n
& (1 << i
))
1969 l
|= 1 << (i
* 2 + (p
? 1 : 0));
1973 * Bits in REGLPTXSCPDAT4TO0DXDY:
1981 /* Set the lane override configuration */
1983 /* REGLPTXSCPDAT4TO0DXDY */
1984 REG_FLD_MOD(dsidev
, DSI_DSIPHY_CFG10
, l
, lptxscp_start
, 17);
1986 /* Enable lane override */
1989 REG_FLD_MOD(dsidev
, DSI_DSIPHY_CFG10
, 1, 27, 27);
1992 static void dsi_cio_disable_lane_override(struct platform_device
*dsidev
)
1994 /* Disable lane override */
1995 REG_FLD_MOD(dsidev
, DSI_DSIPHY_CFG10
, 0, 27, 27); /* ENLPTXSCPDAT */
1996 /* Reset the lane override configuration */
1997 /* REGLPTXSCPDAT4TO0DXDY */
1998 REG_FLD_MOD(dsidev
, DSI_DSIPHY_CFG10
, 0, 22, 17);
2001 static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device
*dsidev
)
2003 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2005 bool in_use
[DSI_MAX_NR_LANES
];
2006 static const u8 offsets_old
[] = { 28, 27, 26 };
2007 static const u8 offsets_new
[] = { 24, 25, 26, 27, 28 };
2010 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC
))
2011 offsets
= offsets_old
;
2013 offsets
= offsets_new
;
2015 for (i
= 0; i
< dsi
->num_lanes_supported
; ++i
)
2016 in_use
[i
] = dsi
->lanes
[i
].function
!= DSI_LANE_UNUSED
;
2023 l
= dsi_read_reg(dsidev
, DSI_DSIPHY_CFG5
);
2026 for (i
= 0; i
< dsi
->num_lanes_supported
; ++i
) {
2027 if (!in_use
[i
] || (l
& (1 << offsets
[i
])))
2031 if (ok
== dsi
->num_lanes_supported
)
2035 for (i
= 0; i
< dsi
->num_lanes_supported
; ++i
) {
2036 if (!in_use
[i
] || (l
& (1 << offsets
[i
])))
2039 DSSERR("CIO TXCLKESC%d domain not coming " \
2040 "out of reset\n", i
);
2049 /* return bitmask of enabled lanes, lane0 being the lsb */
2050 static unsigned dsi_get_lane_mask(struct platform_device
*dsidev
)
2052 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2056 for (i
= 0; i
< dsi
->num_lanes_supported
; ++i
) {
2057 if (dsi
->lanes
[i
].function
!= DSI_LANE_UNUSED
)
2064 static int dsi_cio_init(struct platform_device
*dsidev
)
2066 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2070 DSSDBG("DSI CIO init starts");
2072 r
= dss_dsi_enable_pads(dsi
->module_id
, dsi_get_lane_mask(dsidev
));
2076 dsi_enable_scp_clk(dsidev
);
2078 /* A dummy read using the SCP interface to any DSIPHY register is
2079 * required after DSIPHY reset to complete the reset of the DSI complex
2081 dsi_read_reg(dsidev
, DSI_DSIPHY_CFG5
);
2083 if (wait_for_bit_change(dsidev
, DSI_DSIPHY_CFG5
, 30, 1) != 1) {
2084 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2086 goto err_scp_clk_dom
;
2089 r
= dsi_set_lane_config(dsidev
);
2091 goto err_scp_clk_dom
;
2093 /* set TX STOP MODE timer to maximum for this operation */
2094 l
= dsi_read_reg(dsidev
, DSI_TIMING1
);
2095 l
= FLD_MOD(l
, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2096 l
= FLD_MOD(l
, 1, 14, 14); /* STOP_STATE_X16_IO */
2097 l
= FLD_MOD(l
, 1, 13, 13); /* STOP_STATE_X4_IO */
2098 l
= FLD_MOD(l
, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
2099 dsi_write_reg(dsidev
, DSI_TIMING1
, l
);
2101 if (dsi
->ulps_enabled
) {
2105 DSSDBG("manual ulps exit\n");
2107 /* ULPS is exited by Mark-1 state for 1ms, followed by
2108 * stop state. DSS HW cannot do this via the normal
2109 * ULPS exit sequence, as after reset the DSS HW thinks
2110 * that we are not in ULPS mode, and refuses to send the
2111 * sequence. So we need to send the ULPS exit sequence
2112 * manually by setting positive lines high and negative lines
2118 for (i
= 0; i
< dsi
->num_lanes_supported
; ++i
) {
2119 if (dsi
->lanes
[i
].function
== DSI_LANE_UNUSED
)
2124 dsi_cio_enable_lane_override(dsidev
, mask_p
, 0);
2127 r
= dsi_cio_power(dsidev
, DSI_COMPLEXIO_POWER_ON
);
2131 if (wait_for_bit_change(dsidev
, DSI_COMPLEXIO_CFG1
, 29, 1) != 1) {
2132 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2134 goto err_cio_pwr_dom
;
2137 dsi_if_enable(dsidev
, true);
2138 dsi_if_enable(dsidev
, false);
2139 REG_FLD_MOD(dsidev
, DSI_CLK_CTRL
, 1, 20, 20); /* LP_CLK_ENABLE */
2141 r
= dsi_cio_wait_tx_clk_esc_reset(dsidev
);
2143 goto err_tx_clk_esc_rst
;
2145 if (dsi
->ulps_enabled
) {
2146 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2147 ktime_t wait
= ns_to_ktime(1000 * 1000);
2148 set_current_state(TASK_UNINTERRUPTIBLE
);
2149 schedule_hrtimeout(&wait
, HRTIMER_MODE_REL
);
2151 /* Disable the override. The lanes should be set to Mark-11
2152 * state by the HW */
2153 dsi_cio_disable_lane_override(dsidev
);
2156 /* FORCE_TX_STOP_MODE_IO */
2157 REG_FLD_MOD(dsidev
, DSI_TIMING1
, 0, 15, 15);
2159 dsi_cio_timings(dsidev
);
2161 if (dsi
->mode
== OMAP_DSS_DSI_VIDEO_MODE
) {
2162 /* DDR_CLK_ALWAYS_ON */
2163 REG_FLD_MOD(dsidev
, DSI_CLK_CTRL
,
2164 dsi
->vm_timings
.ddr_clk_always_on
, 13, 13);
2167 dsi
->ulps_enabled
= false;
2169 DSSDBG("CIO init done\n");
2174 REG_FLD_MOD(dsidev
, DSI_CLK_CTRL
, 0, 20, 20); /* LP_CLK_ENABLE */
2176 dsi_cio_power(dsidev
, DSI_COMPLEXIO_POWER_OFF
);
2178 if (dsi
->ulps_enabled
)
2179 dsi_cio_disable_lane_override(dsidev
);
2181 dsi_disable_scp_clk(dsidev
);
2182 dss_dsi_disable_pads(dsi
->module_id
, dsi_get_lane_mask(dsidev
));
2186 static void dsi_cio_uninit(struct platform_device
*dsidev
)
2188 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2190 /* DDR_CLK_ALWAYS_ON */
2191 REG_FLD_MOD(dsidev
, DSI_CLK_CTRL
, 0, 13, 13);
2193 dsi_cio_power(dsidev
, DSI_COMPLEXIO_POWER_OFF
);
2194 dsi_disable_scp_clk(dsidev
);
2195 dss_dsi_disable_pads(dsi
->module_id
, dsi_get_lane_mask(dsidev
));
2198 static void dsi_config_tx_fifo(struct platform_device
*dsidev
,
2199 enum fifo_size size1
, enum fifo_size size2
,
2200 enum fifo_size size3
, enum fifo_size size4
)
2202 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2207 dsi
->vc
[0].tx_fifo_size
= size1
;
2208 dsi
->vc
[1].tx_fifo_size
= size2
;
2209 dsi
->vc
[2].tx_fifo_size
= size3
;
2210 dsi
->vc
[3].tx_fifo_size
= size4
;
2212 for (i
= 0; i
< 4; i
++) {
2214 int size
= dsi
->vc
[i
].tx_fifo_size
;
2216 if (add
+ size
> 4) {
2217 DSSERR("Illegal FIFO configuration\n");
2222 v
= FLD_VAL(add
, 2, 0) | FLD_VAL(size
, 7, 4);
2224 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2228 dsi_write_reg(dsidev
, DSI_TX_FIFO_VC_SIZE
, r
);
2231 static void dsi_config_rx_fifo(struct platform_device
*dsidev
,
2232 enum fifo_size size1
, enum fifo_size size2
,
2233 enum fifo_size size3
, enum fifo_size size4
)
2235 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2240 dsi
->vc
[0].rx_fifo_size
= size1
;
2241 dsi
->vc
[1].rx_fifo_size
= size2
;
2242 dsi
->vc
[2].rx_fifo_size
= size3
;
2243 dsi
->vc
[3].rx_fifo_size
= size4
;
2245 for (i
= 0; i
< 4; i
++) {
2247 int size
= dsi
->vc
[i
].rx_fifo_size
;
2249 if (add
+ size
> 4) {
2250 DSSERR("Illegal FIFO configuration\n");
2255 v
= FLD_VAL(add
, 2, 0) | FLD_VAL(size
, 7, 4);
2257 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2261 dsi_write_reg(dsidev
, DSI_RX_FIFO_VC_SIZE
, r
);
2264 static int dsi_force_tx_stop_mode_io(struct platform_device
*dsidev
)
2268 r
= dsi_read_reg(dsidev
, DSI_TIMING1
);
2269 r
= FLD_MOD(r
, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2270 dsi_write_reg(dsidev
, DSI_TIMING1
, r
);
2272 if (wait_for_bit_change(dsidev
, DSI_TIMING1
, 15, 0) != 0) {
2273 DSSERR("TX_STOP bit not going down\n");
2280 static bool dsi_vc_is_enabled(struct platform_device
*dsidev
, int channel
)
2282 return REG_GET(dsidev
, DSI_VC_CTRL(channel
), 0, 0);
2285 static void dsi_packet_sent_handler_vp(void *data
, u32 mask
)
2287 struct dsi_packet_sent_handler_data
*vp_data
=
2288 (struct dsi_packet_sent_handler_data
*) data
;
2289 struct dsi_data
*dsi
= dsi_get_dsidrv_data(vp_data
->dsidev
);
2290 const int channel
= dsi
->update_channel
;
2291 u8 bit
= dsi
->te_enabled
? 30 : 31;
2293 if (REG_GET(vp_data
->dsidev
, DSI_VC_TE(channel
), bit
, bit
) == 0)
2294 complete(vp_data
->completion
);
2297 static int dsi_sync_vc_vp(struct platform_device
*dsidev
, int channel
)
2299 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2300 DECLARE_COMPLETION_ONSTACK(completion
);
2301 struct dsi_packet_sent_handler_data vp_data
= {
2303 .completion
= &completion
2308 bit
= dsi
->te_enabled
? 30 : 31;
2310 r
= dsi_register_isr_vc(dsidev
, channel
, dsi_packet_sent_handler_vp
,
2311 &vp_data
, DSI_VC_IRQ_PACKET_SENT
);
2315 /* Wait for completion only if TE_EN/TE_START is still set */
2316 if (REG_GET(dsidev
, DSI_VC_TE(channel
), bit
, bit
)) {
2317 if (wait_for_completion_timeout(&completion
,
2318 msecs_to_jiffies(10)) == 0) {
2319 DSSERR("Failed to complete previous frame transfer\n");
2325 dsi_unregister_isr_vc(dsidev
, channel
, dsi_packet_sent_handler_vp
,
2326 &vp_data
, DSI_VC_IRQ_PACKET_SENT
);
2330 dsi_unregister_isr_vc(dsidev
, channel
, dsi_packet_sent_handler_vp
,
2331 &vp_data
, DSI_VC_IRQ_PACKET_SENT
);
2336 static void dsi_packet_sent_handler_l4(void *data
, u32 mask
)
2338 struct dsi_packet_sent_handler_data
*l4_data
=
2339 (struct dsi_packet_sent_handler_data
*) data
;
2340 struct dsi_data
*dsi
= dsi_get_dsidrv_data(l4_data
->dsidev
);
2341 const int channel
= dsi
->update_channel
;
2343 if (REG_GET(l4_data
->dsidev
, DSI_VC_CTRL(channel
), 5, 5) == 0)
2344 complete(l4_data
->completion
);
2347 static int dsi_sync_vc_l4(struct platform_device
*dsidev
, int channel
)
2349 DECLARE_COMPLETION_ONSTACK(completion
);
2350 struct dsi_packet_sent_handler_data l4_data
= {
2352 .completion
= &completion
2356 r
= dsi_register_isr_vc(dsidev
, channel
, dsi_packet_sent_handler_l4
,
2357 &l4_data
, DSI_VC_IRQ_PACKET_SENT
);
2361 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2362 if (REG_GET(dsidev
, DSI_VC_CTRL(channel
), 5, 5)) {
2363 if (wait_for_completion_timeout(&completion
,
2364 msecs_to_jiffies(10)) == 0) {
2365 DSSERR("Failed to complete previous l4 transfer\n");
2371 dsi_unregister_isr_vc(dsidev
, channel
, dsi_packet_sent_handler_l4
,
2372 &l4_data
, DSI_VC_IRQ_PACKET_SENT
);
2376 dsi_unregister_isr_vc(dsidev
, channel
, dsi_packet_sent_handler_l4
,
2377 &l4_data
, DSI_VC_IRQ_PACKET_SENT
);
2382 static int dsi_sync_vc(struct platform_device
*dsidev
, int channel
)
2384 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2386 WARN_ON(!dsi_bus_is_locked(dsidev
));
2388 WARN_ON(in_interrupt());
2390 if (!dsi_vc_is_enabled(dsidev
, channel
))
2393 switch (dsi
->vc
[channel
].source
) {
2394 case DSI_VC_SOURCE_VP
:
2395 return dsi_sync_vc_vp(dsidev
, channel
);
2396 case DSI_VC_SOURCE_L4
:
2397 return dsi_sync_vc_l4(dsidev
, channel
);
2404 static int dsi_vc_enable(struct platform_device
*dsidev
, int channel
,
2407 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2410 enable
= enable
? 1 : 0;
2412 REG_FLD_MOD(dsidev
, DSI_VC_CTRL(channel
), enable
, 0, 0);
2414 if (wait_for_bit_change(dsidev
, DSI_VC_CTRL(channel
),
2415 0, enable
) != enable
) {
2416 DSSERR("Failed to set dsi_vc_enable to %d\n", enable
);
2423 static void dsi_vc_initial_config(struct platform_device
*dsidev
, int channel
)
2425 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2428 DSSDBG("Initial config of virtual channel %d", channel
);
2430 r
= dsi_read_reg(dsidev
, DSI_VC_CTRL(channel
));
2432 if (FLD_GET(r
, 15, 15)) /* VC_BUSY */
2433 DSSERR("VC(%d) busy when trying to configure it!\n",
2436 r
= FLD_MOD(r
, 0, 1, 1); /* SOURCE, 0 = L4 */
2437 r
= FLD_MOD(r
, 0, 2, 2); /* BTA_SHORT_EN */
2438 r
= FLD_MOD(r
, 0, 3, 3); /* BTA_LONG_EN */
2439 r
= FLD_MOD(r
, 0, 4, 4); /* MODE, 0 = command */
2440 r
= FLD_MOD(r
, 1, 7, 7); /* CS_TX_EN */
2441 r
= FLD_MOD(r
, 1, 8, 8); /* ECC_TX_EN */
2442 r
= FLD_MOD(r
, 0, 9, 9); /* MODE_SPEED, high speed on/off */
2443 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH
))
2444 r
= FLD_MOD(r
, 3, 11, 10); /* OCP_WIDTH = 32 bit */
2446 r
= FLD_MOD(r
, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2447 r
= FLD_MOD(r
, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2449 dsi_write_reg(dsidev
, DSI_VC_CTRL(channel
), r
);
2451 dsi
->vc
[channel
].source
= DSI_VC_SOURCE_L4
;
2454 static int dsi_vc_config_source(struct platform_device
*dsidev
, int channel
,
2455 enum dsi_vc_source source
)
2457 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2459 if (dsi
->vc
[channel
].source
== source
)
2462 DSSDBG("Source config of virtual channel %d", channel
);
2464 dsi_sync_vc(dsidev
, channel
);
2466 dsi_vc_enable(dsidev
, channel
, 0);
2469 if (wait_for_bit_change(dsidev
, DSI_VC_CTRL(channel
), 15, 0) != 0) {
2470 DSSERR("vc(%d) busy when trying to config for VP\n", channel
);
2474 /* SOURCE, 0 = L4, 1 = video port */
2475 REG_FLD_MOD(dsidev
, DSI_VC_CTRL(channel
), source
, 1, 1);
2477 /* DCS_CMD_ENABLE */
2478 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC
)) {
2479 bool enable
= source
== DSI_VC_SOURCE_VP
;
2480 REG_FLD_MOD(dsidev
, DSI_VC_CTRL(channel
), enable
, 30, 30);
2483 dsi_vc_enable(dsidev
, channel
, 1);
2485 dsi
->vc
[channel
].source
= source
;
2490 static void dsi_vc_enable_hs(struct omap_dss_device
*dssdev
, int channel
,
2493 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
2494 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2496 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel
, enable
);
2498 WARN_ON(!dsi_bus_is_locked(dsidev
));
2500 dsi_vc_enable(dsidev
, channel
, 0);
2501 dsi_if_enable(dsidev
, 0);
2503 REG_FLD_MOD(dsidev
, DSI_VC_CTRL(channel
), enable
, 9, 9);
2505 dsi_vc_enable(dsidev
, channel
, 1);
2506 dsi_if_enable(dsidev
, 1);
2508 dsi_force_tx_stop_mode_io(dsidev
);
2510 /* start the DDR clock by sending a NULL packet */
2511 if (dsi
->vm_timings
.ddr_clk_always_on
&& enable
)
2512 dsi_vc_send_null(dssdev
, channel
);
2515 static void dsi_vc_flush_long_data(struct platform_device
*dsidev
, int channel
)
2517 while (REG_GET(dsidev
, DSI_VC_CTRL(channel
), 20, 20)) {
2519 val
= dsi_read_reg(dsidev
, DSI_VC_SHORT_PACKET_HEADER(channel
));
2520 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2524 (val
>> 24) & 0xff);
2528 static void dsi_show_rx_ack_with_err(u16 err
)
2530 DSSERR("\tACK with ERROR (%#x):\n", err
);
2532 DSSERR("\t\tSoT Error\n");
2534 DSSERR("\t\tSoT Sync Error\n");
2536 DSSERR("\t\tEoT Sync Error\n");
2538 DSSERR("\t\tEscape Mode Entry Command Error\n");
2540 DSSERR("\t\tLP Transmit Sync Error\n");
2542 DSSERR("\t\tHS Receive Timeout Error\n");
2544 DSSERR("\t\tFalse Control Error\n");
2546 DSSERR("\t\t(reserved7)\n");
2548 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2550 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2551 if (err
& (1 << 10))
2552 DSSERR("\t\tChecksum Error\n");
2553 if (err
& (1 << 11))
2554 DSSERR("\t\tData type not recognized\n");
2555 if (err
& (1 << 12))
2556 DSSERR("\t\tInvalid VC ID\n");
2557 if (err
& (1 << 13))
2558 DSSERR("\t\tInvalid Transmission Length\n");
2559 if (err
& (1 << 14))
2560 DSSERR("\t\t(reserved14)\n");
2561 if (err
& (1 << 15))
2562 DSSERR("\t\tDSI Protocol Violation\n");
2565 static u16
dsi_vc_flush_receive_data(struct platform_device
*dsidev
,
2568 /* RX_FIFO_NOT_EMPTY */
2569 while (REG_GET(dsidev
, DSI_VC_CTRL(channel
), 20, 20)) {
2572 val
= dsi_read_reg(dsidev
, DSI_VC_SHORT_PACKET_HEADER(channel
));
2573 DSSERR("\trawval %#08x\n", val
);
2574 dt
= FLD_GET(val
, 5, 0);
2575 if (dt
== MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT
) {
2576 u16 err
= FLD_GET(val
, 23, 8);
2577 dsi_show_rx_ack_with_err(err
);
2578 } else if (dt
== MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE
) {
2579 DSSERR("\tDCS short response, 1 byte: %#x\n",
2580 FLD_GET(val
, 23, 8));
2581 } else if (dt
== MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE
) {
2582 DSSERR("\tDCS short response, 2 byte: %#x\n",
2583 FLD_GET(val
, 23, 8));
2584 } else if (dt
== MIPI_DSI_RX_DCS_LONG_READ_RESPONSE
) {
2585 DSSERR("\tDCS long response, len %d\n",
2586 FLD_GET(val
, 23, 8));
2587 dsi_vc_flush_long_data(dsidev
, channel
);
2589 DSSERR("\tunknown datatype 0x%02x\n", dt
);
2595 static int dsi_vc_send_bta(struct platform_device
*dsidev
, int channel
)
2597 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2599 if (dsi
->debug_write
|| dsi
->debug_read
)
2600 DSSDBG("dsi_vc_send_bta %d\n", channel
);
2602 WARN_ON(!dsi_bus_is_locked(dsidev
));
2604 /* RX_FIFO_NOT_EMPTY */
2605 if (REG_GET(dsidev
, DSI_VC_CTRL(channel
), 20, 20)) {
2606 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2607 dsi_vc_flush_receive_data(dsidev
, channel
);
2610 REG_FLD_MOD(dsidev
, DSI_VC_CTRL(channel
), 1, 6, 6); /* BTA_EN */
2612 /* flush posted write */
2613 dsi_read_reg(dsidev
, DSI_VC_CTRL(channel
));
2618 static int dsi_vc_send_bta_sync(struct omap_dss_device
*dssdev
, int channel
)
2620 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
2621 DECLARE_COMPLETION_ONSTACK(completion
);
2625 r
= dsi_register_isr_vc(dsidev
, channel
, dsi_completion_handler
,
2626 &completion
, DSI_VC_IRQ_BTA
);
2630 r
= dsi_register_isr(dsidev
, dsi_completion_handler
, &completion
,
2631 DSI_IRQ_ERROR_MASK
);
2635 r
= dsi_vc_send_bta(dsidev
, channel
);
2639 if (wait_for_completion_timeout(&completion
,
2640 msecs_to_jiffies(500)) == 0) {
2641 DSSERR("Failed to receive BTA\n");
2646 err
= dsi_get_errors(dsidev
);
2648 DSSERR("Error while sending BTA: %x\n", err
);
2653 dsi_unregister_isr(dsidev
, dsi_completion_handler
, &completion
,
2654 DSI_IRQ_ERROR_MASK
);
2656 dsi_unregister_isr_vc(dsidev
, channel
, dsi_completion_handler
,
2657 &completion
, DSI_VC_IRQ_BTA
);
2662 static inline void dsi_vc_write_long_header(struct platform_device
*dsidev
,
2663 int channel
, u8 data_type
, u16 len
, u8 ecc
)
2665 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2669 WARN_ON(!dsi_bus_is_locked(dsidev
));
2671 data_id
= data_type
| dsi
->vc
[channel
].vc_id
<< 6;
2673 val
= FLD_VAL(data_id
, 7, 0) | FLD_VAL(len
, 23, 8) |
2674 FLD_VAL(ecc
, 31, 24);
2676 dsi_write_reg(dsidev
, DSI_VC_LONG_PACKET_HEADER(channel
), val
);
2679 static inline void dsi_vc_write_long_payload(struct platform_device
*dsidev
,
2680 int channel
, u8 b1
, u8 b2
, u8 b3
, u8 b4
)
2684 val
= b4
<< 24 | b3
<< 16 | b2
<< 8 | b1
<< 0;
2686 /* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2687 b1, b2, b3, b4, val); */
2689 dsi_write_reg(dsidev
, DSI_VC_LONG_PACKET_PAYLOAD(channel
), val
);
2692 static int dsi_vc_send_long(struct platform_device
*dsidev
, int channel
,
2693 u8 data_type
, u8
*data
, u16 len
, u8 ecc
)
2696 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2702 if (dsi
->debug_write
)
2703 DSSDBG("dsi_vc_send_long, %d bytes\n", len
);
2706 if (dsi
->vc
[channel
].tx_fifo_size
* 32 * 4 < len
+ 4) {
2707 DSSERR("unable to send long packet: packet too long.\n");
2711 dsi_vc_config_source(dsidev
, channel
, DSI_VC_SOURCE_L4
);
2713 dsi_vc_write_long_header(dsidev
, channel
, data_type
, len
, ecc
);
2716 for (i
= 0; i
< len
>> 2; i
++) {
2717 if (dsi
->debug_write
)
2718 DSSDBG("\tsending full packet %d\n", i
);
2725 dsi_vc_write_long_payload(dsidev
, channel
, b1
, b2
, b3
, b4
);
2730 b1
= 0; b2
= 0; b3
= 0;
2732 if (dsi
->debug_write
)
2733 DSSDBG("\tsending remainder bytes %d\n", i
);
2750 dsi_vc_write_long_payload(dsidev
, channel
, b1
, b2
, b3
, 0);
2756 static int dsi_vc_send_short(struct platform_device
*dsidev
, int channel
,
2757 u8 data_type
, u16 data
, u8 ecc
)
2759 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2763 WARN_ON(!dsi_bus_is_locked(dsidev
));
2765 if (dsi
->debug_write
)
2766 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2768 data_type
, data
& 0xff, (data
>> 8) & 0xff);
2770 dsi_vc_config_source(dsidev
, channel
, DSI_VC_SOURCE_L4
);
2772 if (FLD_GET(dsi_read_reg(dsidev
, DSI_VC_CTRL(channel
)), 16, 16)) {
2773 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2777 data_id
= data_type
| dsi
->vc
[channel
].vc_id
<< 6;
2779 r
= (data_id
<< 0) | (data
<< 8) | (ecc
<< 24);
2781 dsi_write_reg(dsidev
, DSI_VC_SHORT_PACKET_HEADER(channel
), r
);
2786 static int dsi_vc_send_null(struct omap_dss_device
*dssdev
, int channel
)
2788 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
2790 return dsi_vc_send_long(dsidev
, channel
, MIPI_DSI_NULL_PACKET
, NULL
,
2794 static int dsi_vc_write_nosync_common(struct platform_device
*dsidev
,
2795 int channel
, u8
*data
, int len
, enum dss_dsi_content_type type
)
2800 BUG_ON(type
== DSS_DSI_CONTENT_DCS
);
2801 r
= dsi_vc_send_short(dsidev
, channel
,
2802 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM
, 0, 0);
2803 } else if (len
== 1) {
2804 r
= dsi_vc_send_short(dsidev
, channel
,
2805 type
== DSS_DSI_CONTENT_GENERIC
?
2806 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM
:
2807 MIPI_DSI_DCS_SHORT_WRITE
, data
[0], 0);
2808 } else if (len
== 2) {
2809 r
= dsi_vc_send_short(dsidev
, channel
,
2810 type
== DSS_DSI_CONTENT_GENERIC
?
2811 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM
:
2812 MIPI_DSI_DCS_SHORT_WRITE_PARAM
,
2813 data
[0] | (data
[1] << 8), 0);
2815 r
= dsi_vc_send_long(dsidev
, channel
,
2816 type
== DSS_DSI_CONTENT_GENERIC
?
2817 MIPI_DSI_GENERIC_LONG_WRITE
:
2818 MIPI_DSI_DCS_LONG_WRITE
, data
, len
, 0);
2824 static int dsi_vc_dcs_write_nosync(struct omap_dss_device
*dssdev
, int channel
,
2827 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
2829 return dsi_vc_write_nosync_common(dsidev
, channel
, data
, len
,
2830 DSS_DSI_CONTENT_DCS
);
2833 static int dsi_vc_generic_write_nosync(struct omap_dss_device
*dssdev
, int channel
,
2836 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
2838 return dsi_vc_write_nosync_common(dsidev
, channel
, data
, len
,
2839 DSS_DSI_CONTENT_GENERIC
);
2842 static int dsi_vc_write_common(struct omap_dss_device
*dssdev
, int channel
,
2843 u8
*data
, int len
, enum dss_dsi_content_type type
)
2845 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
2848 r
= dsi_vc_write_nosync_common(dsidev
, channel
, data
, len
, type
);
2852 r
= dsi_vc_send_bta_sync(dssdev
, channel
);
2856 /* RX_FIFO_NOT_EMPTY */
2857 if (REG_GET(dsidev
, DSI_VC_CTRL(channel
), 20, 20)) {
2858 DSSERR("rx fifo not empty after write, dumping data:\n");
2859 dsi_vc_flush_receive_data(dsidev
, channel
);
2866 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
2867 channel
, data
[0], len
);
2871 static int dsi_vc_dcs_write(struct omap_dss_device
*dssdev
, int channel
, u8
*data
,
2874 return dsi_vc_write_common(dssdev
, channel
, data
, len
,
2875 DSS_DSI_CONTENT_DCS
);
2878 static int dsi_vc_generic_write(struct omap_dss_device
*dssdev
, int channel
, u8
*data
,
2881 return dsi_vc_write_common(dssdev
, channel
, data
, len
,
2882 DSS_DSI_CONTENT_GENERIC
);
2885 static int dsi_vc_dcs_send_read_request(struct platform_device
*dsidev
,
2886 int channel
, u8 dcs_cmd
)
2888 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2891 if (dsi
->debug_read
)
2892 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
2895 r
= dsi_vc_send_short(dsidev
, channel
, MIPI_DSI_DCS_READ
, dcs_cmd
, 0);
2897 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
2898 " failed\n", channel
, dcs_cmd
);
2905 static int dsi_vc_generic_send_read_request(struct platform_device
*dsidev
,
2906 int channel
, u8
*reqdata
, int reqlen
)
2908 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2913 if (dsi
->debug_read
)
2914 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
2918 data_type
= MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM
;
2920 } else if (reqlen
== 1) {
2921 data_type
= MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM
;
2923 } else if (reqlen
== 2) {
2924 data_type
= MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM
;
2925 data
= reqdata
[0] | (reqdata
[1] << 8);
2931 r
= dsi_vc_send_short(dsidev
, channel
, data_type
, data
, 0);
2933 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
2934 " failed\n", channel
, reqlen
);
2941 static int dsi_vc_read_rx_fifo(struct platform_device
*dsidev
, int channel
,
2942 u8
*buf
, int buflen
, enum dss_dsi_content_type type
)
2944 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
2949 /* RX_FIFO_NOT_EMPTY */
2950 if (REG_GET(dsidev
, DSI_VC_CTRL(channel
), 20, 20) == 0) {
2951 DSSERR("RX fifo empty when trying to read.\n");
2956 val
= dsi_read_reg(dsidev
, DSI_VC_SHORT_PACKET_HEADER(channel
));
2957 if (dsi
->debug_read
)
2958 DSSDBG("\theader: %08x\n", val
);
2959 dt
= FLD_GET(val
, 5, 0);
2960 if (dt
== MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT
) {
2961 u16 err
= FLD_GET(val
, 23, 8);
2962 dsi_show_rx_ack_with_err(err
);
2966 } else if (dt
== (type
== DSS_DSI_CONTENT_GENERIC
?
2967 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE
:
2968 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE
)) {
2969 u8 data
= FLD_GET(val
, 15, 8);
2970 if (dsi
->debug_read
)
2971 DSSDBG("\t%s short response, 1 byte: %02x\n",
2972 type
== DSS_DSI_CONTENT_GENERIC
? "GENERIC" :
2983 } else if (dt
== (type
== DSS_DSI_CONTENT_GENERIC
?
2984 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE
:
2985 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE
)) {
2986 u16 data
= FLD_GET(val
, 23, 8);
2987 if (dsi
->debug_read
)
2988 DSSDBG("\t%s short response, 2 byte: %04x\n",
2989 type
== DSS_DSI_CONTENT_GENERIC
? "GENERIC" :
2997 buf
[0] = data
& 0xff;
2998 buf
[1] = (data
>> 8) & 0xff;
3001 } else if (dt
== (type
== DSS_DSI_CONTENT_GENERIC
?
3002 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE
:
3003 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE
)) {
3005 int len
= FLD_GET(val
, 23, 8);
3006 if (dsi
->debug_read
)
3007 DSSDBG("\t%s long response, len %d\n",
3008 type
== DSS_DSI_CONTENT_GENERIC
? "GENERIC" :
3016 /* two byte checksum ends the packet, not included in len */
3017 for (w
= 0; w
< len
+ 2;) {
3019 val
= dsi_read_reg(dsidev
,
3020 DSI_VC_SHORT_PACKET_HEADER(channel
));
3021 if (dsi
->debug_read
)
3022 DSSDBG("\t\t%02x %02x %02x %02x\n",
3026 (val
>> 24) & 0xff);
3028 for (b
= 0; b
< 4; ++b
) {
3030 buf
[w
] = (val
>> (b
* 8)) & 0xff;
3031 /* we discard the 2 byte checksum */
3038 DSSERR("\tunknown datatype 0x%02x\n", dt
);
3044 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel
,
3045 type
== DSS_DSI_CONTENT_GENERIC
? "GENERIC" : "DCS");
3050 static int dsi_vc_dcs_read(struct omap_dss_device
*dssdev
, int channel
, u8 dcs_cmd
,
3051 u8
*buf
, int buflen
)
3053 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
3056 r
= dsi_vc_dcs_send_read_request(dsidev
, channel
, dcs_cmd
);
3060 r
= dsi_vc_send_bta_sync(dssdev
, channel
);
3064 r
= dsi_vc_read_rx_fifo(dsidev
, channel
, buf
, buflen
,
3065 DSS_DSI_CONTENT_DCS
);
3076 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel
, dcs_cmd
);
3080 static int dsi_vc_generic_read(struct omap_dss_device
*dssdev
, int channel
,
3081 u8
*reqdata
, int reqlen
, u8
*buf
, int buflen
)
3083 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
3086 r
= dsi_vc_generic_send_read_request(dsidev
, channel
, reqdata
, reqlen
);
3090 r
= dsi_vc_send_bta_sync(dssdev
, channel
);
3094 r
= dsi_vc_read_rx_fifo(dsidev
, channel
, buf
, buflen
,
3095 DSS_DSI_CONTENT_GENERIC
);
3107 static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device
*dssdev
, int channel
,
3110 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
3112 return dsi_vc_send_short(dsidev
, channel
,
3113 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE
, len
, 0);
3116 static int dsi_enter_ulps(struct platform_device
*dsidev
)
3118 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3119 DECLARE_COMPLETION_ONSTACK(completion
);
3123 DSSDBG("Entering ULPS");
3125 WARN_ON(!dsi_bus_is_locked(dsidev
));
3127 WARN_ON(dsi
->ulps_enabled
);
3129 if (dsi
->ulps_enabled
)
3132 /* DDR_CLK_ALWAYS_ON */
3133 if (REG_GET(dsidev
, DSI_CLK_CTRL
, 13, 13)) {
3134 dsi_if_enable(dsidev
, 0);
3135 REG_FLD_MOD(dsidev
, DSI_CLK_CTRL
, 0, 13, 13);
3136 dsi_if_enable(dsidev
, 1);
3139 dsi_sync_vc(dsidev
, 0);
3140 dsi_sync_vc(dsidev
, 1);
3141 dsi_sync_vc(dsidev
, 2);
3142 dsi_sync_vc(dsidev
, 3);
3144 dsi_force_tx_stop_mode_io(dsidev
);
3146 dsi_vc_enable(dsidev
, 0, false);
3147 dsi_vc_enable(dsidev
, 1, false);
3148 dsi_vc_enable(dsidev
, 2, false);
3149 dsi_vc_enable(dsidev
, 3, false);
3151 if (REG_GET(dsidev
, DSI_COMPLEXIO_CFG2
, 16, 16)) { /* HS_BUSY */
3152 DSSERR("HS busy when enabling ULPS\n");
3156 if (REG_GET(dsidev
, DSI_COMPLEXIO_CFG2
, 17, 17)) { /* LP_BUSY */
3157 DSSERR("LP busy when enabling ULPS\n");
3161 r
= dsi_register_isr_cio(dsidev
, dsi_completion_handler
, &completion
,
3162 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0
);
3168 for (i
= 0; i
< dsi
->num_lanes_supported
; ++i
) {
3169 if (dsi
->lanes
[i
].function
== DSI_LANE_UNUSED
)
3173 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3174 /* LANEx_ULPS_SIG2 */
3175 REG_FLD_MOD(dsidev
, DSI_COMPLEXIO_CFG2
, mask
, 9, 5);
3177 /* flush posted write and wait for SCP interface to finish the write */
3178 dsi_read_reg(dsidev
, DSI_COMPLEXIO_CFG2
);
3180 if (wait_for_completion_timeout(&completion
,
3181 msecs_to_jiffies(1000)) == 0) {
3182 DSSERR("ULPS enable timeout\n");
3187 dsi_unregister_isr_cio(dsidev
, dsi_completion_handler
, &completion
,
3188 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0
);
3190 /* Reset LANEx_ULPS_SIG2 */
3191 REG_FLD_MOD(dsidev
, DSI_COMPLEXIO_CFG2
, 0, 9, 5);
3193 /* flush posted write and wait for SCP interface to finish the write */
3194 dsi_read_reg(dsidev
, DSI_COMPLEXIO_CFG2
);
3196 dsi_cio_power(dsidev
, DSI_COMPLEXIO_POWER_ULPS
);
3198 dsi_if_enable(dsidev
, false);
3200 dsi
->ulps_enabled
= true;
3205 dsi_unregister_isr_cio(dsidev
, dsi_completion_handler
, &completion
,
3206 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0
);
3210 static void dsi_set_lp_rx_timeout(struct platform_device
*dsidev
,
3211 unsigned ticks
, bool x4
, bool x16
)
3214 unsigned long total_ticks
;
3217 BUG_ON(ticks
> 0x1fff);
3219 /* ticks in DSI_FCK */
3220 fck
= dsi_fclk_rate(dsidev
);
3222 r
= dsi_read_reg(dsidev
, DSI_TIMING2
);
3223 r
= FLD_MOD(r
, 1, 15, 15); /* LP_RX_TO */
3224 r
= FLD_MOD(r
, x16
? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3225 r
= FLD_MOD(r
, x4
? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3226 r
= FLD_MOD(r
, ticks
, 12, 0); /* LP_RX_COUNTER */
3227 dsi_write_reg(dsidev
, DSI_TIMING2
, r
);
3229 total_ticks
= ticks
* (x16
? 16 : 1) * (x4
? 4 : 1);
3231 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3233 ticks
, x4
? " x4" : "", x16
? " x16" : "",
3234 (total_ticks
* 1000) / (fck
/ 1000 / 1000));
3237 static void dsi_set_ta_timeout(struct platform_device
*dsidev
, unsigned ticks
,
3241 unsigned long total_ticks
;
3244 BUG_ON(ticks
> 0x1fff);
3246 /* ticks in DSI_FCK */
3247 fck
= dsi_fclk_rate(dsidev
);
3249 r
= dsi_read_reg(dsidev
, DSI_TIMING1
);
3250 r
= FLD_MOD(r
, 1, 31, 31); /* TA_TO */
3251 r
= FLD_MOD(r
, x16
? 1 : 0, 30, 30); /* TA_TO_X16 */
3252 r
= FLD_MOD(r
, x8
? 1 : 0, 29, 29); /* TA_TO_X8 */
3253 r
= FLD_MOD(r
, ticks
, 28, 16); /* TA_TO_COUNTER */
3254 dsi_write_reg(dsidev
, DSI_TIMING1
, r
);
3256 total_ticks
= ticks
* (x16
? 16 : 1) * (x8
? 8 : 1);
3258 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3260 ticks
, x8
? " x8" : "", x16
? " x16" : "",
3261 (total_ticks
* 1000) / (fck
/ 1000 / 1000));
3264 static void dsi_set_stop_state_counter(struct platform_device
*dsidev
,
3265 unsigned ticks
, bool x4
, bool x16
)
3268 unsigned long total_ticks
;
3271 BUG_ON(ticks
> 0x1fff);
3273 /* ticks in DSI_FCK */
3274 fck
= dsi_fclk_rate(dsidev
);
3276 r
= dsi_read_reg(dsidev
, DSI_TIMING1
);
3277 r
= FLD_MOD(r
, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
3278 r
= FLD_MOD(r
, x16
? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3279 r
= FLD_MOD(r
, x4
? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3280 r
= FLD_MOD(r
, ticks
, 12, 0); /* STOP_STATE_COUNTER_IO */
3281 dsi_write_reg(dsidev
, DSI_TIMING1
, r
);
3283 total_ticks
= ticks
* (x16
? 16 : 1) * (x4
? 4 : 1);
3285 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3287 ticks
, x4
? " x4" : "", x16
? " x16" : "",
3288 (total_ticks
* 1000) / (fck
/ 1000 / 1000));
3291 static void dsi_set_hs_tx_timeout(struct platform_device
*dsidev
,
3292 unsigned ticks
, bool x4
, bool x16
)
3295 unsigned long total_ticks
;
3298 BUG_ON(ticks
> 0x1fff);
3300 /* ticks in TxByteClkHS */
3301 fck
= dsi_get_txbyteclkhs(dsidev
);
3303 r
= dsi_read_reg(dsidev
, DSI_TIMING2
);
3304 r
= FLD_MOD(r
, 1, 31, 31); /* HS_TX_TO */
3305 r
= FLD_MOD(r
, x16
? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3306 r
= FLD_MOD(r
, x4
? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3307 r
= FLD_MOD(r
, ticks
, 28, 16); /* HS_TX_TO_COUNTER */
3308 dsi_write_reg(dsidev
, DSI_TIMING2
, r
);
3310 total_ticks
= ticks
* (x16
? 16 : 1) * (x4
? 4 : 1);
3312 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3314 ticks
, x4
? " x4" : "", x16
? " x16" : "",
3315 (total_ticks
* 1000) / (fck
/ 1000 / 1000));
3318 static void dsi_config_vp_num_line_buffers(struct platform_device
*dsidev
)
3320 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3321 int num_line_buffers
;
3323 if (dsi
->mode
== OMAP_DSS_DSI_VIDEO_MODE
) {
3324 int bpp
= dsi_get_pixel_size(dsi
->pix_fmt
);
3325 struct omap_video_timings
*timings
= &dsi
->timings
;
3327 * Don't use line buffers if width is greater than the video
3328 * port's line buffer size
3330 if (dsi
->line_buffer_size
<= timings
->x_res
* bpp
/ 8)
3331 num_line_buffers
= 0;
3333 num_line_buffers
= 2;
3335 /* Use maximum number of line buffers in command mode */
3336 num_line_buffers
= 2;
3340 REG_FLD_MOD(dsidev
, DSI_CTRL
, num_line_buffers
, 13, 12);
3343 static void dsi_config_vp_sync_events(struct platform_device
*dsidev
)
3345 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3349 if (dsi
->vm_timings
.trans_mode
== OMAP_DSS_DSI_PULSE_MODE
)
3354 r
= dsi_read_reg(dsidev
, DSI_CTRL
);
3355 r
= FLD_MOD(r
, 1, 9, 9); /* VP_DE_POL */
3356 r
= FLD_MOD(r
, 1, 10, 10); /* VP_HSYNC_POL */
3357 r
= FLD_MOD(r
, 1, 11, 11); /* VP_VSYNC_POL */
3358 r
= FLD_MOD(r
, 1, 15, 15); /* VP_VSYNC_START */
3359 r
= FLD_MOD(r
, sync_end
, 16, 16); /* VP_VSYNC_END */
3360 r
= FLD_MOD(r
, 1, 17, 17); /* VP_HSYNC_START */
3361 r
= FLD_MOD(r
, sync_end
, 18, 18); /* VP_HSYNC_END */
3362 dsi_write_reg(dsidev
, DSI_CTRL
, r
);
3365 static void dsi_config_blanking_modes(struct platform_device
*dsidev
)
3367 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3368 int blanking_mode
= dsi
->vm_timings
.blanking_mode
;
3369 int hfp_blanking_mode
= dsi
->vm_timings
.hfp_blanking_mode
;
3370 int hbp_blanking_mode
= dsi
->vm_timings
.hbp_blanking_mode
;
3371 int hsa_blanking_mode
= dsi
->vm_timings
.hsa_blanking_mode
;
3375 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3376 * 1 = Long blanking packets are sent in corresponding blanking periods
3378 r
= dsi_read_reg(dsidev
, DSI_CTRL
);
3379 r
= FLD_MOD(r
, blanking_mode
, 20, 20); /* BLANKING_MODE */
3380 r
= FLD_MOD(r
, hfp_blanking_mode
, 21, 21); /* HFP_BLANKING */
3381 r
= FLD_MOD(r
, hbp_blanking_mode
, 22, 22); /* HBP_BLANKING */
3382 r
= FLD_MOD(r
, hsa_blanking_mode
, 23, 23); /* HSA_BLANKING */
3383 dsi_write_reg(dsidev
, DSI_CTRL
, r
);
3387 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3388 * results in maximum transition time for data and clock lanes to enter and
3389 * exit HS mode. Hence, this is the scenario where the least amount of command
3390 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3391 * clock cycles that can be used to interleave command mode data in HS so that
3392 * all scenarios are satisfied.
3394 static int dsi_compute_interleave_hs(int blank
, bool ddr_alwon
, int enter_hs
,
3395 int exit_hs
, int exiths_clk
, int ddr_pre
, int ddr_post
)
3400 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3401 * time of data lanes only, if it isn't set, we need to consider HS
3402 * transition time of both data and clock lanes. HS transition time
3403 * of Scenario 3 is considered.
3406 transition
= enter_hs
+ exit_hs
+ max(enter_hs
, 2) + 1;
3409 trans1
= ddr_pre
+ enter_hs
+ exit_hs
+ max(enter_hs
, 2) + 1;
3410 trans2
= ddr_pre
+ enter_hs
+ exiths_clk
+ ddr_post
+ ddr_pre
+
3412 transition
= max(trans1
, trans2
);
3415 return blank
> transition
? blank
- transition
: 0;
3419 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3420 * results in maximum transition time for data lanes to enter and exit LP mode.
3421 * Hence, this is the scenario where the least amount of command mode data can
3422 * be interleaved. We program the minimum amount of bytes that can be
3423 * interleaved in LP so that all scenarios are satisfied.
3425 static int dsi_compute_interleave_lp(int blank
, int enter_hs
, int exit_hs
,
3426 int lp_clk_div
, int tdsi_fclk
)
3428 int trans_lp
; /* time required for a LP transition, in TXBYTECLKHS */
3429 int tlp_avail
; /* time left for interleaving commands, in CLKIN4DDR */
3430 int ttxclkesc
; /* period of LP transmit escape clock, in CLKIN4DDR */
3431 int thsbyte_clk
= 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3432 int lp_inter
; /* cmd mode data that can be interleaved, in bytes */
3434 /* maximum LP transition time according to Scenario 1 */
3435 trans_lp
= exit_hs
+ max(enter_hs
, 2) + 1;
3437 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3438 tlp_avail
= thsbyte_clk
* (blank
- trans_lp
);
3440 ttxclkesc
= tdsi_fclk
* lp_clk_div
;
3442 lp_inter
= ((tlp_avail
- 8 * thsbyte_clk
- 5 * tdsi_fclk
) / ttxclkesc
-
3445 return max(lp_inter
, 0);
3448 static void dsi_config_cmd_mode_interleaving(struct platform_device
*dsidev
)
3450 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3452 int hfp_blanking_mode
, hbp_blanking_mode
, hsa_blanking_mode
;
3453 int hsa
, hfp
, hbp
, width_bytes
, bllp
, lp_clk_div
;
3454 int ddr_clk_pre
, ddr_clk_post
, enter_hs_mode_lat
, exit_hs_mode_lat
;
3455 int tclk_trail
, ths_exit
, exiths_clk
;
3457 struct omap_video_timings
*timings
= &dsi
->timings
;
3458 int bpp
= dsi_get_pixel_size(dsi
->pix_fmt
);
3459 int ndl
= dsi
->num_lanes_used
- 1;
3460 int dsi_fclk_hsdiv
= dsi
->user_dsi_cinfo
.mX
[HSDIV_DSI
] + 1;
3461 int hsa_interleave_hs
= 0, hsa_interleave_lp
= 0;
3462 int hfp_interleave_hs
= 0, hfp_interleave_lp
= 0;
3463 int hbp_interleave_hs
= 0, hbp_interleave_lp
= 0;
3464 int bl_interleave_hs
= 0, bl_interleave_lp
= 0;
3467 r
= dsi_read_reg(dsidev
, DSI_CTRL
);
3468 blanking_mode
= FLD_GET(r
, 20, 20);
3469 hfp_blanking_mode
= FLD_GET(r
, 21, 21);
3470 hbp_blanking_mode
= FLD_GET(r
, 22, 22);
3471 hsa_blanking_mode
= FLD_GET(r
, 23, 23);
3473 r
= dsi_read_reg(dsidev
, DSI_VM_TIMING1
);
3474 hbp
= FLD_GET(r
, 11, 0);
3475 hfp
= FLD_GET(r
, 23, 12);
3476 hsa
= FLD_GET(r
, 31, 24);
3478 r
= dsi_read_reg(dsidev
, DSI_CLK_TIMING
);
3479 ddr_clk_post
= FLD_GET(r
, 7, 0);
3480 ddr_clk_pre
= FLD_GET(r
, 15, 8);
3482 r
= dsi_read_reg(dsidev
, DSI_VM_TIMING7
);
3483 exit_hs_mode_lat
= FLD_GET(r
, 15, 0);
3484 enter_hs_mode_lat
= FLD_GET(r
, 31, 16);
3486 r
= dsi_read_reg(dsidev
, DSI_CLK_CTRL
);
3487 lp_clk_div
= FLD_GET(r
, 12, 0);
3488 ddr_alwon
= FLD_GET(r
, 13, 13);
3490 r
= dsi_read_reg(dsidev
, DSI_DSIPHY_CFG0
);
3491 ths_exit
= FLD_GET(r
, 7, 0);
3493 r
= dsi_read_reg(dsidev
, DSI_DSIPHY_CFG1
);
3494 tclk_trail
= FLD_GET(r
, 15, 8);
3496 exiths_clk
= ths_exit
+ tclk_trail
;
3498 width_bytes
= DIV_ROUND_UP(timings
->x_res
* bpp
, 8);
3499 bllp
= hbp
+ hfp
+ hsa
+ DIV_ROUND_UP(width_bytes
+ 6, ndl
);
3501 if (!hsa_blanking_mode
) {
3502 hsa_interleave_hs
= dsi_compute_interleave_hs(hsa
, ddr_alwon
,
3503 enter_hs_mode_lat
, exit_hs_mode_lat
,
3504 exiths_clk
, ddr_clk_pre
, ddr_clk_post
);
3505 hsa_interleave_lp
= dsi_compute_interleave_lp(hsa
,
3506 enter_hs_mode_lat
, exit_hs_mode_lat
,
3507 lp_clk_div
, dsi_fclk_hsdiv
);
3510 if (!hfp_blanking_mode
) {
3511 hfp_interleave_hs
= dsi_compute_interleave_hs(hfp
, ddr_alwon
,
3512 enter_hs_mode_lat
, exit_hs_mode_lat
,
3513 exiths_clk
, ddr_clk_pre
, ddr_clk_post
);
3514 hfp_interleave_lp
= dsi_compute_interleave_lp(hfp
,
3515 enter_hs_mode_lat
, exit_hs_mode_lat
,
3516 lp_clk_div
, dsi_fclk_hsdiv
);
3519 if (!hbp_blanking_mode
) {
3520 hbp_interleave_hs
= dsi_compute_interleave_hs(hbp
, ddr_alwon
,
3521 enter_hs_mode_lat
, exit_hs_mode_lat
,
3522 exiths_clk
, ddr_clk_pre
, ddr_clk_post
);
3524 hbp_interleave_lp
= dsi_compute_interleave_lp(hbp
,
3525 enter_hs_mode_lat
, exit_hs_mode_lat
,
3526 lp_clk_div
, dsi_fclk_hsdiv
);
3529 if (!blanking_mode
) {
3530 bl_interleave_hs
= dsi_compute_interleave_hs(bllp
, ddr_alwon
,
3531 enter_hs_mode_lat
, exit_hs_mode_lat
,
3532 exiths_clk
, ddr_clk_pre
, ddr_clk_post
);
3534 bl_interleave_lp
= dsi_compute_interleave_lp(bllp
,
3535 enter_hs_mode_lat
, exit_hs_mode_lat
,
3536 lp_clk_div
, dsi_fclk_hsdiv
);
3539 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3540 hsa_interleave_hs
, hfp_interleave_hs
, hbp_interleave_hs
,
3543 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3544 hsa_interleave_lp
, hfp_interleave_lp
, hbp_interleave_lp
,
3547 r
= dsi_read_reg(dsidev
, DSI_VM_TIMING4
);
3548 r
= FLD_MOD(r
, hsa_interleave_hs
, 23, 16);
3549 r
= FLD_MOD(r
, hfp_interleave_hs
, 15, 8);
3550 r
= FLD_MOD(r
, hbp_interleave_hs
, 7, 0);
3551 dsi_write_reg(dsidev
, DSI_VM_TIMING4
, r
);
3553 r
= dsi_read_reg(dsidev
, DSI_VM_TIMING5
);
3554 r
= FLD_MOD(r
, hsa_interleave_lp
, 23, 16);
3555 r
= FLD_MOD(r
, hfp_interleave_lp
, 15, 8);
3556 r
= FLD_MOD(r
, hbp_interleave_lp
, 7, 0);
3557 dsi_write_reg(dsidev
, DSI_VM_TIMING5
, r
);
3559 r
= dsi_read_reg(dsidev
, DSI_VM_TIMING6
);
3560 r
= FLD_MOD(r
, bl_interleave_hs
, 31, 15);
3561 r
= FLD_MOD(r
, bl_interleave_lp
, 16, 0);
3562 dsi_write_reg(dsidev
, DSI_VM_TIMING6
, r
);
3565 static int dsi_proto_config(struct platform_device
*dsidev
)
3567 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3571 dsi_config_tx_fifo(dsidev
, DSI_FIFO_SIZE_32
,
3576 dsi_config_rx_fifo(dsidev
, DSI_FIFO_SIZE_32
,
3581 /* XXX what values for the timeouts? */
3582 dsi_set_stop_state_counter(dsidev
, 0x1000, false, false);
3583 dsi_set_ta_timeout(dsidev
, 0x1fff, true, true);
3584 dsi_set_lp_rx_timeout(dsidev
, 0x1fff, true, true);
3585 dsi_set_hs_tx_timeout(dsidev
, 0x1fff, true, true);
3587 switch (dsi_get_pixel_size(dsi
->pix_fmt
)) {
3602 r
= dsi_read_reg(dsidev
, DSI_CTRL
);
3603 r
= FLD_MOD(r
, 1, 1, 1); /* CS_RX_EN */
3604 r
= FLD_MOD(r
, 1, 2, 2); /* ECC_RX_EN */
3605 r
= FLD_MOD(r
, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3606 r
= FLD_MOD(r
, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3607 r
= FLD_MOD(r
, buswidth
, 7, 6); /* VP_DATA_BUS_WIDTH */
3608 r
= FLD_MOD(r
, 0, 8, 8); /* VP_CLK_POL */
3609 r
= FLD_MOD(r
, 1, 14, 14); /* TRIGGER_RESET_MODE */
3610 r
= FLD_MOD(r
, 1, 19, 19); /* EOT_ENABLE */
3611 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC
)) {
3612 r
= FLD_MOD(r
, 1, 24, 24); /* DCS_CMD_ENABLE */
3613 /* DCS_CMD_CODE, 1=start, 0=continue */
3614 r
= FLD_MOD(r
, 0, 25, 25);
3617 dsi_write_reg(dsidev
, DSI_CTRL
, r
);
3619 dsi_config_vp_num_line_buffers(dsidev
);
3621 if (dsi
->mode
== OMAP_DSS_DSI_VIDEO_MODE
) {
3622 dsi_config_vp_sync_events(dsidev
);
3623 dsi_config_blanking_modes(dsidev
);
3624 dsi_config_cmd_mode_interleaving(dsidev
);
3627 dsi_vc_initial_config(dsidev
, 0);
3628 dsi_vc_initial_config(dsidev
, 1);
3629 dsi_vc_initial_config(dsidev
, 2);
3630 dsi_vc_initial_config(dsidev
, 3);
3635 static void dsi_proto_timings(struct platform_device
*dsidev
)
3637 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3638 unsigned tlpx
, tclk_zero
, tclk_prepare
, tclk_trail
;
3639 unsigned tclk_pre
, tclk_post
;
3640 unsigned ths_prepare
, ths_prepare_ths_zero
, ths_zero
;
3641 unsigned ths_trail
, ths_exit
;
3642 unsigned ddr_clk_pre
, ddr_clk_post
;
3643 unsigned enter_hs_mode_lat
, exit_hs_mode_lat
;
3645 int ndl
= dsi
->num_lanes_used
- 1;
3648 r
= dsi_read_reg(dsidev
, DSI_DSIPHY_CFG0
);
3649 ths_prepare
= FLD_GET(r
, 31, 24);
3650 ths_prepare_ths_zero
= FLD_GET(r
, 23, 16);
3651 ths_zero
= ths_prepare_ths_zero
- ths_prepare
;
3652 ths_trail
= FLD_GET(r
, 15, 8);
3653 ths_exit
= FLD_GET(r
, 7, 0);
3655 r
= dsi_read_reg(dsidev
, DSI_DSIPHY_CFG1
);
3656 tlpx
= FLD_GET(r
, 20, 16) * 2;
3657 tclk_trail
= FLD_GET(r
, 15, 8);
3658 tclk_zero
= FLD_GET(r
, 7, 0);
3660 r
= dsi_read_reg(dsidev
, DSI_DSIPHY_CFG2
);
3661 tclk_prepare
= FLD_GET(r
, 7, 0);
3665 /* min 60ns + 52*UI */
3666 tclk_post
= ns2ddr(dsidev
, 60) + 26;
3668 ths_eot
= DIV_ROUND_UP(4, ndl
);
3670 ddr_clk_pre
= DIV_ROUND_UP(tclk_pre
+ tlpx
+ tclk_zero
+ tclk_prepare
,
3672 ddr_clk_post
= DIV_ROUND_UP(tclk_post
+ ths_trail
, 4) + ths_eot
;
3674 BUG_ON(ddr_clk_pre
== 0 || ddr_clk_pre
> 255);
3675 BUG_ON(ddr_clk_post
== 0 || ddr_clk_post
> 255);
3677 r
= dsi_read_reg(dsidev
, DSI_CLK_TIMING
);
3678 r
= FLD_MOD(r
, ddr_clk_pre
, 15, 8);
3679 r
= FLD_MOD(r
, ddr_clk_post
, 7, 0);
3680 dsi_write_reg(dsidev
, DSI_CLK_TIMING
, r
);
3682 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3686 enter_hs_mode_lat
= 1 + DIV_ROUND_UP(tlpx
, 4) +
3687 DIV_ROUND_UP(ths_prepare
, 4) +
3688 DIV_ROUND_UP(ths_zero
+ 3, 4);
3690 exit_hs_mode_lat
= DIV_ROUND_UP(ths_trail
+ ths_exit
, 4) + 1 + ths_eot
;
3692 r
= FLD_VAL(enter_hs_mode_lat
, 31, 16) |
3693 FLD_VAL(exit_hs_mode_lat
, 15, 0);
3694 dsi_write_reg(dsidev
, DSI_VM_TIMING7
, r
);
3696 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3697 enter_hs_mode_lat
, exit_hs_mode_lat
);
3699 if (dsi
->mode
== OMAP_DSS_DSI_VIDEO_MODE
) {
3700 /* TODO: Implement a video mode check_timings function */
3701 int hsa
= dsi
->vm_timings
.hsa
;
3702 int hfp
= dsi
->vm_timings
.hfp
;
3703 int hbp
= dsi
->vm_timings
.hbp
;
3704 int vsa
= dsi
->vm_timings
.vsa
;
3705 int vfp
= dsi
->vm_timings
.vfp
;
3706 int vbp
= dsi
->vm_timings
.vbp
;
3707 int window_sync
= dsi
->vm_timings
.window_sync
;
3709 struct omap_video_timings
*timings
= &dsi
->timings
;
3710 int bpp
= dsi_get_pixel_size(dsi
->pix_fmt
);
3711 int tl
, t_he
, width_bytes
;
3713 hsync_end
= dsi
->vm_timings
.trans_mode
== OMAP_DSS_DSI_PULSE_MODE
;
3715 ((hsa
== 0 && ndl
== 3) ? 1 : DIV_ROUND_UP(4, ndl
)) : 0;
3717 width_bytes
= DIV_ROUND_UP(timings
->x_res
* bpp
, 8);
3719 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3720 tl
= DIV_ROUND_UP(4, ndl
) + (hsync_end
? hsa
: 0) + t_he
+ hfp
+
3721 DIV_ROUND_UP(width_bytes
+ 6, ndl
) + hbp
;
3723 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp
,
3724 hfp
, hsync_end
? hsa
: 0, tl
);
3725 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp
, vfp
,
3726 vsa
, timings
->y_res
);
3728 r
= dsi_read_reg(dsidev
, DSI_VM_TIMING1
);
3729 r
= FLD_MOD(r
, hbp
, 11, 0); /* HBP */
3730 r
= FLD_MOD(r
, hfp
, 23, 12); /* HFP */
3731 r
= FLD_MOD(r
, hsync_end
? hsa
: 0, 31, 24); /* HSA */
3732 dsi_write_reg(dsidev
, DSI_VM_TIMING1
, r
);
3734 r
= dsi_read_reg(dsidev
, DSI_VM_TIMING2
);
3735 r
= FLD_MOD(r
, vbp
, 7, 0); /* VBP */
3736 r
= FLD_MOD(r
, vfp
, 15, 8); /* VFP */
3737 r
= FLD_MOD(r
, vsa
, 23, 16); /* VSA */
3738 r
= FLD_MOD(r
, window_sync
, 27, 24); /* WINDOW_SYNC */
3739 dsi_write_reg(dsidev
, DSI_VM_TIMING2
, r
);
3741 r
= dsi_read_reg(dsidev
, DSI_VM_TIMING3
);
3742 r
= FLD_MOD(r
, timings
->y_res
, 14, 0); /* VACT */
3743 r
= FLD_MOD(r
, tl
, 31, 16); /* TL */
3744 dsi_write_reg(dsidev
, DSI_VM_TIMING3
, r
);
3748 static int dsi_configure_pins(struct omap_dss_device
*dssdev
,
3749 const struct omap_dsi_pin_config
*pin_cfg
)
3751 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
3752 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3755 struct dsi_lane_config lanes
[DSI_MAX_NR_LANES
];
3759 static const enum dsi_lane_function functions
[] = {
3767 num_pins
= pin_cfg
->num_pins
;
3768 pins
= pin_cfg
->pins
;
3770 if (num_pins
< 4 || num_pins
> dsi
->num_lanes_supported
* 2
3771 || num_pins
% 2 != 0)
3774 for (i
= 0; i
< DSI_MAX_NR_LANES
; ++i
)
3775 lanes
[i
].function
= DSI_LANE_UNUSED
;
3779 for (i
= 0; i
< num_pins
; i
+= 2) {
3786 if (dx
< 0 || dx
>= dsi
->num_lanes_supported
* 2)
3789 if (dy
< 0 || dy
>= dsi
->num_lanes_supported
* 2)
3804 lanes
[lane
].function
= functions
[i
/ 2];
3805 lanes
[lane
].polarity
= pol
;
3809 memcpy(dsi
->lanes
, lanes
, sizeof(dsi
->lanes
));
3810 dsi
->num_lanes_used
= num_lanes
;
3815 static int dsi_enable_video_output(struct omap_dss_device
*dssdev
, int channel
)
3817 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
3818 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3819 struct omap_overlay_manager
*mgr
= dsi
->output
.manager
;
3820 int bpp
= dsi_get_pixel_size(dsi
->pix_fmt
);
3821 struct omap_dss_device
*out
= &dsi
->output
;
3826 if (out
->manager
== NULL
) {
3827 DSSERR("failed to enable display: no output/manager\n");
3831 r
= dsi_display_init_dispc(dsidev
, mgr
);
3833 goto err_init_dispc
;
3835 if (dsi
->mode
== OMAP_DSS_DSI_VIDEO_MODE
) {
3836 switch (dsi
->pix_fmt
) {
3837 case OMAP_DSS_DSI_FMT_RGB888
:
3838 data_type
= MIPI_DSI_PACKED_PIXEL_STREAM_24
;
3840 case OMAP_DSS_DSI_FMT_RGB666
:
3841 data_type
= MIPI_DSI_PIXEL_STREAM_3BYTE_18
;
3843 case OMAP_DSS_DSI_FMT_RGB666_PACKED
:
3844 data_type
= MIPI_DSI_PACKED_PIXEL_STREAM_18
;
3846 case OMAP_DSS_DSI_FMT_RGB565
:
3847 data_type
= MIPI_DSI_PACKED_PIXEL_STREAM_16
;
3854 dsi_if_enable(dsidev
, false);
3855 dsi_vc_enable(dsidev
, channel
, false);
3857 /* MODE, 1 = video mode */
3858 REG_FLD_MOD(dsidev
, DSI_VC_CTRL(channel
), 1, 4, 4);
3860 word_count
= DIV_ROUND_UP(dsi
->timings
.x_res
* bpp
, 8);
3862 dsi_vc_write_long_header(dsidev
, channel
, data_type
,
3865 dsi_vc_enable(dsidev
, channel
, true);
3866 dsi_if_enable(dsidev
, true);
3869 r
= dss_mgr_enable(mgr
);
3871 goto err_mgr_enable
;
3876 if (dsi
->mode
== OMAP_DSS_DSI_VIDEO_MODE
) {
3877 dsi_if_enable(dsidev
, false);
3878 dsi_vc_enable(dsidev
, channel
, false);
3881 dsi_display_uninit_dispc(dsidev
, mgr
);
3886 static void dsi_disable_video_output(struct omap_dss_device
*dssdev
, int channel
)
3888 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
3889 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3890 struct omap_overlay_manager
*mgr
= dsi
->output
.manager
;
3892 if (dsi
->mode
== OMAP_DSS_DSI_VIDEO_MODE
) {
3893 dsi_if_enable(dsidev
, false);
3894 dsi_vc_enable(dsidev
, channel
, false);
3896 /* MODE, 0 = command mode */
3897 REG_FLD_MOD(dsidev
, DSI_VC_CTRL(channel
), 0, 4, 4);
3899 dsi_vc_enable(dsidev
, channel
, true);
3900 dsi_if_enable(dsidev
, true);
3903 dss_mgr_disable(mgr
);
3905 dsi_display_uninit_dispc(dsidev
, mgr
);
3908 static void dsi_update_screen_dispc(struct platform_device
*dsidev
)
3910 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
3911 struct omap_overlay_manager
*mgr
= dsi
->output
.manager
;
3916 unsigned packet_payload
;
3917 unsigned packet_len
;
3920 const unsigned channel
= dsi
->update_channel
;
3921 const unsigned line_buf_size
= dsi
->line_buffer_size
;
3922 u16 w
= dsi
->timings
.x_res
;
3923 u16 h
= dsi
->timings
.y_res
;
3925 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w
, h
);
3927 dsi_vc_config_source(dsidev
, channel
, DSI_VC_SOURCE_VP
);
3929 bytespp
= dsi_get_pixel_size(dsi
->pix_fmt
) / 8;
3930 bytespl
= w
* bytespp
;
3931 bytespf
= bytespl
* h
;
3933 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3934 * number of lines in a packet. See errata about VP_CLK_RATIO */
3936 if (bytespf
< line_buf_size
)
3937 packet_payload
= bytespf
;
3939 packet_payload
= (line_buf_size
) / bytespl
* bytespl
;
3941 packet_len
= packet_payload
+ 1; /* 1 byte for DCS cmd */
3942 total_len
= (bytespf
/ packet_payload
) * packet_len
;
3944 if (bytespf
% packet_payload
)
3945 total_len
+= (bytespf
% packet_payload
) + 1;
3947 l
= FLD_VAL(total_len
, 23, 0); /* TE_SIZE */
3948 dsi_write_reg(dsidev
, DSI_VC_TE(channel
), l
);
3950 dsi_vc_write_long_header(dsidev
, channel
, MIPI_DSI_DCS_LONG_WRITE
,
3953 if (dsi
->te_enabled
)
3954 l
= FLD_MOD(l
, 1, 30, 30); /* TE_EN */
3956 l
= FLD_MOD(l
, 1, 31, 31); /* TE_START */
3957 dsi_write_reg(dsidev
, DSI_VC_TE(channel
), l
);
3959 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3960 * because DSS interrupts are not capable of waking up the CPU and the
3961 * framedone interrupt could be delayed for quite a long time. I think
3962 * the same goes for any DSS interrupts, but for some reason I have not
3963 * seen the problem anywhere else than here.
3965 dispc_disable_sidle();
3967 dsi_perf_mark_start(dsidev
);
3969 r
= schedule_delayed_work(&dsi
->framedone_timeout_work
,
3970 msecs_to_jiffies(250));
3973 dss_mgr_set_timings(mgr
, &dsi
->timings
);
3975 dss_mgr_start_update(mgr
);
3977 if (dsi
->te_enabled
) {
3978 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3979 * for TE is longer than the timer allows */
3980 REG_FLD_MOD(dsidev
, DSI_TIMING2
, 0, 15, 15); /* LP_RX_TO */
3982 dsi_vc_send_bta(dsidev
, channel
);
3984 #ifdef DSI_CATCH_MISSING_TE
3985 mod_timer(&dsi
->te_timer
, jiffies
+ msecs_to_jiffies(250));
3990 #ifdef DSI_CATCH_MISSING_TE
3991 static void dsi_te_timeout(struct timer_list
*unused
)
3993 DSSERR("TE not received for 250ms!\n");
3997 static void dsi_handle_framedone(struct platform_device
*dsidev
, int error
)
3999 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4001 /* SIDLEMODE back to smart-idle */
4002 dispc_enable_sidle();
4004 if (dsi
->te_enabled
) {
4005 /* enable LP_RX_TO again after the TE */
4006 REG_FLD_MOD(dsidev
, DSI_TIMING2
, 1, 15, 15); /* LP_RX_TO */
4009 dsi
->framedone_callback(error
, dsi
->framedone_data
);
4012 dsi_perf_show(dsidev
, "DISPC");
4015 static void dsi_framedone_timeout_work_callback(struct work_struct
*work
)
4017 struct dsi_data
*dsi
= container_of(work
, struct dsi_data
,
4018 framedone_timeout_work
.work
);
4019 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4020 * 250ms which would conflict with this timeout work. What should be
4021 * done is first cancel the transfer on the HW, and then cancel the
4022 * possibly scheduled framedone work. However, cancelling the transfer
4023 * on the HW is buggy, and would probably require resetting the whole
4026 DSSERR("Framedone not received for 250ms!\n");
4028 dsi_handle_framedone(dsi
->pdev
, -ETIMEDOUT
);
4031 static void dsi_framedone_irq_callback(void *data
)
4033 struct platform_device
*dsidev
= (struct platform_device
*) data
;
4034 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4036 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4037 * turns itself off. However, DSI still has the pixels in its buffers,
4038 * and is sending the data.
4041 cancel_delayed_work(&dsi
->framedone_timeout_work
);
4043 dsi_handle_framedone(dsidev
, 0);
4046 static int dsi_update(struct omap_dss_device
*dssdev
, int channel
,
4047 void (*callback
)(int, void *), void *data
)
4049 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
4050 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4053 dsi_perf_mark_setup(dsidev
);
4055 dsi
->update_channel
= channel
;
4057 dsi
->framedone_callback
= callback
;
4058 dsi
->framedone_data
= data
;
4060 dw
= dsi
->timings
.x_res
;
4061 dh
= dsi
->timings
.y_res
;
4063 #ifdef DSI_PERF_MEASURE
4064 dsi
->update_bytes
= dw
* dh
*
4065 dsi_get_pixel_size(dsi
->pix_fmt
) / 8;
4067 dsi_update_screen_dispc(dsidev
);
4074 static int dsi_configure_dispc_clocks(struct platform_device
*dsidev
)
4076 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4077 struct dispc_clock_info dispc_cinfo
;
4081 fck
= dsi_get_pll_hsdiv_dispc_rate(dsidev
);
4083 dispc_cinfo
.lck_div
= dsi
->user_dispc_cinfo
.lck_div
;
4084 dispc_cinfo
.pck_div
= dsi
->user_dispc_cinfo
.pck_div
;
4086 r
= dispc_calc_clock_rates(fck
, &dispc_cinfo
);
4088 DSSERR("Failed to calc dispc clocks\n");
4092 dsi
->mgr_config
.clock_info
= dispc_cinfo
;
4097 static int dsi_display_init_dispc(struct platform_device
*dsidev
,
4098 struct omap_overlay_manager
*mgr
)
4100 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4103 dss_select_lcd_clk_source(mgr
->id
, dsi
->module_id
== 0 ?
4104 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC
:
4105 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC
);
4107 if (dsi
->mode
== OMAP_DSS_DSI_CMD_MODE
) {
4108 r
= dss_mgr_register_framedone_handler(mgr
,
4109 dsi_framedone_irq_callback
, dsidev
);
4111 DSSERR("can't register FRAMEDONE handler\n");
4115 dsi
->mgr_config
.stallmode
= true;
4116 dsi
->mgr_config
.fifohandcheck
= true;
4118 dsi
->mgr_config
.stallmode
= false;
4119 dsi
->mgr_config
.fifohandcheck
= false;
4123 * override interlace, logic level and edge related parameters in
4124 * omap_video_timings with default values
4126 dsi
->timings
.interlace
= false;
4127 dsi
->timings
.hsync_level
= OMAPDSS_SIG_ACTIVE_HIGH
;
4128 dsi
->timings
.vsync_level
= OMAPDSS_SIG_ACTIVE_HIGH
;
4129 dsi
->timings
.data_pclk_edge
= OMAPDSS_DRIVE_SIG_RISING_EDGE
;
4130 dsi
->timings
.de_level
= OMAPDSS_SIG_ACTIVE_HIGH
;
4131 dsi
->timings
.sync_pclk_edge
= OMAPDSS_DRIVE_SIG_FALLING_EDGE
;
4133 dss_mgr_set_timings(mgr
, &dsi
->timings
);
4135 r
= dsi_configure_dispc_clocks(dsidev
);
4139 dsi
->mgr_config
.io_pad_mode
= DSS_IO_PAD_MODE_BYPASS
;
4140 dsi
->mgr_config
.video_port_width
=
4141 dsi_get_pixel_size(dsi
->pix_fmt
);
4142 dsi
->mgr_config
.lcden_sig_polarity
= 0;
4144 dss_mgr_set_lcd_config(mgr
, &dsi
->mgr_config
);
4148 if (dsi
->mode
== OMAP_DSS_DSI_CMD_MODE
)
4149 dss_mgr_unregister_framedone_handler(mgr
,
4150 dsi_framedone_irq_callback
, dsidev
);
4152 dss_select_lcd_clk_source(mgr
->id
, OMAP_DSS_CLK_SRC_FCK
);
4156 static void dsi_display_uninit_dispc(struct platform_device
*dsidev
,
4157 struct omap_overlay_manager
*mgr
)
4159 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4161 if (dsi
->mode
== OMAP_DSS_DSI_CMD_MODE
)
4162 dss_mgr_unregister_framedone_handler(mgr
,
4163 dsi_framedone_irq_callback
, dsidev
);
4165 dss_select_lcd_clk_source(mgr
->id
, OMAP_DSS_CLK_SRC_FCK
);
4168 static int dsi_configure_dsi_clocks(struct platform_device
*dsidev
)
4170 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4171 struct dss_pll_clock_info cinfo
;
4174 cinfo
= dsi
->user_dsi_cinfo
;
4176 r
= dss_pll_set_config(&dsi
->pll
, &cinfo
);
4178 DSSERR("Failed to set dsi clocks\n");
4185 static int dsi_display_init_dsi(struct platform_device
*dsidev
)
4187 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4190 r
= dss_pll_enable(&dsi
->pll
);
4194 r
= dsi_configure_dsi_clocks(dsidev
);
4198 dss_select_dsi_clk_source(dsi
->module_id
, dsi
->module_id
== 0 ?
4199 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI
:
4200 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI
);
4204 r
= dsi_cio_init(dsidev
);
4208 _dsi_print_reset_status(dsidev
);
4210 dsi_proto_timings(dsidev
);
4211 dsi_set_lp_clk_divisor(dsidev
);
4214 _dsi_print_reset_status(dsidev
);
4216 r
= dsi_proto_config(dsidev
);
4220 /* enable interface */
4221 dsi_vc_enable(dsidev
, 0, 1);
4222 dsi_vc_enable(dsidev
, 1, 1);
4223 dsi_vc_enable(dsidev
, 2, 1);
4224 dsi_vc_enable(dsidev
, 3, 1);
4225 dsi_if_enable(dsidev
, 1);
4226 dsi_force_tx_stop_mode_io(dsidev
);
4230 dsi_cio_uninit(dsidev
);
4232 dss_select_dsi_clk_source(dsi
->module_id
, OMAP_DSS_CLK_SRC_FCK
);
4234 dss_pll_disable(&dsi
->pll
);
4239 static void dsi_display_uninit_dsi(struct platform_device
*dsidev
,
4240 bool disconnect_lanes
, bool enter_ulps
)
4242 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4244 if (enter_ulps
&& !dsi
->ulps_enabled
)
4245 dsi_enter_ulps(dsidev
);
4247 /* disable interface */
4248 dsi_if_enable(dsidev
, 0);
4249 dsi_vc_enable(dsidev
, 0, 0);
4250 dsi_vc_enable(dsidev
, 1, 0);
4251 dsi_vc_enable(dsidev
, 2, 0);
4252 dsi_vc_enable(dsidev
, 3, 0);
4254 dss_select_dsi_clk_source(dsi
->module_id
, OMAP_DSS_CLK_SRC_FCK
);
4255 dsi_cio_uninit(dsidev
);
4256 dsi_pll_uninit(dsidev
, disconnect_lanes
);
4259 static int dsi_display_enable(struct omap_dss_device
*dssdev
)
4261 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
4262 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4265 DSSDBG("dsi_display_enable\n");
4267 WARN_ON(!dsi_bus_is_locked(dsidev
));
4269 mutex_lock(&dsi
->lock
);
4271 r
= dsi_runtime_get(dsidev
);
4275 _dsi_initialize_irq(dsidev
);
4277 r
= dsi_display_init_dsi(dsidev
);
4281 mutex_unlock(&dsi
->lock
);
4286 dsi_runtime_put(dsidev
);
4288 mutex_unlock(&dsi
->lock
);
4289 DSSDBG("dsi_display_enable FAILED\n");
4293 static void dsi_display_disable(struct omap_dss_device
*dssdev
,
4294 bool disconnect_lanes
, bool enter_ulps
)
4296 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
4297 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4299 DSSDBG("dsi_display_disable\n");
4301 WARN_ON(!dsi_bus_is_locked(dsidev
));
4303 mutex_lock(&dsi
->lock
);
4305 dsi_sync_vc(dsidev
, 0);
4306 dsi_sync_vc(dsidev
, 1);
4307 dsi_sync_vc(dsidev
, 2);
4308 dsi_sync_vc(dsidev
, 3);
4310 dsi_display_uninit_dsi(dsidev
, disconnect_lanes
, enter_ulps
);
4312 dsi_runtime_put(dsidev
);
4314 mutex_unlock(&dsi
->lock
);
4317 static int dsi_enable_te(struct omap_dss_device
*dssdev
, bool enable
)
4319 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
4320 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4322 dsi
->te_enabled
= enable
;
4326 #ifdef PRINT_VERBOSE_VM_TIMINGS
4327 static void print_dsi_vm(const char *str
,
4328 const struct omap_dss_dsi_videomode_timings
*t
)
4330 unsigned long byteclk
= t
->hsclk
/ 4;
4331 int bl
, wc
, pps
, tot
;
4333 wc
= DIV_ROUND_UP(t
->hact
* t
->bitspp
, 8);
4334 pps
= DIV_ROUND_UP(wc
+ 6, t
->ndl
); /* pixel packet size */
4335 bl
= t
->hss
+ t
->hsa
+ t
->hse
+ t
->hbp
+ t
->hfp
;
4338 #define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4340 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4341 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4344 t
->hss
, t
->hsa
, t
->hse
, t
->hbp
, pps
, t
->hfp
,
4360 static void print_dispc_vm(const char *str
, const struct omap_video_timings
*t
)
4362 unsigned long pck
= t
->pixelclock
;
4366 bl
= t
->hsw
+ t
->hbp
+ t
->hfp
;
4369 #define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4371 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4372 "%u/%u/%u/%u = %u + %u = %u\n",
4375 t
->hsw
, t
->hbp
, hact
, t
->hfp
,
4387 /* note: this is not quite accurate */
4388 static void print_dsi_dispc_vm(const char *str
,
4389 const struct omap_dss_dsi_videomode_timings
*t
)
4391 struct omap_video_timings vm
= { 0 };
4392 unsigned long byteclk
= t
->hsclk
/ 4;
4395 int dsi_hact
, dsi_htot
;
4397 dsi_tput
= (u64
)byteclk
* t
->ndl
* 8;
4398 pck
= (u32
)div64_u64(dsi_tput
, t
->bitspp
);
4399 dsi_hact
= DIV_ROUND_UP(DIV_ROUND_UP(t
->hact
* t
->bitspp
, 8) + 6, t
->ndl
);
4400 dsi_htot
= t
->hss
+ t
->hsa
+ t
->hse
+ t
->hbp
+ dsi_hact
+ t
->hfp
;
4402 vm
.pixelclock
= pck
;
4403 vm
.hsw
= div64_u64((u64
)(t
->hsa
+ t
->hse
) * pck
, byteclk
);
4404 vm
.hbp
= div64_u64((u64
)t
->hbp
* pck
, byteclk
);
4405 vm
.hfp
= div64_u64((u64
)t
->hfp
* pck
, byteclk
);
4408 print_dispc_vm(str
, &vm
);
4410 #endif /* PRINT_VERBOSE_VM_TIMINGS */
4412 static bool dsi_cm_calc_dispc_cb(int lckd
, int pckd
, unsigned long lck
,
4413 unsigned long pck
, void *data
)
4415 struct dsi_clk_calc_ctx
*ctx
= data
;
4416 struct omap_video_timings
*t
= &ctx
->dispc_vm
;
4418 ctx
->dispc_cinfo
.lck_div
= lckd
;
4419 ctx
->dispc_cinfo
.pck_div
= pckd
;
4420 ctx
->dispc_cinfo
.lck
= lck
;
4421 ctx
->dispc_cinfo
.pck
= pck
;
4423 *t
= *ctx
->config
->timings
;
4424 t
->pixelclock
= pck
;
4425 t
->x_res
= ctx
->config
->timings
->x_res
;
4426 t
->y_res
= ctx
->config
->timings
->y_res
;
4427 t
->hsw
= t
->hfp
= t
->hbp
= t
->vsw
= 1;
4428 t
->vfp
= t
->vbp
= 0;
4433 static bool dsi_cm_calc_hsdiv_cb(int m_dispc
, unsigned long dispc
,
4436 struct dsi_clk_calc_ctx
*ctx
= data
;
4438 ctx
->dsi_cinfo
.mX
[HSDIV_DISPC
] = m_dispc
;
4439 ctx
->dsi_cinfo
.clkout
[HSDIV_DISPC
] = dispc
;
4441 return dispc_div_calc(dispc
, ctx
->req_pck_min
, ctx
->req_pck_max
,
4442 dsi_cm_calc_dispc_cb
, ctx
);
4445 static bool dsi_cm_calc_pll_cb(int n
, int m
, unsigned long fint
,
4446 unsigned long clkdco
, void *data
)
4448 struct dsi_clk_calc_ctx
*ctx
= data
;
4450 ctx
->dsi_cinfo
.n
= n
;
4451 ctx
->dsi_cinfo
.m
= m
;
4452 ctx
->dsi_cinfo
.fint
= fint
;
4453 ctx
->dsi_cinfo
.clkdco
= clkdco
;
4455 return dss_pll_hsdiv_calc(ctx
->pll
, clkdco
, ctx
->req_pck_min
,
4456 dss_feat_get_param_max(FEAT_PARAM_DSS_FCK
),
4457 dsi_cm_calc_hsdiv_cb
, ctx
);
4460 static bool dsi_cm_calc(struct dsi_data
*dsi
,
4461 const struct omap_dss_dsi_config
*cfg
,
4462 struct dsi_clk_calc_ctx
*ctx
)
4464 unsigned long clkin
;
4466 unsigned long pll_min
, pll_max
;
4467 unsigned long pck
, txbyteclk
;
4469 clkin
= clk_get_rate(dsi
->pll
.clkin
);
4470 bitspp
= dsi_get_pixel_size(cfg
->pixel_format
);
4471 ndl
= dsi
->num_lanes_used
- 1;
4474 * Here we should calculate minimum txbyteclk to be able to send the
4475 * frame in time, and also to handle TE. That's not very simple, though,
4476 * especially as we go to LP between each pixel packet due to HW
4477 * "feature". So let's just estimate very roughly and multiply by 1.5.
4479 pck
= cfg
->timings
->pixelclock
;
4481 txbyteclk
= pck
* bitspp
/ 8 / ndl
;
4483 memset(ctx
, 0, sizeof(*ctx
));
4484 ctx
->dsidev
= dsi
->pdev
;
4485 ctx
->pll
= &dsi
->pll
;
4487 ctx
->req_pck_min
= pck
;
4488 ctx
->req_pck_nom
= pck
;
4489 ctx
->req_pck_max
= pck
* 3 / 2;
4491 pll_min
= max(cfg
->hs_clk_min
* 4, txbyteclk
* 4 * 4);
4492 pll_max
= cfg
->hs_clk_max
* 4;
4494 return dss_pll_calc(ctx
->pll
, clkin
,
4496 dsi_cm_calc_pll_cb
, ctx
);
4499 static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx
*ctx
)
4501 struct dsi_data
*dsi
= dsi_get_dsidrv_data(ctx
->dsidev
);
4502 const struct omap_dss_dsi_config
*cfg
= ctx
->config
;
4503 int bitspp
= dsi_get_pixel_size(cfg
->pixel_format
);
4504 int ndl
= dsi
->num_lanes_used
- 1;
4505 unsigned long hsclk
= ctx
->dsi_cinfo
.clkdco
/ 4;
4506 unsigned long byteclk
= hsclk
/ 4;
4508 unsigned long dispc_pck
, req_pck_min
, req_pck_nom
, req_pck_max
;
4510 int panel_htot
, panel_hbl
; /* pixels */
4511 int dispc_htot
, dispc_hbl
; /* pixels */
4512 int dsi_htot
, dsi_hact
, dsi_hbl
, hss
, hse
; /* byteclks */
4514 const struct omap_video_timings
*req_vm
;
4515 struct omap_video_timings
*dispc_vm
;
4516 struct omap_dss_dsi_videomode_timings
*dsi_vm
;
4517 u64 dsi_tput
, dispc_tput
;
4519 dsi_tput
= (u64
)byteclk
* ndl
* 8;
4521 req_vm
= cfg
->timings
;
4522 req_pck_min
= ctx
->req_pck_min
;
4523 req_pck_max
= ctx
->req_pck_max
;
4524 req_pck_nom
= ctx
->req_pck_nom
;
4526 dispc_pck
= ctx
->dispc_cinfo
.pck
;
4527 dispc_tput
= (u64
)dispc_pck
* bitspp
;
4529 xres
= req_vm
->x_res
;
4531 panel_hbl
= req_vm
->hfp
+ req_vm
->hbp
+ req_vm
->hsw
;
4532 panel_htot
= xres
+ panel_hbl
;
4534 dsi_hact
= DIV_ROUND_UP(DIV_ROUND_UP(xres
* bitspp
, 8) + 6, ndl
);
4537 * When there are no line buffers, DISPC and DSI must have the
4538 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4540 if (dsi
->line_buffer_size
< xres
* bitspp
/ 8) {
4541 if (dispc_tput
!= dsi_tput
)
4544 if (dispc_tput
< dsi_tput
)
4548 /* DSI tput must be over the min requirement */
4549 if (dsi_tput
< (u64
)bitspp
* req_pck_min
)
4552 /* When non-burst mode, DSI tput must be below max requirement. */
4553 if (cfg
->trans_mode
!= OMAP_DSS_DSI_BURST_MODE
) {
4554 if (dsi_tput
> (u64
)bitspp
* req_pck_max
)
4558 hss
= DIV_ROUND_UP(4, ndl
);
4560 if (cfg
->trans_mode
== OMAP_DSS_DSI_PULSE_MODE
) {
4561 if (ndl
== 3 && req_vm
->hsw
== 0)
4564 hse
= DIV_ROUND_UP(4, ndl
);
4569 /* DSI htot to match the panel's nominal pck */
4570 dsi_htot
= div64_u64((u64
)panel_htot
* byteclk
, req_pck_nom
);
4572 /* fail if there would be no time for blanking */
4573 if (dsi_htot
< hss
+ hse
+ dsi_hact
)
4576 /* total DSI blanking needed to achieve panel's TL */
4577 dsi_hbl
= dsi_htot
- dsi_hact
;
4579 /* DISPC htot to match the DSI TL */
4580 dispc_htot
= div64_u64((u64
)dsi_htot
* dispc_pck
, byteclk
);
4582 /* verify that the DSI and DISPC TLs are the same */
4583 if ((u64
)dsi_htot
* dispc_pck
!= (u64
)dispc_htot
* byteclk
)
4586 dispc_hbl
= dispc_htot
- xres
;
4588 /* setup DSI videomode */
4590 dsi_vm
= &ctx
->dsi_vm
;
4591 memset(dsi_vm
, 0, sizeof(*dsi_vm
));
4593 dsi_vm
->hsclk
= hsclk
;
4596 dsi_vm
->bitspp
= bitspp
;
4598 if (cfg
->trans_mode
!= OMAP_DSS_DSI_PULSE_MODE
) {
4600 } else if (ndl
== 3 && req_vm
->hsw
== 0) {
4603 hsa
= div64_u64((u64
)req_vm
->hsw
* byteclk
, req_pck_nom
);
4604 hsa
= max(hsa
- hse
, 1);
4607 hbp
= div64_u64((u64
)req_vm
->hbp
* byteclk
, req_pck_nom
);
4610 hfp
= dsi_hbl
- (hss
+ hsa
+ hse
+ hbp
);
4613 /* we need to take cycles from hbp */
4616 hbp
= max(hbp
- t
, 1);
4617 hfp
= dsi_hbl
- (hss
+ hsa
+ hse
+ hbp
);
4619 if (hfp
< 1 && hsa
> 0) {
4620 /* we need to take cycles from hsa */
4622 hsa
= max(hsa
- t
, 1);
4623 hfp
= dsi_hbl
- (hss
+ hsa
+ hse
+ hbp
);
4634 dsi_vm
->hact
= xres
;
4637 dsi_vm
->vsa
= req_vm
->vsw
;
4638 dsi_vm
->vbp
= req_vm
->vbp
;
4639 dsi_vm
->vact
= req_vm
->y_res
;
4640 dsi_vm
->vfp
= req_vm
->vfp
;
4642 dsi_vm
->trans_mode
= cfg
->trans_mode
;
4644 dsi_vm
->blanking_mode
= 0;
4645 dsi_vm
->hsa_blanking_mode
= 1;
4646 dsi_vm
->hfp_blanking_mode
= 1;
4647 dsi_vm
->hbp_blanking_mode
= 1;
4649 dsi_vm
->ddr_clk_always_on
= cfg
->ddr_clk_always_on
;
4650 dsi_vm
->window_sync
= 4;
4652 /* setup DISPC videomode */
4654 dispc_vm
= &ctx
->dispc_vm
;
4655 *dispc_vm
= *req_vm
;
4656 dispc_vm
->pixelclock
= dispc_pck
;
4658 if (cfg
->trans_mode
== OMAP_DSS_DSI_PULSE_MODE
) {
4659 hsa
= div64_u64((u64
)req_vm
->hsw
* dispc_pck
,
4666 hbp
= div64_u64((u64
)req_vm
->hbp
* dispc_pck
, req_pck_nom
);
4669 hfp
= dispc_hbl
- hsa
- hbp
;
4672 /* we need to take cycles from hbp */
4675 hbp
= max(hbp
- t
, 1);
4676 hfp
= dispc_hbl
- hsa
- hbp
;
4679 /* we need to take cycles from hsa */
4681 hsa
= max(hsa
- t
, 1);
4682 hfp
= dispc_hbl
- hsa
- hbp
;
4689 dispc_vm
->hfp
= hfp
;
4690 dispc_vm
->hsw
= hsa
;
4691 dispc_vm
->hbp
= hbp
;
4697 static bool dsi_vm_calc_dispc_cb(int lckd
, int pckd
, unsigned long lck
,
4698 unsigned long pck
, void *data
)
4700 struct dsi_clk_calc_ctx
*ctx
= data
;
4702 ctx
->dispc_cinfo
.lck_div
= lckd
;
4703 ctx
->dispc_cinfo
.pck_div
= pckd
;
4704 ctx
->dispc_cinfo
.lck
= lck
;
4705 ctx
->dispc_cinfo
.pck
= pck
;
4707 if (dsi_vm_calc_blanking(ctx
) == false)
4710 #ifdef PRINT_VERBOSE_VM_TIMINGS
4711 print_dispc_vm("dispc", &ctx
->dispc_vm
);
4712 print_dsi_vm("dsi ", &ctx
->dsi_vm
);
4713 print_dispc_vm("req ", ctx
->config
->timings
);
4714 print_dsi_dispc_vm("act ", &ctx
->dsi_vm
);
4720 static bool dsi_vm_calc_hsdiv_cb(int m_dispc
, unsigned long dispc
,
4723 struct dsi_clk_calc_ctx
*ctx
= data
;
4724 unsigned long pck_max
;
4726 ctx
->dsi_cinfo
.mX
[HSDIV_DISPC
] = m_dispc
;
4727 ctx
->dsi_cinfo
.clkout
[HSDIV_DISPC
] = dispc
;
4730 * In burst mode we can let the dispc pck be arbitrarily high, but it
4731 * limits our scaling abilities. So for now, don't aim too high.
4734 if (ctx
->config
->trans_mode
== OMAP_DSS_DSI_BURST_MODE
)
4735 pck_max
= ctx
->req_pck_max
+ 10000000;
4737 pck_max
= ctx
->req_pck_max
;
4739 return dispc_div_calc(dispc
, ctx
->req_pck_min
, pck_max
,
4740 dsi_vm_calc_dispc_cb
, ctx
);
4743 static bool dsi_vm_calc_pll_cb(int n
, int m
, unsigned long fint
,
4744 unsigned long clkdco
, void *data
)
4746 struct dsi_clk_calc_ctx
*ctx
= data
;
4748 ctx
->dsi_cinfo
.n
= n
;
4749 ctx
->dsi_cinfo
.m
= m
;
4750 ctx
->dsi_cinfo
.fint
= fint
;
4751 ctx
->dsi_cinfo
.clkdco
= clkdco
;
4753 return dss_pll_hsdiv_calc(ctx
->pll
, clkdco
, ctx
->req_pck_min
,
4754 dss_feat_get_param_max(FEAT_PARAM_DSS_FCK
),
4755 dsi_vm_calc_hsdiv_cb
, ctx
);
4758 static bool dsi_vm_calc(struct dsi_data
*dsi
,
4759 const struct omap_dss_dsi_config
*cfg
,
4760 struct dsi_clk_calc_ctx
*ctx
)
4762 const struct omap_video_timings
*t
= cfg
->timings
;
4763 unsigned long clkin
;
4764 unsigned long pll_min
;
4765 unsigned long pll_max
;
4766 int ndl
= dsi
->num_lanes_used
- 1;
4767 int bitspp
= dsi_get_pixel_size(cfg
->pixel_format
);
4768 unsigned long byteclk_min
;
4770 clkin
= clk_get_rate(dsi
->pll
.clkin
);
4772 memset(ctx
, 0, sizeof(*ctx
));
4773 ctx
->dsidev
= dsi
->pdev
;
4774 ctx
->pll
= &dsi
->pll
;
4777 /* these limits should come from the panel driver */
4778 ctx
->req_pck_min
= t
->pixelclock
- 1000;
4779 ctx
->req_pck_nom
= t
->pixelclock
;
4780 ctx
->req_pck_max
= t
->pixelclock
+ 1000;
4782 byteclk_min
= div64_u64((u64
)ctx
->req_pck_min
* bitspp
, ndl
* 8);
4783 pll_min
= max(cfg
->hs_clk_min
* 4, byteclk_min
* 4 * 4);
4785 if (cfg
->trans_mode
== OMAP_DSS_DSI_BURST_MODE
) {
4786 pll_max
= cfg
->hs_clk_max
* 4;
4788 unsigned long byteclk_max
;
4789 byteclk_max
= div64_u64((u64
)ctx
->req_pck_max
* bitspp
,
4792 pll_max
= byteclk_max
* 4 * 4;
4795 return dss_pll_calc(ctx
->pll
, clkin
,
4797 dsi_vm_calc_pll_cb
, ctx
);
4800 static int dsi_set_config(struct omap_dss_device
*dssdev
,
4801 const struct omap_dss_dsi_config
*config
)
4803 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
4804 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4805 struct dsi_clk_calc_ctx ctx
;
4809 mutex_lock(&dsi
->lock
);
4811 dsi
->pix_fmt
= config
->pixel_format
;
4812 dsi
->mode
= config
->mode
;
4814 if (config
->mode
== OMAP_DSS_DSI_VIDEO_MODE
)
4815 ok
= dsi_vm_calc(dsi
, config
, &ctx
);
4817 ok
= dsi_cm_calc(dsi
, config
, &ctx
);
4820 DSSERR("failed to find suitable DSI clock settings\n");
4825 dsi_pll_calc_dsi_fck(&ctx
.dsi_cinfo
);
4827 r
= dsi_lp_clock_calc(ctx
.dsi_cinfo
.clkout
[HSDIV_DSI
],
4828 config
->lp_clk_min
, config
->lp_clk_max
, &dsi
->user_lp_cinfo
);
4830 DSSERR("failed to find suitable DSI LP clock settings\n");
4834 dsi
->user_dsi_cinfo
= ctx
.dsi_cinfo
;
4835 dsi
->user_dispc_cinfo
= ctx
.dispc_cinfo
;
4837 dsi
->timings
= ctx
.dispc_vm
;
4838 dsi
->vm_timings
= ctx
.dsi_vm
;
4840 mutex_unlock(&dsi
->lock
);
4844 mutex_unlock(&dsi
->lock
);
4850 * Return a hardcoded channel for the DSI output. This should work for
4851 * current use cases, but this can be later expanded to either resolve
4852 * the channel in some more dynamic manner, or get the channel as a user
4855 static enum omap_channel
dsi_get_channel(int module_id
)
4857 switch (omapdss_get_version()) {
4858 case OMAPDSS_VER_OMAP24xx
:
4859 case OMAPDSS_VER_AM43xx
:
4860 DSSWARN("DSI not supported\n");
4861 return OMAP_DSS_CHANNEL_LCD
;
4863 case OMAPDSS_VER_OMAP34xx_ES1
:
4864 case OMAPDSS_VER_OMAP34xx_ES3
:
4865 case OMAPDSS_VER_OMAP3630
:
4866 case OMAPDSS_VER_AM35xx
:
4867 return OMAP_DSS_CHANNEL_LCD
;
4869 case OMAPDSS_VER_OMAP4430_ES1
:
4870 case OMAPDSS_VER_OMAP4430_ES2
:
4871 case OMAPDSS_VER_OMAP4
:
4872 switch (module_id
) {
4874 return OMAP_DSS_CHANNEL_LCD
;
4876 return OMAP_DSS_CHANNEL_LCD2
;
4878 DSSWARN("unsupported module id\n");
4879 return OMAP_DSS_CHANNEL_LCD
;
4882 case OMAPDSS_VER_OMAP5
:
4883 switch (module_id
) {
4885 return OMAP_DSS_CHANNEL_LCD
;
4887 return OMAP_DSS_CHANNEL_LCD3
;
4889 DSSWARN("unsupported module id\n");
4890 return OMAP_DSS_CHANNEL_LCD
;
4894 DSSWARN("unsupported DSS version\n");
4895 return OMAP_DSS_CHANNEL_LCD
;
4899 static int dsi_request_vc(struct omap_dss_device
*dssdev
, int *channel
)
4901 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
4902 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4905 for (i
= 0; i
< ARRAY_SIZE(dsi
->vc
); i
++) {
4906 if (!dsi
->vc
[i
].dssdev
) {
4907 dsi
->vc
[i
].dssdev
= dssdev
;
4913 DSSERR("cannot get VC for display %s", dssdev
->name
);
4917 static int dsi_set_vc_id(struct omap_dss_device
*dssdev
, int channel
, int vc_id
)
4919 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
4920 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4922 if (vc_id
< 0 || vc_id
> 3) {
4923 DSSERR("VC ID out of range\n");
4927 if (channel
< 0 || channel
> 3) {
4928 DSSERR("Virtual Channel out of range\n");
4932 if (dsi
->vc
[channel
].dssdev
!= dssdev
) {
4933 DSSERR("Virtual Channel not allocated to display %s\n",
4938 dsi
->vc
[channel
].vc_id
= vc_id
;
4943 static void dsi_release_vc(struct omap_dss_device
*dssdev
, int channel
)
4945 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
4946 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4948 if ((channel
>= 0 && channel
<= 3) &&
4949 dsi
->vc
[channel
].dssdev
== dssdev
) {
4950 dsi
->vc
[channel
].dssdev
= NULL
;
4951 dsi
->vc
[channel
].vc_id
= 0;
4956 static int dsi_get_clocks(struct platform_device
*dsidev
)
4958 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
4961 clk
= devm_clk_get(&dsidev
->dev
, "fck");
4963 DSSERR("can't get fck\n");
4964 return PTR_ERR(clk
);
4972 static int dsi_connect(struct omap_dss_device
*dssdev
,
4973 struct omap_dss_device
*dst
)
4975 struct platform_device
*dsidev
= dsi_get_dsidev_from_dssdev(dssdev
);
4976 struct omap_overlay_manager
*mgr
;
4979 r
= dsi_regulator_init(dsidev
);
4983 mgr
= omap_dss_get_overlay_manager(dssdev
->dispc_channel
);
4987 r
= dss_mgr_connect(mgr
, dssdev
);
4991 r
= omapdss_output_set_device(dssdev
, dst
);
4993 DSSERR("failed to connect output to new device: %s\n",
4995 dss_mgr_disconnect(mgr
, dssdev
);
5002 static void dsi_disconnect(struct omap_dss_device
*dssdev
,
5003 struct omap_dss_device
*dst
)
5005 WARN_ON(dst
!= dssdev
->dst
);
5007 if (dst
!= dssdev
->dst
)
5010 omapdss_output_unset_device(dssdev
);
5012 if (dssdev
->manager
)
5013 dss_mgr_disconnect(dssdev
->manager
, dssdev
);
5016 static const struct omapdss_dsi_ops dsi_ops
= {
5017 .connect
= dsi_connect
,
5018 .disconnect
= dsi_disconnect
,
5020 .bus_lock
= dsi_bus_lock
,
5021 .bus_unlock
= dsi_bus_unlock
,
5023 .enable
= dsi_display_enable
,
5024 .disable
= dsi_display_disable
,
5026 .enable_hs
= dsi_vc_enable_hs
,
5028 .configure_pins
= dsi_configure_pins
,
5029 .set_config
= dsi_set_config
,
5031 .enable_video_output
= dsi_enable_video_output
,
5032 .disable_video_output
= dsi_disable_video_output
,
5034 .update
= dsi_update
,
5036 .enable_te
= dsi_enable_te
,
5038 .request_vc
= dsi_request_vc
,
5039 .set_vc_id
= dsi_set_vc_id
,
5040 .release_vc
= dsi_release_vc
,
5042 .dcs_write
= dsi_vc_dcs_write
,
5043 .dcs_write_nosync
= dsi_vc_dcs_write_nosync
,
5044 .dcs_read
= dsi_vc_dcs_read
,
5046 .gen_write
= dsi_vc_generic_write
,
5047 .gen_write_nosync
= dsi_vc_generic_write_nosync
,
5048 .gen_read
= dsi_vc_generic_read
,
5050 .bta_sync
= dsi_vc_send_bta_sync
,
5052 .set_max_rx_packet_size
= dsi_vc_set_max_rx_packet_size
,
5055 static void dsi_init_output(struct platform_device
*dsidev
)
5057 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
5058 struct omap_dss_device
*out
= &dsi
->output
;
5060 out
->dev
= &dsidev
->dev
;
5061 out
->id
= dsi
->module_id
== 0 ?
5062 OMAP_DSS_OUTPUT_DSI1
: OMAP_DSS_OUTPUT_DSI2
;
5064 out
->output_type
= OMAP_DISPLAY_TYPE_DSI
;
5065 out
->name
= dsi
->module_id
== 0 ? "dsi.0" : "dsi.1";
5066 out
->dispc_channel
= dsi_get_channel(dsi
->module_id
);
5067 out
->ops
.dsi
= &dsi_ops
;
5068 out
->owner
= THIS_MODULE
;
5070 omapdss_register_output(out
);
5073 static void dsi_uninit_output(struct platform_device
*dsidev
)
5075 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
5076 struct omap_dss_device
*out
= &dsi
->output
;
5078 omapdss_unregister_output(out
);
5081 static int dsi_probe_of(struct platform_device
*pdev
)
5083 struct device_node
*node
= pdev
->dev
.of_node
;
5084 struct dsi_data
*dsi
= dsi_get_dsidrv_data(pdev
);
5085 struct property
*prop
;
5089 struct device_node
*ep
;
5090 struct omap_dsi_pin_config pin_cfg
;
5092 ep
= omapdss_of_get_first_endpoint(node
);
5096 prop
= of_find_property(ep
, "lanes", &len
);
5098 dev_err(&pdev
->dev
, "failed to find lane data\n");
5103 num_pins
= len
/ sizeof(u32
);
5105 if (num_pins
< 4 || num_pins
% 2 != 0 ||
5106 num_pins
> dsi
->num_lanes_supported
* 2) {
5107 dev_err(&pdev
->dev
, "bad number of lanes\n");
5112 r
= of_property_read_u32_array(ep
, "lanes", lane_arr
, num_pins
);
5114 dev_err(&pdev
->dev
, "failed to read lane data\n");
5118 pin_cfg
.num_pins
= num_pins
;
5119 for (i
= 0; i
< num_pins
; ++i
)
5120 pin_cfg
.pins
[i
] = (int)lane_arr
[i
];
5122 r
= dsi_configure_pins(&dsi
->output
, &pin_cfg
);
5124 dev_err(&pdev
->dev
, "failed to configure pins");
5137 static const struct dss_pll_ops dsi_pll_ops
= {
5138 .enable
= dsi_pll_enable
,
5139 .disable
= dsi_pll_disable
,
5140 .set_config
= dss_pll_write_config_type_a
,
5143 static const struct dss_pll_hw dss_omap3_dsi_pll_hw
= {
5144 .n_max
= (1 << 7) - 1,
5145 .m_max
= (1 << 11) - 1,
5146 .mX_max
= (1 << 4) - 1,
5148 .fint_max
= 2100000,
5149 .clkdco_low
= 1000000000,
5150 .clkdco_max
= 1800000000,
5162 .has_stopmode
= true,
5163 .has_freqsel
= true,
5164 .has_selfreqdco
= false,
5165 .has_refsel
= false,
5168 static const struct dss_pll_hw dss_omap4_dsi_pll_hw
= {
5169 .n_max
= (1 << 8) - 1,
5170 .m_max
= (1 << 12) - 1,
5171 .mX_max
= (1 << 5) - 1,
5173 .fint_max
= 2500000,
5174 .clkdco_low
= 1000000000,
5175 .clkdco_max
= 1800000000,
5187 .has_stopmode
= true,
5188 .has_freqsel
= false,
5189 .has_selfreqdco
= false,
5190 .has_refsel
= false,
5193 static const struct dss_pll_hw dss_omap5_dsi_pll_hw
= {
5194 .n_max
= (1 << 8) - 1,
5195 .m_max
= (1 << 12) - 1,
5196 .mX_max
= (1 << 5) - 1,
5198 .fint_max
= 52000000,
5199 .clkdco_low
= 1000000000,
5200 .clkdco_max
= 1800000000,
5212 .has_stopmode
= true,
5213 .has_freqsel
= false,
5214 .has_selfreqdco
= true,
5218 static int dsi_init_pll_data(struct platform_device
*dsidev
)
5220 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
5221 struct dss_pll
*pll
= &dsi
->pll
;
5225 clk
= devm_clk_get(&dsidev
->dev
, "sys_clk");
5227 DSSERR("can't get sys_clk\n");
5228 return PTR_ERR(clk
);
5231 pll
->name
= dsi
->module_id
== 0 ? "dsi0" : "dsi1";
5232 pll
->id
= dsi
->module_id
== 0 ? DSS_PLL_DSI1
: DSS_PLL_DSI2
;
5234 pll
->base
= dsi
->pll_base
;
5236 switch (omapdss_get_version()) {
5237 case OMAPDSS_VER_OMAP34xx_ES1
:
5238 case OMAPDSS_VER_OMAP34xx_ES3
:
5239 case OMAPDSS_VER_OMAP3630
:
5240 case OMAPDSS_VER_AM35xx
:
5241 pll
->hw
= &dss_omap3_dsi_pll_hw
;
5244 case OMAPDSS_VER_OMAP4430_ES1
:
5245 case OMAPDSS_VER_OMAP4430_ES2
:
5246 case OMAPDSS_VER_OMAP4
:
5247 pll
->hw
= &dss_omap4_dsi_pll_hw
;
5250 case OMAPDSS_VER_OMAP5
:
5251 pll
->hw
= &dss_omap5_dsi_pll_hw
;
5258 pll
->ops
= &dsi_pll_ops
;
5260 r
= dss_pll_register(pll
);
5267 /* DSI1 HW IP initialisation */
5268 static int dsi_bind(struct device
*dev
, struct device
*master
, void *data
)
5270 struct platform_device
*dsidev
= to_platform_device(dev
);
5273 struct dsi_data
*dsi
;
5274 struct resource
*dsi_mem
;
5275 struct resource
*res
;
5276 struct resource temp_res
;
5278 dsi
= devm_kzalloc(&dsidev
->dev
, sizeof(*dsi
), GFP_KERNEL
);
5283 dev_set_drvdata(&dsidev
->dev
, dsi
);
5285 spin_lock_init(&dsi
->irq_lock
);
5286 spin_lock_init(&dsi
->errors_lock
);
5289 #ifdef CONFIG_FB_OMAP2_DSS_COLLECT_IRQ_STATS
5290 spin_lock_init(&dsi
->irq_stats_lock
);
5291 dsi
->irq_stats
.last_reset
= jiffies
;
5294 mutex_init(&dsi
->lock
);
5295 sema_init(&dsi
->bus_lock
, 1);
5297 INIT_DEFERRABLE_WORK(&dsi
->framedone_timeout_work
,
5298 dsi_framedone_timeout_work_callback
);
5300 #ifdef DSI_CATCH_MISSING_TE
5301 timer_setup(&dsi
->te_timer
, dsi_te_timeout
, 0);
5304 res
= platform_get_resource_byname(dsidev
, IORESOURCE_MEM
, "proto");
5306 res
= platform_get_resource(dsidev
, IORESOURCE_MEM
, 0);
5308 DSSERR("can't get IORESOURCE_MEM DSI\n");
5312 temp_res
.start
= res
->start
;
5313 temp_res
.end
= temp_res
.start
+ DSI_PROTO_SZ
- 1;
5319 dsi
->proto_base
= devm_ioremap(&dsidev
->dev
, res
->start
,
5320 resource_size(res
));
5321 if (!dsi
->proto_base
) {
5322 DSSERR("can't ioremap DSI protocol engine\n");
5326 res
= platform_get_resource_byname(dsidev
, IORESOURCE_MEM
, "phy");
5328 res
= platform_get_resource(dsidev
, IORESOURCE_MEM
, 0);
5330 DSSERR("can't get IORESOURCE_MEM DSI\n");
5334 temp_res
.start
= res
->start
+ DSI_PHY_OFFSET
;
5335 temp_res
.end
= temp_res
.start
+ DSI_PHY_SZ
- 1;
5339 dsi
->phy_base
= devm_ioremap(&dsidev
->dev
, res
->start
,
5340 resource_size(res
));
5341 if (!dsi
->phy_base
) {
5342 DSSERR("can't ioremap DSI PHY\n");
5346 res
= platform_get_resource_byname(dsidev
, IORESOURCE_MEM
, "pll");
5348 res
= platform_get_resource(dsidev
, IORESOURCE_MEM
, 0);
5350 DSSERR("can't get IORESOURCE_MEM DSI\n");
5354 temp_res
.start
= res
->start
+ DSI_PLL_OFFSET
;
5355 temp_res
.end
= temp_res
.start
+ DSI_PLL_SZ
- 1;
5359 dsi
->pll_base
= devm_ioremap(&dsidev
->dev
, res
->start
,
5360 resource_size(res
));
5361 if (!dsi
->pll_base
) {
5362 DSSERR("can't ioremap DSI PLL\n");
5366 dsi
->irq
= platform_get_irq(dsi
->pdev
, 0);
5368 DSSERR("platform_get_irq failed\n");
5372 r
= devm_request_irq(&dsidev
->dev
, dsi
->irq
, omap_dsi_irq_handler
,
5373 IRQF_SHARED
, dev_name(&dsidev
->dev
), dsi
->pdev
);
5375 DSSERR("request_irq failed\n");
5379 if (dsidev
->dev
.of_node
) {
5380 const struct of_device_id
*match
;
5381 const struct dsi_module_id_data
*d
;
5383 match
= of_match_node(dsi_of_match
, dsidev
->dev
.of_node
);
5385 DSSERR("unsupported DSI module\n");
5391 while (d
->address
!= 0 && d
->address
!= dsi_mem
->start
)
5394 if (d
->address
== 0) {
5395 DSSERR("unsupported DSI module\n");
5399 dsi
->module_id
= d
->id
;
5401 dsi
->module_id
= dsidev
->id
;
5404 /* DSI VCs initialization */
5405 for (i
= 0; i
< ARRAY_SIZE(dsi
->vc
); i
++) {
5406 dsi
->vc
[i
].source
= DSI_VC_SOURCE_L4
;
5407 dsi
->vc
[i
].dssdev
= NULL
;
5408 dsi
->vc
[i
].vc_id
= 0;
5411 r
= dsi_get_clocks(dsidev
);
5415 dsi_init_pll_data(dsidev
);
5417 pm_runtime_enable(&dsidev
->dev
);
5419 r
= dsi_runtime_get(dsidev
);
5421 goto err_runtime_get
;
5423 rev
= dsi_read_reg(dsidev
, DSI_REVISION
);
5424 dev_dbg(&dsidev
->dev
, "OMAP DSI rev %d.%d\n",
5425 FLD_GET(rev
, 7, 4), FLD_GET(rev
, 3, 0));
5427 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5428 * of data to 3 by default */
5429 if (dss_has_feature(FEAT_DSI_GNQ
))
5431 dsi
->num_lanes_supported
= 1 + REG_GET(dsidev
, DSI_GNQ
, 11, 9);
5433 dsi
->num_lanes_supported
= 3;
5435 dsi
->line_buffer_size
= dsi_get_line_buf_size(dsidev
);
5437 dsi_init_output(dsidev
);
5439 if (dsidev
->dev
.of_node
) {
5440 r
= dsi_probe_of(dsidev
);
5442 DSSERR("Invalid DSI DT data\n");
5446 r
= of_platform_populate(dsidev
->dev
.of_node
, NULL
, NULL
,
5449 DSSERR("Failed to populate DSI child devices: %d\n", r
);
5452 dsi_runtime_put(dsidev
);
5454 if (dsi
->module_id
== 0)
5455 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs
);
5456 else if (dsi
->module_id
== 1)
5457 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs
);
5459 #ifdef CONFIG_FB_OMAP2_DSS_COLLECT_IRQ_STATS
5460 if (dsi
->module_id
== 0)
5461 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs
);
5462 else if (dsi
->module_id
== 1)
5463 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs
);
5469 dsi_uninit_output(dsidev
);
5470 dsi_runtime_put(dsidev
);
5473 pm_runtime_disable(&dsidev
->dev
);
5477 static void dsi_unbind(struct device
*dev
, struct device
*master
, void *data
)
5479 struct platform_device
*dsidev
= to_platform_device(dev
);
5480 struct dsi_data
*dsi
= dsi_get_dsidrv_data(dsidev
);
5482 of_platform_depopulate(&dsidev
->dev
);
5484 WARN_ON(dsi
->scp_clk_refcount
> 0);
5486 dss_pll_unregister(&dsi
->pll
);
5488 dsi_uninit_output(dsidev
);
5490 pm_runtime_disable(&dsidev
->dev
);
5492 if (dsi
->vdds_dsi_reg
!= NULL
&& dsi
->vdds_dsi_enabled
) {
5493 regulator_disable(dsi
->vdds_dsi_reg
);
5494 dsi
->vdds_dsi_enabled
= false;
5498 static const struct component_ops dsi_component_ops
= {
5500 .unbind
= dsi_unbind
,
5503 static int dsi_probe(struct platform_device
*pdev
)
5505 return component_add(&pdev
->dev
, &dsi_component_ops
);
5508 static int dsi_remove(struct platform_device
*pdev
)
5510 component_del(&pdev
->dev
, &dsi_component_ops
);
5514 static int dsi_runtime_suspend(struct device
*dev
)
5516 struct platform_device
*pdev
= to_platform_device(dev
);
5517 struct dsi_data
*dsi
= dsi_get_dsidrv_data(pdev
);
5519 dsi
->is_enabled
= false;
5520 /* ensure the irq handler sees the is_enabled value */
5522 /* wait for current handler to finish before turning the DSI off */
5523 synchronize_irq(dsi
->irq
);
5525 dispc_runtime_put();
5530 static int dsi_runtime_resume(struct device
*dev
)
5532 struct platform_device
*pdev
= to_platform_device(dev
);
5533 struct dsi_data
*dsi
= dsi_get_dsidrv_data(pdev
);
5536 r
= dispc_runtime_get();
5540 dsi
->is_enabled
= true;
5541 /* ensure the irq handler sees the is_enabled value */
5547 static const struct dev_pm_ops dsi_pm_ops
= {
5548 .runtime_suspend
= dsi_runtime_suspend
,
5549 .runtime_resume
= dsi_runtime_resume
,
5552 static const struct dsi_module_id_data dsi_of_data_omap3
[] = {
5553 { .address
= 0x4804fc00, .id
= 0, },
5557 static const struct dsi_module_id_data dsi_of_data_omap4
[] = {
5558 { .address
= 0x58004000, .id
= 0, },
5559 { .address
= 0x58005000, .id
= 1, },
5563 static const struct dsi_module_id_data dsi_of_data_omap5
[] = {
5564 { .address
= 0x58004000, .id
= 0, },
5565 { .address
= 0x58009000, .id
= 1, },
5569 static const struct of_device_id dsi_of_match
[] = {
5570 { .compatible
= "ti,omap3-dsi", .data
= dsi_of_data_omap3
, },
5571 { .compatible
= "ti,omap4-dsi", .data
= dsi_of_data_omap4
, },
5572 { .compatible
= "ti,omap5-dsi", .data
= dsi_of_data_omap5
, },
5576 static struct platform_driver omap_dsihw_driver
= {
5578 .remove
= dsi_remove
,
5580 .name
= "omapdss_dsi",
5582 .of_match_table
= dsi_of_match
,
5583 .suppress_bind_attrs
= true,
5587 int __init
dsi_init_platform_driver(void)
5589 return platform_driver_register(&omap_dsihw_driver
);
5592 void dsi_uninit_platform_driver(void)
5594 platform_driver_unregister(&omap_dsihw_driver
);