1 // SPDX-License-Identifier: GPL-2.0
3 * Faraday Technolog FTGPIO010 gpiochip and interrupt routines
4 * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
6 * Based on arch/arm/mach-gemini/gpio.c:
7 * Copyright (C) 2008-2009 Paulius Zaleckas <paulius.zaleckas@teltonika.lt>
9 * Based on plat-mxc/gpio.c:
10 * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
11 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
13 #include <linux/gpio/driver.h>
15 #include <linux/interrupt.h>
16 #include <linux/platform_device.h>
17 #include <linux/bitops.h>
18 #include <linux/clk.h>
20 /* GPIO registers definition */
21 #define GPIO_DATA_OUT 0x00
22 #define GPIO_DATA_IN 0x04
24 #define GPIO_BYPASS_IN 0x0C
25 #define GPIO_DATA_SET 0x10
26 #define GPIO_DATA_CLR 0x14
27 #define GPIO_PULL_EN 0x18
28 #define GPIO_PULL_TYPE 0x1C
29 #define GPIO_INT_EN 0x20
30 #define GPIO_INT_STAT_RAW 0x24
31 #define GPIO_INT_STAT_MASKED 0x28
32 #define GPIO_INT_MASK 0x2C
33 #define GPIO_INT_CLR 0x30
34 #define GPIO_INT_TYPE 0x34
35 #define GPIO_INT_BOTH_EDGE 0x38
36 #define GPIO_INT_LEVEL 0x3C
37 #define GPIO_DEBOUNCE_EN 0x40
38 #define GPIO_DEBOUNCE_PRESCALE 0x44
41 * struct ftgpio_gpio - Gemini GPIO state container
42 * @dev: containing device for this instance
43 * @gc: gpiochip for this instance
44 * @irq: irqchip for this instance
45 * @base: remapped I/O-memory base
56 static void ftgpio_gpio_ack_irq(struct irq_data
*d
)
58 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
59 struct ftgpio_gpio
*g
= gpiochip_get_data(gc
);
61 writel(BIT(irqd_to_hwirq(d
)), g
->base
+ GPIO_INT_CLR
);
64 static void ftgpio_gpio_mask_irq(struct irq_data
*d
)
66 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
67 struct ftgpio_gpio
*g
= gpiochip_get_data(gc
);
70 val
= readl(g
->base
+ GPIO_INT_EN
);
71 val
&= ~BIT(irqd_to_hwirq(d
));
72 writel(val
, g
->base
+ GPIO_INT_EN
);
75 static void ftgpio_gpio_unmask_irq(struct irq_data
*d
)
77 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
78 struct ftgpio_gpio
*g
= gpiochip_get_data(gc
);
81 val
= readl(g
->base
+ GPIO_INT_EN
);
82 val
|= BIT(irqd_to_hwirq(d
));
83 writel(val
, g
->base
+ GPIO_INT_EN
);
86 static int ftgpio_gpio_set_irq_type(struct irq_data
*d
, unsigned int type
)
88 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(d
);
89 struct ftgpio_gpio
*g
= gpiochip_get_data(gc
);
90 u32 mask
= BIT(irqd_to_hwirq(d
));
91 u32 reg_both
, reg_level
, reg_type
;
93 reg_type
= readl(g
->base
+ GPIO_INT_TYPE
);
94 reg_level
= readl(g
->base
+ GPIO_INT_LEVEL
);
95 reg_both
= readl(g
->base
+ GPIO_INT_BOTH_EDGE
);
98 case IRQ_TYPE_EDGE_BOTH
:
99 irq_set_handler_locked(d
, handle_edge_irq
);
103 case IRQ_TYPE_EDGE_RISING
:
104 irq_set_handler_locked(d
, handle_edge_irq
);
109 case IRQ_TYPE_EDGE_FALLING
:
110 irq_set_handler_locked(d
, handle_edge_irq
);
115 case IRQ_TYPE_LEVEL_HIGH
:
116 irq_set_handler_locked(d
, handle_level_irq
);
120 case IRQ_TYPE_LEVEL_LOW
:
121 irq_set_handler_locked(d
, handle_level_irq
);
126 irq_set_handler_locked(d
, handle_bad_irq
);
130 writel(reg_type
, g
->base
+ GPIO_INT_TYPE
);
131 writel(reg_level
, g
->base
+ GPIO_INT_LEVEL
);
132 writel(reg_both
, g
->base
+ GPIO_INT_BOTH_EDGE
);
134 ftgpio_gpio_ack_irq(d
);
139 static void ftgpio_gpio_irq_handler(struct irq_desc
*desc
)
141 struct gpio_chip
*gc
= irq_desc_get_handler_data(desc
);
142 struct ftgpio_gpio
*g
= gpiochip_get_data(gc
);
143 struct irq_chip
*irqchip
= irq_desc_get_chip(desc
);
147 chained_irq_enter(irqchip
, desc
);
149 stat
= readl(g
->base
+ GPIO_INT_STAT_RAW
);
151 for_each_set_bit(offset
, &stat
, gc
->ngpio
)
152 generic_handle_irq(irq_find_mapping(gc
->irq
.domain
,
155 chained_irq_exit(irqchip
, desc
);
158 static int ftgpio_gpio_set_config(struct gpio_chip
*gc
, unsigned int offset
,
159 unsigned long config
)
161 enum pin_config_param param
= pinconf_to_config_param(config
);
162 u32 arg
= pinconf_to_config_argument(config
);
163 struct ftgpio_gpio
*g
= gpiochip_get_data(gc
);
164 unsigned long pclk_freq
;
168 if (param
!= PIN_CONFIG_INPUT_DEBOUNCE
)
172 * Debounce only works if interrupts are enabled. The manual
173 * states that if PCLK is 66 MHz, and this is set to 0x7D0, then
174 * PCLK is divided down to 33 kHz for the debounce timer. 0x7D0 is
175 * 2000 decimal, so what they mean is simply that the PCLK is
176 * divided by this value.
178 * As we get a debounce setting in microseconds, we calculate the
179 * desired period time and see if we can get a suitable debounce
182 pclk_freq
= clk_get_rate(g
->clk
);
183 deb_div
= DIV_ROUND_CLOSEST(pclk_freq
, arg
);
185 /* This register is only 24 bits wide */
186 if (deb_div
> (1 << 24))
189 dev_dbg(g
->dev
, "prescale divisor: %08x, resulting frequency %lu Hz\n",
190 deb_div
, (pclk_freq
/deb_div
));
192 val
= readl(g
->base
+ GPIO_DEBOUNCE_PRESCALE
);
193 if (val
== deb_div
) {
195 * The debounce timer happens to already be set to the
196 * desireable value, what a coincidence! We can just enable
197 * debounce on this GPIO line and return. This happens more
198 * often than you think, for example when all GPIO keys
199 * on a system are requesting the same debounce interval.
201 val
= readl(g
->base
+ GPIO_DEBOUNCE_EN
);
203 writel(val
, g
->base
+ GPIO_DEBOUNCE_EN
);
207 val
= readl(g
->base
+ GPIO_DEBOUNCE_EN
);
210 * Oh no! Someone is already using the debounce with
211 * another setting than what we need. Bummer.
216 /* First come, first serve */
217 writel(deb_div
, g
->base
+ GPIO_DEBOUNCE_PRESCALE
);
218 /* Enable debounce */
220 writel(val
, g
->base
+ GPIO_DEBOUNCE_EN
);
225 static int ftgpio_gpio_probe(struct platform_device
*pdev
)
227 struct device
*dev
= &pdev
->dev
;
228 struct ftgpio_gpio
*g
;
229 struct gpio_irq_chip
*girq
;
233 g
= devm_kzalloc(dev
, sizeof(*g
), GFP_KERNEL
);
239 g
->base
= devm_platform_ioremap_resource(pdev
, 0);
241 return PTR_ERR(g
->base
);
243 irq
= platform_get_irq(pdev
, 0);
245 return irq
? irq
: -EINVAL
;
247 g
->clk
= devm_clk_get(dev
, NULL
);
248 if (!IS_ERR(g
->clk
)) {
249 ret
= clk_prepare_enable(g
->clk
);
252 } else if (PTR_ERR(g
->clk
) == -EPROBE_DEFER
) {
254 * Percolate deferrals, for anything else,
255 * just live without the clocking.
257 return PTR_ERR(g
->clk
);
260 ret
= bgpio_init(&g
->gc
, dev
, 4,
261 g
->base
+ GPIO_DATA_IN
,
262 g
->base
+ GPIO_DATA_SET
,
263 g
->base
+ GPIO_DATA_CLR
,
268 dev_err(dev
, "unable to init generic GPIO\n");
271 g
->gc
.label
= "FTGPIO010";
274 g
->gc
.owner
= THIS_MODULE
;
275 /* ngpio is set by bgpio_init() */
277 /* We need a silicon clock to do debounce */
279 g
->gc
.set_config
= ftgpio_gpio_set_config
;
281 g
->irq
.name
= "FTGPIO010";
282 g
->irq
.irq_ack
= ftgpio_gpio_ack_irq
;
283 g
->irq
.irq_mask
= ftgpio_gpio_mask_irq
;
284 g
->irq
.irq_unmask
= ftgpio_gpio_unmask_irq
;
285 g
->irq
.irq_set_type
= ftgpio_gpio_set_irq_type
;
288 girq
->chip
= &g
->irq
;
289 girq
->parent_handler
= ftgpio_gpio_irq_handler
;
290 girq
->num_parents
= 1;
291 girq
->parents
= devm_kcalloc(dev
, 1, sizeof(*girq
->parents
),
293 if (!girq
->parents
) {
297 girq
->default_type
= IRQ_TYPE_NONE
;
298 girq
->handler
= handle_bad_irq
;
299 girq
->parents
[0] = irq
;
301 /* Disable, unmask and clear all interrupts */
302 writel(0x0, g
->base
+ GPIO_INT_EN
);
303 writel(0x0, g
->base
+ GPIO_INT_MASK
);
304 writel(~0x0, g
->base
+ GPIO_INT_CLR
);
306 /* Clear any use of debounce */
307 writel(0x0, g
->base
+ GPIO_DEBOUNCE_EN
);
309 ret
= devm_gpiochip_add_data(dev
, &g
->gc
, g
);
313 platform_set_drvdata(pdev
, g
);
314 dev_info(dev
, "FTGPIO010 @%p registered\n", g
->base
);
320 clk_disable_unprepare(g
->clk
);
324 static int ftgpio_gpio_remove(struct platform_device
*pdev
)
326 struct ftgpio_gpio
*g
= platform_get_drvdata(pdev
);
329 clk_disable_unprepare(g
->clk
);
333 static const struct of_device_id ftgpio_gpio_of_match
[] = {
335 .compatible
= "cortina,gemini-gpio",
338 .compatible
= "moxa,moxart-gpio",
341 .compatible
= "faraday,ftgpio010",
346 static struct platform_driver ftgpio_gpio_driver
= {
348 .name
= "ftgpio010-gpio",
349 .of_match_table
= of_match_ptr(ftgpio_gpio_of_match
),
351 .probe
= ftgpio_gpio_probe
,
352 .remove
= ftgpio_gpio_remove
,
354 builtin_platform_driver(ftgpio_gpio_driver
);