2 * Copyright (c) 2008-2011 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 #include <linux/dma-mapping.h>
19 #include "ar9003_mac.h"
21 #define SKB_CB_ATHBUF(__skb) (*((struct ath_rxbuf **)__skb->cb))
23 static inline bool ath9k_check_auto_sleep(struct ath_softc
*sc
)
25 return sc
->ps_enabled
&&
26 (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_AUTOSLEEP
);
30 * Setup and link descriptors.
32 * 11N: we can no longer afford to self link the last descriptor.
33 * MAC acknowledges BA status as long as it copies frames to host
34 * buffer (or rx fifo). This can incorrectly acknowledge packets
35 * to a sender if last desc is self-linked.
37 static void ath_rx_buf_link(struct ath_softc
*sc
, struct ath_rxbuf
*bf
)
39 struct ath_hw
*ah
= sc
->sc_ah
;
40 struct ath_common
*common
= ath9k_hw_common(ah
);
45 ds
->ds_link
= 0; /* link to null */
46 ds
->ds_data
= bf
->bf_buf_addr
;
48 /* virtual addr of the beginning of the buffer. */
51 ds
->ds_vdata
= skb
->data
;
54 * setup rx descriptors. The rx_bufsize here tells the hardware
55 * how much data it can DMA to us and that we are prepared
58 ath9k_hw_setuprxdesc(ah
, ds
,
62 if (sc
->rx
.rxlink
== NULL
)
63 ath9k_hw_putrxbuf(ah
, bf
->bf_daddr
);
65 *sc
->rx
.rxlink
= bf
->bf_daddr
;
67 sc
->rx
.rxlink
= &ds
->ds_link
;
70 static void ath_rx_buf_relink(struct ath_softc
*sc
, struct ath_rxbuf
*bf
)
73 ath_rx_buf_link(sc
, sc
->rx
.buf_hold
);
78 static void ath_setdefantenna(struct ath_softc
*sc
, u32 antenna
)
80 /* XXX block beacon interrupts */
81 ath9k_hw_setantenna(sc
->sc_ah
, antenna
);
82 sc
->rx
.defant
= antenna
;
83 sc
->rx
.rxotherant
= 0;
86 static void ath_opmode_init(struct ath_softc
*sc
)
88 struct ath_hw
*ah
= sc
->sc_ah
;
89 struct ath_common
*common
= ath9k_hw_common(ah
);
93 /* configure rx filter */
94 rfilt
= ath_calcrxfilter(sc
);
95 ath9k_hw_setrxfilter(ah
, rfilt
);
97 /* configure bssid mask */
98 ath_hw_setbssidmask(common
);
100 /* configure operational mode */
101 ath9k_hw_setopmode(ah
);
103 /* calculate and install multicast filter */
104 mfilt
[0] = mfilt
[1] = ~0;
105 ath9k_hw_setmcastfilter(ah
, mfilt
[0], mfilt
[1]);
108 static bool ath_rx_edma_buf_link(struct ath_softc
*sc
,
109 enum ath9k_rx_qtype qtype
)
111 struct ath_hw
*ah
= sc
->sc_ah
;
112 struct ath_rx_edma
*rx_edma
;
114 struct ath_rxbuf
*bf
;
116 rx_edma
= &sc
->rx
.rx_edma
[qtype
];
117 if (skb_queue_len(&rx_edma
->rx_fifo
) >= rx_edma
->rx_fifo_hwsize
)
120 bf
= list_first_entry(&sc
->rx
.rxbuf
, struct ath_rxbuf
, list
);
121 list_del_init(&bf
->list
);
125 memset(skb
->data
, 0, ah
->caps
.rx_status_len
);
126 dma_sync_single_for_device(sc
->dev
, bf
->bf_buf_addr
,
127 ah
->caps
.rx_status_len
, DMA_TO_DEVICE
);
129 SKB_CB_ATHBUF(skb
) = bf
;
130 ath9k_hw_addrxbuf_edma(ah
, bf
->bf_buf_addr
, qtype
);
131 __skb_queue_tail(&rx_edma
->rx_fifo
, skb
);
136 static void ath_rx_addbuffer_edma(struct ath_softc
*sc
,
137 enum ath9k_rx_qtype qtype
)
139 struct ath_common
*common
= ath9k_hw_common(sc
->sc_ah
);
140 struct ath_rxbuf
*bf
, *tbf
;
142 if (list_empty(&sc
->rx
.rxbuf
)) {
143 ath_dbg(common
, QUEUE
, "No free rx buf available\n");
147 list_for_each_entry_safe(bf
, tbf
, &sc
->rx
.rxbuf
, list
)
148 if (!ath_rx_edma_buf_link(sc
, qtype
))
153 static void ath_rx_remove_buffer(struct ath_softc
*sc
,
154 enum ath9k_rx_qtype qtype
)
156 struct ath_rxbuf
*bf
;
157 struct ath_rx_edma
*rx_edma
;
160 rx_edma
= &sc
->rx
.rx_edma
[qtype
];
162 while ((skb
= __skb_dequeue(&rx_edma
->rx_fifo
)) != NULL
) {
163 bf
= SKB_CB_ATHBUF(skb
);
165 list_add_tail(&bf
->list
, &sc
->rx
.rxbuf
);
169 static void ath_rx_edma_cleanup(struct ath_softc
*sc
)
171 struct ath_hw
*ah
= sc
->sc_ah
;
172 struct ath_common
*common
= ath9k_hw_common(ah
);
173 struct ath_rxbuf
*bf
;
175 ath_rx_remove_buffer(sc
, ATH9K_RX_QUEUE_LP
);
176 ath_rx_remove_buffer(sc
, ATH9K_RX_QUEUE_HP
);
178 list_for_each_entry(bf
, &sc
->rx
.rxbuf
, list
) {
180 dma_unmap_single(sc
->dev
, bf
->bf_buf_addr
,
183 dev_kfree_skb_any(bf
->bf_mpdu
);
190 static void ath_rx_edma_init_queue(struct ath_rx_edma
*rx_edma
, int size
)
192 __skb_queue_head_init(&rx_edma
->rx_fifo
);
193 rx_edma
->rx_fifo_hwsize
= size
;
196 static int ath_rx_edma_init(struct ath_softc
*sc
, int nbufs
)
198 struct ath_common
*common
= ath9k_hw_common(sc
->sc_ah
);
199 struct ath_hw
*ah
= sc
->sc_ah
;
201 struct ath_rxbuf
*bf
;
205 ath9k_hw_set_rx_bufsize(ah
, common
->rx_bufsize
-
206 ah
->caps
.rx_status_len
);
208 ath_rx_edma_init_queue(&sc
->rx
.rx_edma
[ATH9K_RX_QUEUE_LP
],
209 ah
->caps
.rx_lp_qdepth
);
210 ath_rx_edma_init_queue(&sc
->rx
.rx_edma
[ATH9K_RX_QUEUE_HP
],
211 ah
->caps
.rx_hp_qdepth
);
213 size
= sizeof(struct ath_rxbuf
) * nbufs
;
214 bf
= devm_kzalloc(sc
->dev
, size
, GFP_KERNEL
);
218 INIT_LIST_HEAD(&sc
->rx
.rxbuf
);
220 for (i
= 0; i
< nbufs
; i
++, bf
++) {
221 skb
= ath_rxbuf_alloc(common
, common
->rx_bufsize
, GFP_KERNEL
);
227 memset(skb
->data
, 0, common
->rx_bufsize
);
230 bf
->bf_buf_addr
= dma_map_single(sc
->dev
, skb
->data
,
233 if (unlikely(dma_mapping_error(sc
->dev
,
235 dev_kfree_skb_any(skb
);
239 "dma_mapping_error() on RX init\n");
244 list_add_tail(&bf
->list
, &sc
->rx
.rxbuf
);
250 ath_rx_edma_cleanup(sc
);
254 static void ath_edma_start_recv(struct ath_softc
*sc
)
256 ath9k_hw_rxena(sc
->sc_ah
);
257 ath_rx_addbuffer_edma(sc
, ATH9K_RX_QUEUE_HP
);
258 ath_rx_addbuffer_edma(sc
, ATH9K_RX_QUEUE_LP
);
260 ath9k_hw_startpcureceive(sc
->sc_ah
, !!(sc
->hw
->conf
.flags
& IEEE80211_CONF_OFFCHANNEL
));
263 static void ath_edma_stop_recv(struct ath_softc
*sc
)
265 ath_rx_remove_buffer(sc
, ATH9K_RX_QUEUE_HP
);
266 ath_rx_remove_buffer(sc
, ATH9K_RX_QUEUE_LP
);
269 int ath_rx_init(struct ath_softc
*sc
, int nbufs
)
271 struct ath_common
*common
= ath9k_hw_common(sc
->sc_ah
);
273 struct ath_rxbuf
*bf
;
276 spin_lock_init(&sc
->sc_pcu_lock
);
278 common
->rx_bufsize
= IEEE80211_MAX_MPDU_LEN
/ 2 +
279 sc
->sc_ah
->caps
.rx_status_len
;
281 if (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_EDMA
)
282 return ath_rx_edma_init(sc
, nbufs
);
284 ath_dbg(common
, CONFIG
, "cachelsz %u rxbufsize %u\n",
285 common
->cachelsz
, common
->rx_bufsize
);
287 /* Initialize rx descriptors */
289 error
= ath_descdma_setup(sc
, &sc
->rx
.rxdma
, &sc
->rx
.rxbuf
,
293 "failed to allocate rx descriptors: %d\n",
298 list_for_each_entry(bf
, &sc
->rx
.rxbuf
, list
) {
299 skb
= ath_rxbuf_alloc(common
, common
->rx_bufsize
,
307 bf
->bf_buf_addr
= dma_map_single(sc
->dev
, skb
->data
,
310 if (unlikely(dma_mapping_error(sc
->dev
,
312 dev_kfree_skb_any(skb
);
316 "dma_mapping_error() on RX init\n");
321 sc
->rx
.rxlink
= NULL
;
329 void ath_rx_cleanup(struct ath_softc
*sc
)
331 struct ath_hw
*ah
= sc
->sc_ah
;
332 struct ath_common
*common
= ath9k_hw_common(ah
);
334 struct ath_rxbuf
*bf
;
336 if (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_EDMA
) {
337 ath_rx_edma_cleanup(sc
);
341 list_for_each_entry(bf
, &sc
->rx
.rxbuf
, list
) {
344 dma_unmap_single(sc
->dev
, bf
->bf_buf_addr
,
355 * Calculate the receive filter according to the
356 * operating mode and state:
358 * o always accept unicast, broadcast, and multicast traffic
359 * o maintain current state of phy error reception (the hal
360 * may enable phy error frames for noise immunity work)
361 * o probe request frames are accepted only when operating in
362 * hostap, adhoc, or monitor modes
363 * o enable promiscuous mode according to the interface state
365 * - when operating in adhoc mode so the 802.11 layer creates
366 * node table entries for peers,
367 * - when operating in station mode for collecting rssi data when
368 * the station is otherwise quiet, or
369 * - when operating as a repeater so we see repeater-sta beacons
373 u32
ath_calcrxfilter(struct ath_softc
*sc
)
377 if (config_enabled(CONFIG_ATH9K_TX99
))
380 rfilt
= ATH9K_RX_FILTER_UCAST
| ATH9K_RX_FILTER_BCAST
381 | ATH9K_RX_FILTER_MCAST
;
383 /* if operating on a DFS channel, enable radar pulse detection */
384 if (sc
->hw
->conf
.radar_enabled
)
385 rfilt
|= ATH9K_RX_FILTER_PHYRADAR
| ATH9K_RX_FILTER_PHYERR
;
387 if (sc
->rx
.rxfilter
& FIF_PROBE_REQ
)
388 rfilt
|= ATH9K_RX_FILTER_PROBEREQ
;
391 * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
392 * mode interface or when in monitor mode. AP mode does not need this
393 * since it receives all in-BSS frames anyway.
395 if (sc
->sc_ah
->is_monitoring
)
396 rfilt
|= ATH9K_RX_FILTER_PROM
;
398 if (sc
->rx
.rxfilter
& FIF_CONTROL
)
399 rfilt
|= ATH9K_RX_FILTER_CONTROL
;
401 if ((sc
->sc_ah
->opmode
== NL80211_IFTYPE_STATION
) &&
403 !(sc
->rx
.rxfilter
& FIF_BCN_PRBRESP_PROMISC
))
404 rfilt
|= ATH9K_RX_FILTER_MYBEACON
;
406 rfilt
|= ATH9K_RX_FILTER_BEACON
;
408 if ((sc
->sc_ah
->opmode
== NL80211_IFTYPE_AP
) ||
409 (sc
->rx
.rxfilter
& FIF_PSPOLL
))
410 rfilt
|= ATH9K_RX_FILTER_PSPOLL
;
412 if (conf_is_ht(&sc
->hw
->conf
))
413 rfilt
|= ATH9K_RX_FILTER_COMP_BAR
;
415 if (sc
->nvifs
> 1 || (sc
->rx
.rxfilter
& FIF_OTHER_BSS
)) {
416 /* This is needed for older chips */
417 if (sc
->sc_ah
->hw_version
.macVersion
<= AR_SREV_VERSION_9160
)
418 rfilt
|= ATH9K_RX_FILTER_PROM
;
419 rfilt
|= ATH9K_RX_FILTER_MCAST_BCAST_ALL
;
422 if (AR_SREV_9550(sc
->sc_ah
) || AR_SREV_9531(sc
->sc_ah
))
423 rfilt
|= ATH9K_RX_FILTER_4ADDRESS
;
429 int ath_startrecv(struct ath_softc
*sc
)
431 struct ath_hw
*ah
= sc
->sc_ah
;
432 struct ath_rxbuf
*bf
, *tbf
;
434 if (ah
->caps
.hw_caps
& ATH9K_HW_CAP_EDMA
) {
435 ath_edma_start_recv(sc
);
439 if (list_empty(&sc
->rx
.rxbuf
))
442 sc
->rx
.buf_hold
= NULL
;
443 sc
->rx
.rxlink
= NULL
;
444 list_for_each_entry_safe(bf
, tbf
, &sc
->rx
.rxbuf
, list
) {
445 ath_rx_buf_link(sc
, bf
);
448 /* We could have deleted elements so the list may be empty now */
449 if (list_empty(&sc
->rx
.rxbuf
))
452 bf
= list_first_entry(&sc
->rx
.rxbuf
, struct ath_rxbuf
, list
);
453 ath9k_hw_putrxbuf(ah
, bf
->bf_daddr
);
458 ath9k_hw_startpcureceive(ah
, !!(sc
->hw
->conf
.flags
& IEEE80211_CONF_OFFCHANNEL
));
463 static void ath_flushrecv(struct ath_softc
*sc
)
465 if (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_EDMA
)
466 ath_rx_tasklet(sc
, 1, true);
467 ath_rx_tasklet(sc
, 1, false);
470 bool ath_stoprecv(struct ath_softc
*sc
)
472 struct ath_hw
*ah
= sc
->sc_ah
;
473 bool stopped
, reset
= false;
475 ath9k_hw_abortpcurecv(ah
);
476 ath9k_hw_setrxfilter(ah
, 0);
477 stopped
= ath9k_hw_stopdmarecv(ah
, &reset
);
481 if (sc
->sc_ah
->caps
.hw_caps
& ATH9K_HW_CAP_EDMA
)
482 ath_edma_stop_recv(sc
);
484 sc
->rx
.rxlink
= NULL
;
486 if (!(ah
->ah_flags
& AH_UNPLUGGED
) &&
487 unlikely(!stopped
)) {
488 ath_err(ath9k_hw_common(sc
->sc_ah
),
489 "Could not stop RX, we could be "
490 "confusing the DMA engine when we start RX up\n");
491 ATH_DBG_WARN_ON_ONCE(!stopped
);
493 return stopped
&& !reset
;
496 static bool ath_beacon_dtim_pending_cab(struct sk_buff
*skb
)
498 /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
499 struct ieee80211_mgmt
*mgmt
;
500 u8
*pos
, *end
, id
, elen
;
501 struct ieee80211_tim_ie
*tim
;
503 mgmt
= (struct ieee80211_mgmt
*)skb
->data
;
504 pos
= mgmt
->u
.beacon
.variable
;
505 end
= skb
->data
+ skb
->len
;
507 while (pos
+ 2 < end
) {
510 if (pos
+ elen
> end
)
513 if (id
== WLAN_EID_TIM
) {
514 if (elen
< sizeof(*tim
))
516 tim
= (struct ieee80211_tim_ie
*) pos
;
517 if (tim
->dtim_count
!= 0)
519 return tim
->bitmap_ctrl
& 0x01;
528 static void ath_rx_ps_beacon(struct ath_softc
*sc
, struct sk_buff
*skb
)
530 struct ath_common
*common
= ath9k_hw_common(sc
->sc_ah
);
532 if (skb
->len
< 24 + 8 + 2 + 2)
535 sc
->ps_flags
&= ~PS_WAIT_FOR_BEACON
;
537 if (sc
->ps_flags
& PS_BEACON_SYNC
) {
538 sc
->ps_flags
&= ~PS_BEACON_SYNC
;
540 "Reconfigure beacon timers based on synchronized timestamp\n");
541 ath9k_set_beacon(sc
);
544 if (ath_beacon_dtim_pending_cab(skb
)) {
546 * Remain awake waiting for buffered broadcast/multicast
547 * frames. If the last broadcast/multicast frame is not
548 * received properly, the next beacon frame will work as
549 * a backup trigger for returning into NETWORK SLEEP state,
550 * so we are waiting for it as well.
553 "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n");
554 sc
->ps_flags
|= PS_WAIT_FOR_CAB
| PS_WAIT_FOR_BEACON
;
558 if (sc
->ps_flags
& PS_WAIT_FOR_CAB
) {
560 * This can happen if a broadcast frame is dropped or the AP
561 * fails to send a frame indicating that all CAB frames have
564 sc
->ps_flags
&= ~PS_WAIT_FOR_CAB
;
565 ath_dbg(common
, PS
, "PS wait for CAB frames timed out\n");
569 static void ath_rx_ps(struct ath_softc
*sc
, struct sk_buff
*skb
, bool mybeacon
)
571 struct ieee80211_hdr
*hdr
;
572 struct ath_common
*common
= ath9k_hw_common(sc
->sc_ah
);
574 hdr
= (struct ieee80211_hdr
*)skb
->data
;
576 /* Process Beacon and CAB receive in PS state */
577 if (((sc
->ps_flags
& PS_WAIT_FOR_BEACON
) || ath9k_check_auto_sleep(sc
))
579 ath_rx_ps_beacon(sc
, skb
);
580 } else if ((sc
->ps_flags
& PS_WAIT_FOR_CAB
) &&
581 (ieee80211_is_data(hdr
->frame_control
) ||
582 ieee80211_is_action(hdr
->frame_control
)) &&
583 is_multicast_ether_addr(hdr
->addr1
) &&
584 !ieee80211_has_moredata(hdr
->frame_control
)) {
586 * No more broadcast/multicast frames to be received at this
589 sc
->ps_flags
&= ~(PS_WAIT_FOR_CAB
| PS_WAIT_FOR_BEACON
);
591 "All PS CAB frames received, back to sleep\n");
592 } else if ((sc
->ps_flags
& PS_WAIT_FOR_PSPOLL_DATA
) &&
593 !is_multicast_ether_addr(hdr
->addr1
) &&
594 !ieee80211_has_morefrags(hdr
->frame_control
)) {
595 sc
->ps_flags
&= ~PS_WAIT_FOR_PSPOLL_DATA
;
597 "Going back to sleep after having received PS-Poll data (0x%lx)\n",
598 sc
->ps_flags
& (PS_WAIT_FOR_BEACON
|
600 PS_WAIT_FOR_PSPOLL_DATA
|
601 PS_WAIT_FOR_TX_ACK
));
605 static bool ath_edma_get_buffers(struct ath_softc
*sc
,
606 enum ath9k_rx_qtype qtype
,
607 struct ath_rx_status
*rs
,
608 struct ath_rxbuf
**dest
)
610 struct ath_rx_edma
*rx_edma
= &sc
->rx
.rx_edma
[qtype
];
611 struct ath_hw
*ah
= sc
->sc_ah
;
612 struct ath_common
*common
= ath9k_hw_common(ah
);
614 struct ath_rxbuf
*bf
;
617 skb
= skb_peek(&rx_edma
->rx_fifo
);
621 bf
= SKB_CB_ATHBUF(skb
);
624 dma_sync_single_for_cpu(sc
->dev
, bf
->bf_buf_addr
,
625 common
->rx_bufsize
, DMA_FROM_DEVICE
);
627 ret
= ath9k_hw_process_rxdesc_edma(ah
, rs
, skb
->data
);
628 if (ret
== -EINPROGRESS
) {
629 /*let device gain the buffer again*/
630 dma_sync_single_for_device(sc
->dev
, bf
->bf_buf_addr
,
631 common
->rx_bufsize
, DMA_FROM_DEVICE
);
635 __skb_unlink(skb
, &rx_edma
->rx_fifo
);
636 if (ret
== -EINVAL
) {
637 /* corrupt descriptor, skip this one and the following one */
638 list_add_tail(&bf
->list
, &sc
->rx
.rxbuf
);
639 ath_rx_edma_buf_link(sc
, qtype
);
641 skb
= skb_peek(&rx_edma
->rx_fifo
);
643 bf
= SKB_CB_ATHBUF(skb
);
646 __skb_unlink(skb
, &rx_edma
->rx_fifo
);
647 list_add_tail(&bf
->list
, &sc
->rx
.rxbuf
);
648 ath_rx_edma_buf_link(sc
, qtype
);
658 static struct ath_rxbuf
*ath_edma_get_next_rx_buf(struct ath_softc
*sc
,
659 struct ath_rx_status
*rs
,
660 enum ath9k_rx_qtype qtype
)
662 struct ath_rxbuf
*bf
= NULL
;
664 while (ath_edma_get_buffers(sc
, qtype
, rs
, &bf
)) {
673 static struct ath_rxbuf
*ath_get_next_rx_buf(struct ath_softc
*sc
,
674 struct ath_rx_status
*rs
)
676 struct ath_hw
*ah
= sc
->sc_ah
;
677 struct ath_common
*common
= ath9k_hw_common(ah
);
679 struct ath_rxbuf
*bf
;
682 if (list_empty(&sc
->rx
.rxbuf
)) {
683 sc
->rx
.rxlink
= NULL
;
687 bf
= list_first_entry(&sc
->rx
.rxbuf
, struct ath_rxbuf
, list
);
688 if (bf
== sc
->rx
.buf_hold
)
694 * Must provide the virtual address of the current
695 * descriptor, the physical address, and the virtual
696 * address of the next descriptor in the h/w chain.
697 * This allows the HAL to look ahead to see if the
698 * hardware is done with a descriptor by checking the
699 * done bit in the following descriptor and the address
700 * of the current descriptor the DMA engine is working
701 * on. All this is necessary because of our use of
702 * a self-linked list to avoid rx overruns.
704 ret
= ath9k_hw_rxprocdesc(ah
, ds
, rs
);
705 if (ret
== -EINPROGRESS
) {
706 struct ath_rx_status trs
;
707 struct ath_rxbuf
*tbf
;
708 struct ath_desc
*tds
;
710 memset(&trs
, 0, sizeof(trs
));
711 if (list_is_last(&bf
->list
, &sc
->rx
.rxbuf
)) {
712 sc
->rx
.rxlink
= NULL
;
716 tbf
= list_entry(bf
->list
.next
, struct ath_rxbuf
, list
);
719 * On some hardware the descriptor status words could
720 * get corrupted, including the done bit. Because of
721 * this, check if the next descriptor's done bit is
724 * If the next descriptor's done bit is set, the current
725 * descriptor has been corrupted. Force s/w to discard
726 * this descriptor and continue...
730 ret
= ath9k_hw_rxprocdesc(ah
, tds
, &trs
);
731 if (ret
== -EINPROGRESS
)
735 * Re-check previous descriptor, in case it has been filled
738 ret
= ath9k_hw_rxprocdesc(ah
, ds
, rs
);
739 if (ret
== -EINPROGRESS
) {
741 * mark descriptor as zero-length and set the 'more'
742 * flag to ensure that both buffers get discarded
754 * Synchronize the DMA transfer with CPU before
755 * 1. accessing the frame
756 * 2. requeueing the same buffer to h/w
758 dma_sync_single_for_cpu(sc
->dev
, bf
->bf_buf_addr
,
765 /* Assumes you've already done the endian to CPU conversion */
766 static bool ath9k_rx_accept(struct ath_common
*common
,
767 struct ieee80211_hdr
*hdr
,
768 struct ieee80211_rx_status
*rxs
,
769 struct ath_rx_status
*rx_stats
,
772 struct ath_softc
*sc
= (struct ath_softc
*) common
->priv
;
773 bool is_mc
, is_valid_tkip
, strip_mic
, mic_error
;
774 struct ath_hw
*ah
= common
->ah
;
777 fc
= hdr
->frame_control
;
779 is_mc
= !!is_multicast_ether_addr(hdr
->addr1
);
780 is_valid_tkip
= rx_stats
->rs_keyix
!= ATH9K_RXKEYIX_INVALID
&&
781 test_bit(rx_stats
->rs_keyix
, common
->tkip_keymap
);
782 strip_mic
= is_valid_tkip
&& ieee80211_is_data(fc
) &&
783 ieee80211_has_protected(fc
) &&
784 !(rx_stats
->rs_status
&
785 (ATH9K_RXERR_DECRYPT
| ATH9K_RXERR_CRC
| ATH9K_RXERR_MIC
|
786 ATH9K_RXERR_KEYMISS
));
789 * Key miss events are only relevant for pairwise keys where the
790 * descriptor does contain a valid key index. This has been observed
791 * mostly with CCMP encryption.
793 if (rx_stats
->rs_keyix
== ATH9K_RXKEYIX_INVALID
||
794 !test_bit(rx_stats
->rs_keyix
, common
->ccmp_keymap
))
795 rx_stats
->rs_status
&= ~ATH9K_RXERR_KEYMISS
;
797 mic_error
= is_valid_tkip
&& !ieee80211_is_ctl(fc
) &&
798 !ieee80211_has_morefrags(fc
) &&
799 !(le16_to_cpu(hdr
->seq_ctrl
) & IEEE80211_SCTL_FRAG
) &&
800 (rx_stats
->rs_status
& ATH9K_RXERR_MIC
);
803 * The rx_stats->rs_status will not be set until the end of the
804 * chained descriptors so it can be ignored if rs_more is set. The
805 * rs_more will be false at the last element of the chained
808 if (rx_stats
->rs_status
!= 0) {
811 if (rx_stats
->rs_status
& ATH9K_RXERR_CRC
) {
812 rxs
->flag
|= RX_FLAG_FAILED_FCS_CRC
;
816 if ((rx_stats
->rs_status
& ATH9K_RXERR_DECRYPT
) ||
817 (!is_mc
&& (rx_stats
->rs_status
& ATH9K_RXERR_KEYMISS
))) {
818 *decrypt_error
= true;
823 * Reject error frames with the exception of
824 * decryption and MIC failures. For monitor mode,
825 * we also ignore the CRC error.
827 status_mask
= ATH9K_RXERR_DECRYPT
| ATH9K_RXERR_MIC
|
830 if (ah
->is_monitoring
&& (sc
->rx
.rxfilter
& FIF_FCSFAIL
))
831 status_mask
|= ATH9K_RXERR_CRC
;
833 if (rx_stats
->rs_status
& ~status_mask
)
838 * For unicast frames the MIC error bit can have false positives,
839 * so all MIC error reports need to be validated in software.
840 * False negatives are not common, so skip software verification
841 * if the hardware considers the MIC valid.
844 rxs
->flag
|= RX_FLAG_MMIC_STRIPPED
;
845 else if (is_mc
&& mic_error
)
846 rxs
->flag
|= RX_FLAG_MMIC_ERROR
;
851 static int ath9k_process_rate(struct ath_common
*common
,
852 struct ieee80211_hw
*hw
,
853 struct ath_rx_status
*rx_stats
,
854 struct ieee80211_rx_status
*rxs
)
856 struct ieee80211_supported_band
*sband
;
857 enum ieee80211_band band
;
859 struct ath_softc __maybe_unused
*sc
= common
->priv
;
860 struct ath_hw
*ah
= sc
->sc_ah
;
862 band
= ah
->curchan
->chan
->band
;
863 sband
= hw
->wiphy
->bands
[band
];
865 if (IS_CHAN_QUARTER_RATE(ah
->curchan
))
866 rxs
->flag
|= RX_FLAG_5MHZ
;
867 else if (IS_CHAN_HALF_RATE(ah
->curchan
))
868 rxs
->flag
|= RX_FLAG_10MHZ
;
870 if (rx_stats
->rs_rate
& 0x80) {
872 rxs
->flag
|= RX_FLAG_HT
;
873 rxs
->flag
|= rx_stats
->flag
;
874 rxs
->rate_idx
= rx_stats
->rs_rate
& 0x7f;
878 for (i
= 0; i
< sband
->n_bitrates
; i
++) {
879 if (sband
->bitrates
[i
].hw_value
== rx_stats
->rs_rate
) {
883 if (sband
->bitrates
[i
].hw_value_short
== rx_stats
->rs_rate
) {
884 rxs
->flag
|= RX_FLAG_SHORTPRE
;
891 * No valid hardware bitrate found -- we should not get here
892 * because hardware has already validated this frame as OK.
895 "unsupported hw bitrate detected 0x%02x using 1 Mbit\n",
897 RX_STAT_INC(rx_rate_err
);
901 static void ath9k_process_rssi(struct ath_common
*common
,
902 struct ieee80211_hw
*hw
,
903 struct ath_rx_status
*rx_stats
,
904 struct ieee80211_rx_status
*rxs
)
906 struct ath_softc
*sc
= hw
->priv
;
907 struct ath_hw
*ah
= common
->ah
;
909 int rssi
= rx_stats
->rs_rssi
;
913 * RSSI is not available for subframes in an A-MPDU.
915 if (rx_stats
->rs_moreaggr
) {
916 rxs
->flag
|= RX_FLAG_NO_SIGNAL_VAL
;
921 * Check if the RSSI for the last subframe in an A-MPDU
922 * or an unaggregated frame is valid.
924 if (rx_stats
->rs_rssi
== ATH9K_RSSI_BAD
) {
925 rxs
->flag
|= RX_FLAG_NO_SIGNAL_VAL
;
929 for (i
= 0, j
= 0; i
< ARRAY_SIZE(rx_stats
->rs_rssi_ctl
); i
++) {
932 if (!(ah
->rxchainmask
& BIT(i
)))
935 rssi
= rx_stats
->rs_rssi_ctl
[i
];
936 if (rssi
!= ATH9K_RSSI_BAD
) {
937 rxs
->chains
|= BIT(j
);
938 rxs
->chain_signal
[j
] = ah
->noise
+ rssi
;
944 * Update Beacon RSSI, this is used by ANI.
946 if (rx_stats
->is_mybeacon
&&
947 ((ah
->opmode
== NL80211_IFTYPE_STATION
) ||
948 (ah
->opmode
== NL80211_IFTYPE_ADHOC
))) {
949 ATH_RSSI_LPF(sc
->last_rssi
, rx_stats
->rs_rssi
);
950 last_rssi
= sc
->last_rssi
;
952 if (likely(last_rssi
!= ATH_RSSI_DUMMY_MARKER
))
953 rssi
= ATH_EP_RND(last_rssi
, ATH_RSSI_EP_MULTIPLIER
);
957 ah
->stats
.avgbrssi
= rssi
;
960 rxs
->signal
= ah
->noise
+ rx_stats
->rs_rssi
;
963 static void ath9k_process_tsf(struct ath_rx_status
*rs
,
964 struct ieee80211_rx_status
*rxs
,
967 u32 tsf_lower
= tsf
& 0xffffffff;
969 rxs
->mactime
= (tsf
& ~0xffffffffULL
) | rs
->rs_tstamp
;
970 if (rs
->rs_tstamp
> tsf_lower
&&
971 unlikely(rs
->rs_tstamp
- tsf_lower
> 0x10000000))
972 rxs
->mactime
-= 0x100000000ULL
;
974 if (rs
->rs_tstamp
< tsf_lower
&&
975 unlikely(tsf_lower
- rs
->rs_tstamp
> 0x10000000))
976 rxs
->mactime
+= 0x100000000ULL
;
980 * For Decrypt or Demic errors, we only mark packet status here and always push
981 * up the frame up to let mac80211 handle the actual error case, be it no
982 * decryption key or real decryption error. This let us keep statistics there.
984 static int ath9k_rx_skb_preprocess(struct ath_softc
*sc
,
986 struct ath_rx_status
*rx_stats
,
987 struct ieee80211_rx_status
*rx_status
,
988 bool *decrypt_error
, u64 tsf
)
990 struct ieee80211_hw
*hw
= sc
->hw
;
991 struct ath_hw
*ah
= sc
->sc_ah
;
992 struct ath_common
*common
= ath9k_hw_common(ah
);
993 struct ieee80211_hdr
*hdr
;
994 bool discard_current
= sc
->rx
.discard_next
;
997 * Discard corrupt descriptors which are marked in
998 * ath_get_next_rx_buf().
1000 if (discard_current
)
1003 sc
->rx
.discard_next
= false;
1006 * Discard zero-length packets.
1008 if (!rx_stats
->rs_datalen
) {
1009 RX_STAT_INC(rx_len_err
);
1014 * rs_status follows rs_datalen so if rs_datalen is too large
1015 * we can take a hint that hardware corrupted it, so ignore
1018 if (rx_stats
->rs_datalen
> (common
->rx_bufsize
- ah
->caps
.rx_status_len
)) {
1019 RX_STAT_INC(rx_len_err
);
1023 /* Only use status info from the last fragment */
1024 if (rx_stats
->rs_more
)
1028 * Return immediately if the RX descriptor has been marked
1029 * as corrupt based on the various error bits.
1031 * This is different from the other corrupt descriptor
1032 * condition handled above.
1034 if (rx_stats
->rs_status
& ATH9K_RXERR_CORRUPT_DESC
)
1037 hdr
= (struct ieee80211_hdr
*) (skb
->data
+ ah
->caps
.rx_status_len
);
1039 ath9k_process_tsf(rx_stats
, rx_status
, tsf
);
1040 ath_debug_stat_rx(sc
, rx_stats
);
1043 * Process PHY errors and return so that the packet
1046 if (rx_stats
->rs_status
& ATH9K_RXERR_PHY
) {
1047 ath9k_dfs_process_phyerr(sc
, hdr
, rx_stats
, rx_status
->mactime
);
1048 if (ath_process_fft(sc
, hdr
, rx_stats
, rx_status
->mactime
))
1049 RX_STAT_INC(rx_spectral
);
1055 * everything but the rate is checked here, the rate check is done
1056 * separately to avoid doing two lookups for a rate for each frame.
1058 if (!ath9k_rx_accept(common
, hdr
, rx_status
, rx_stats
, decrypt_error
))
1061 if (ath_is_mybeacon(common
, hdr
)) {
1062 RX_STAT_INC(rx_beacons
);
1063 rx_stats
->is_mybeacon
= true;
1067 * This shouldn't happen, but have a safety check anyway.
1069 if (WARN_ON(!ah
->curchan
))
1072 if (ath9k_process_rate(common
, hw
, rx_stats
, rx_status
))
1075 ath9k_process_rssi(common
, hw
, rx_stats
, rx_status
);
1077 rx_status
->band
= ah
->curchan
->chan
->band
;
1078 rx_status
->freq
= ah
->curchan
->chan
->center_freq
;
1079 rx_status
->antenna
= rx_stats
->rs_antenna
;
1080 rx_status
->flag
|= RX_FLAG_MACTIME_END
;
1082 #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1083 if (ieee80211_is_data_present(hdr
->frame_control
) &&
1084 !ieee80211_is_qos_nullfunc(hdr
->frame_control
))
1091 sc
->rx
.discard_next
= rx_stats
->rs_more
;
1095 static void ath9k_rx_skb_postprocess(struct ath_common
*common
,
1096 struct sk_buff
*skb
,
1097 struct ath_rx_status
*rx_stats
,
1098 struct ieee80211_rx_status
*rxs
,
1101 struct ath_hw
*ah
= common
->ah
;
1102 struct ieee80211_hdr
*hdr
;
1103 int hdrlen
, padpos
, padsize
;
1107 /* see if any padding is done by the hw and remove it */
1108 hdr
= (struct ieee80211_hdr
*) skb
->data
;
1109 hdrlen
= ieee80211_get_hdrlen_from_skb(skb
);
1110 fc
= hdr
->frame_control
;
1111 padpos
= ieee80211_hdrlen(fc
);
1113 /* The MAC header is padded to have 32-bit boundary if the
1114 * packet payload is non-zero. The general calculation for
1115 * padsize would take into account odd header lengths:
1116 * padsize = (4 - padpos % 4) % 4; However, since only
1117 * even-length headers are used, padding can only be 0 or 2
1118 * bytes and we can optimize this a bit. In addition, we must
1119 * not try to remove padding from short control frames that do
1120 * not have payload. */
1121 padsize
= padpos
& 3;
1122 if (padsize
&& skb
->len
>=padpos
+padsize
+FCS_LEN
) {
1123 memmove(skb
->data
+ padsize
, skb
->data
, padpos
);
1124 skb_pull(skb
, padsize
);
1127 keyix
= rx_stats
->rs_keyix
;
1129 if (!(keyix
== ATH9K_RXKEYIX_INVALID
) && !decrypt_error
&&
1130 ieee80211_has_protected(fc
)) {
1131 rxs
->flag
|= RX_FLAG_DECRYPTED
;
1132 } else if (ieee80211_has_protected(fc
)
1133 && !decrypt_error
&& skb
->len
>= hdrlen
+ 4) {
1134 keyix
= skb
->data
[hdrlen
+ 3] >> 6;
1136 if (test_bit(keyix
, common
->keymap
))
1137 rxs
->flag
|= RX_FLAG_DECRYPTED
;
1139 if (ah
->sw_mgmt_crypto
&&
1140 (rxs
->flag
& RX_FLAG_DECRYPTED
) &&
1141 ieee80211_is_mgmt(fc
))
1142 /* Use software decrypt for management frames. */
1143 rxs
->flag
&= ~RX_FLAG_DECRYPTED
;
1147 * Run the LNA combining algorithm only in these cases:
1149 * Standalone WLAN cards with both LNA/Antenna diversity
1150 * enabled in the EEPROM.
1152 * WLAN+BT cards which are in the supported card list
1153 * in ath_pci_id_table and the user has loaded the
1154 * driver with "bt_ant_diversity" set to true.
1156 static void ath9k_antenna_check(struct ath_softc
*sc
,
1157 struct ath_rx_status
*rs
)
1159 struct ath_hw
*ah
= sc
->sc_ah
;
1160 struct ath9k_hw_capabilities
*pCap
= &ah
->caps
;
1161 struct ath_common
*common
= ath9k_hw_common(ah
);
1163 if (!(ah
->caps
.hw_caps
& ATH9K_HW_CAP_ANT_DIV_COMB
))
1167 * Change the default rx antenna if rx diversity
1168 * chooses the other antenna 3 times in a row.
1170 if (sc
->rx
.defant
!= rs
->rs_antenna
) {
1171 if (++sc
->rx
.rxotherant
>= 3)
1172 ath_setdefantenna(sc
, rs
->rs_antenna
);
1174 sc
->rx
.rxotherant
= 0;
1177 if (pCap
->hw_caps
& ATH9K_HW_CAP_BT_ANT_DIV
) {
1178 if (common
->bt_ant_diversity
)
1179 ath_ant_comb_scan(sc
, rs
);
1181 ath_ant_comb_scan(sc
, rs
);
1185 static void ath9k_apply_ampdu_details(struct ath_softc
*sc
,
1186 struct ath_rx_status
*rs
, struct ieee80211_rx_status
*rxs
)
1188 if (rs
->rs_isaggr
) {
1189 rxs
->flag
|= RX_FLAG_AMPDU_DETAILS
| RX_FLAG_AMPDU_LAST_KNOWN
;
1191 rxs
->ampdu_reference
= sc
->rx
.ampdu_ref
;
1193 if (!rs
->rs_moreaggr
) {
1194 rxs
->flag
|= RX_FLAG_AMPDU_IS_LAST
;
1198 if (rs
->rs_flags
& ATH9K_RX_DELIM_CRC_PRE
)
1199 rxs
->flag
|= RX_FLAG_AMPDU_DELIM_CRC_ERROR
;
1203 int ath_rx_tasklet(struct ath_softc
*sc
, int flush
, bool hp
)
1205 struct ath_rxbuf
*bf
;
1206 struct sk_buff
*skb
= NULL
, *requeue_skb
, *hdr_skb
;
1207 struct ieee80211_rx_status
*rxs
;
1208 struct ath_hw
*ah
= sc
->sc_ah
;
1209 struct ath_common
*common
= ath9k_hw_common(ah
);
1210 struct ieee80211_hw
*hw
= sc
->hw
;
1212 struct ath_rx_status rs
;
1213 enum ath9k_rx_qtype qtype
;
1214 bool edma
= !!(ah
->caps
.hw_caps
& ATH9K_HW_CAP_EDMA
);
1217 unsigned long flags
;
1218 dma_addr_t new_buf_addr
;
1221 dma_type
= DMA_BIDIRECTIONAL
;
1223 dma_type
= DMA_FROM_DEVICE
;
1225 qtype
= hp
? ATH9K_RX_QUEUE_HP
: ATH9K_RX_QUEUE_LP
;
1227 tsf
= ath9k_hw_gettsf64(ah
);
1230 bool decrypt_error
= false;
1232 memset(&rs
, 0, sizeof(rs
));
1234 bf
= ath_edma_get_next_rx_buf(sc
, &rs
, qtype
);
1236 bf
= ath_get_next_rx_buf(sc
, &rs
);
1246 * Take frame header from the first fragment and RX status from
1250 hdr_skb
= sc
->rx
.frag
;
1254 rxs
= IEEE80211_SKB_RXCB(hdr_skb
);
1255 memset(rxs
, 0, sizeof(struct ieee80211_rx_status
));
1257 retval
= ath9k_rx_skb_preprocess(sc
, hdr_skb
, &rs
, rxs
,
1258 &decrypt_error
, tsf
);
1260 goto requeue_drop_frag
;
1262 /* Ensure we always have an skb to requeue once we are done
1263 * processing the current buffer's skb */
1264 requeue_skb
= ath_rxbuf_alloc(common
, common
->rx_bufsize
, GFP_ATOMIC
);
1266 /* If there is no memory we ignore the current RX'd frame,
1267 * tell hardware it can give us a new frame using the old
1268 * skb and put it at the tail of the sc->rx.rxbuf list for
1271 RX_STAT_INC(rx_oom_err
);
1272 goto requeue_drop_frag
;
1275 /* We will now give hardware our shiny new allocated skb */
1276 new_buf_addr
= dma_map_single(sc
->dev
, requeue_skb
->data
,
1277 common
->rx_bufsize
, dma_type
);
1278 if (unlikely(dma_mapping_error(sc
->dev
, new_buf_addr
))) {
1279 dev_kfree_skb_any(requeue_skb
);
1280 goto requeue_drop_frag
;
1283 /* Unmap the frame */
1284 dma_unmap_single(sc
->dev
, bf
->bf_buf_addr
,
1285 common
->rx_bufsize
, dma_type
);
1287 bf
->bf_mpdu
= requeue_skb
;
1288 bf
->bf_buf_addr
= new_buf_addr
;
1290 skb_put(skb
, rs
.rs_datalen
+ ah
->caps
.rx_status_len
);
1291 if (ah
->caps
.rx_status_len
)
1292 skb_pull(skb
, ah
->caps
.rx_status_len
);
1295 ath9k_rx_skb_postprocess(common
, hdr_skb
, &rs
,
1296 rxs
, decrypt_error
);
1299 RX_STAT_INC(rx_frags
);
1301 * rs_more indicates chained descriptors which can be
1302 * used to link buffers together for a sort of
1303 * scatter-gather operation.
1306 /* too many fragments - cannot handle frame */
1307 dev_kfree_skb_any(sc
->rx
.frag
);
1308 dev_kfree_skb_any(skb
);
1309 RX_STAT_INC(rx_too_many_frags_err
);
1317 int space
= skb
->len
- skb_tailroom(hdr_skb
);
1319 if (pskb_expand_head(hdr_skb
, 0, space
, GFP_ATOMIC
) < 0) {
1321 RX_STAT_INC(rx_oom_err
);
1322 goto requeue_drop_frag
;
1327 skb_copy_from_linear_data(skb
, skb_put(hdr_skb
, skb
->len
),
1329 dev_kfree_skb_any(skb
);
1333 if (rxs
->flag
& RX_FLAG_MMIC_STRIPPED
)
1334 skb_trim(skb
, skb
->len
- 8);
1336 spin_lock_irqsave(&sc
->sc_pm_lock
, flags
);
1337 if ((sc
->ps_flags
& (PS_WAIT_FOR_BEACON
|
1339 PS_WAIT_FOR_PSPOLL_DATA
)) ||
1340 ath9k_check_auto_sleep(sc
))
1341 ath_rx_ps(sc
, skb
, rs
.is_mybeacon
);
1342 spin_unlock_irqrestore(&sc
->sc_pm_lock
, flags
);
1344 ath9k_antenna_check(sc
, &rs
);
1345 ath9k_apply_ampdu_details(sc
, &rs
, rxs
);
1346 ath_debug_rate_stats(sc
, &rs
, skb
);
1348 ieee80211_rx(hw
, skb
);
1352 dev_kfree_skb_any(sc
->rx
.frag
);
1356 list_add_tail(&bf
->list
, &sc
->rx
.rxbuf
);
1361 ath_rx_edma_buf_link(sc
, qtype
);
1363 ath_rx_buf_relink(sc
, bf
);
1368 if (!(ah
->imask
& ATH9K_INT_RXEOL
)) {
1369 ah
->imask
|= (ATH9K_INT_RXEOL
| ATH9K_INT_RXORN
);
1370 ath9k_hw_set_interrupts(ah
);