1 * Synopsys DWC Ethernet QoS IP version 4.10 driver (GMAC)
3 This binding is deprecated, but it continues to be supported, but new
4 features should be preferably added to the stmmac binding document.
6 This binding supports the Synopsys Designware Ethernet QoS (Quality Of Service)
7 IP block. The IP supports multiple options for bus type, clocking and reset
8 structure, and feature list. Consequently, a number of properties and list
9 entries in properties are marked as optional, or only required in specific HW
14 - "axis,artpec6-eqos", "snps,dwc-qos-ethernet-4.10"
15 Represents the IP core when integrated into the Axis ARTPEC-6 SoC.
16 - "nvidia,tegra186-eqos", "snps,dwc-qos-ethernet-4.10"
17 Represents the IP core when integrated into the NVIDIA Tegra186 SoC.
18 - "snps,dwc-qos-ethernet-4.10"
19 This combination is deprecated. It should be treated as equivalent to
20 "axis,artpec6-eqos", "snps,dwc-qos-ethernet-4.10". It is supported to be
21 compatible with earlier revisions of this binding.
22 - reg: Address and length of the register set for the device
23 - clocks: Phandle and clock specifiers for each entry in clock-names, in the
24 same order. See ../clock/clock-bindings.txt.
25 - clock-names: May contain any/all of the following depending on the IP
26 configuration, in any order:
28 The EQOS transmit path clock. The HW signal name is clk_tx_i.
29 In some configurations (e.g. GMII/RGMII), this clock also drives the PHY TX
30 path. In other configurations, other clocks (such as tx_125, rmii) may
31 drive the PHY TX path.
33 The EQOS receive path clock. The HW signal name is clk_rx_i.
34 In some configurations (e.g. GMII/RGMII), this clock is derived from the
35 PHY's RX clock output. In other configurations, other clocks (such as
36 rx_125, rmii) may drive the EQOS RX path.
37 In cases where the PHY clock is directly fed into the EQOS receive path
38 without intervening logic, the DT need not represent this clock, since it
39 is assumed to be fully under the control of the PHY device/driver. In
40 cases where SoC integration adds additional logic to this path, such as a
41 SW-controlled clock gate, this clock should be represented in DT.
43 The CPU/slave-bus (CSR) interface clock. This applies to any bus type;
44 APB, AHB, AXI, etc. The HW signal name is hclk_i (AHB) or clk_csr_i (other
47 The master bus interface clock. Only required in configurations that use a
48 separate clock for the master and slave bus interfaces. The HW signal name
49 is hclk_i (AHB) or aclk_i (AXI).
51 The PTP reference clock. The HW signal name is clk_ptp_ref_i.
53 This clock is deprecated and should not be used by new compatible values.
54 It is equivalent to "tx".
56 This clock is deprecated and should not be used by new compatible values.
57 It is equivalent to "slave_bus".
59 Note: Support for additional IP configurations may require adding the
60 following clocks to this list in the future: clk_rx_125_i, clk_tx_125_i,
61 clk_pmarx_0_i, clk_pmarx1_i, clk_rmii_i, clk_revmii_rx_i, clk_revmii_tx_i.
62 Configurations exist where multiple similar clocks are used at once, e.g. all
63 of clk_rx_125_i, clk_pmarx_0_i, clk_pmarx1_i. For this reason it is best to
64 extend the binding with a separate clock-names entry for each of those RX
65 clocks, rather than repurposing the existing "rx" clock-names entry as a
66 generic/logical clock in a similar fashion to "master_bus" and "slave_bus".
67 This will allow easy support for configurations that support multiple PHY
68 interfaces using a mux, and hence need to have explicit control over
71 The following compatible values require the following set of clocks:
72 - "nvidia,tegra186-eqos", "snps,dwc-qos-ethernet-4.10":
78 - "axis,artpec6-eqos", "snps,dwc-qos-ethernet-4.10":
83 - "snps,dwc-qos-ethernet-4.10" (deprecated):
86 - interrupts: Should contain the core's combined interrupt signal
87 - phy-mode: See ethernet.txt file in the same directory
88 - resets: Phandle and reset specifiers for each entry in reset-names, in the
89 same order. See ../reset/reset.txt.
90 - reset-names: May contain any/all of the following depending on the IP
91 configuration, in any order:
92 - "eqos". The reset to the entire module. The HW signal name is hreset_n
93 (AHB) or aresetn_i (AXI).
95 The following compatible values require the following set of resets:
96 (the reset properties may be omitted if empty)
97 - "nvidia,tegra186-eqos", "snps,dwc-qos-ethernet-4.10":
99 - "axis,artpec6-eqos", "snps,dwc-qos-ethernet-4.10":
101 - "snps,dwc-qos-ethernet-4.10" (deprecated):
105 - dma-coherent: Present if dma operations are coherent
106 - phy-reset-gpios: Phandle and specifier for any GPIO used to reset the PHY.
107 See ../gpio/gpio.txt.
108 - snps,en-lpi: If present it enables use of the AXI low-power interface
109 - snps,write-requests: Number of write requests that the AXI port can issue.
110 It depends on the SoC configuration.
111 - snps,read-requests: Number of read requests that the AXI port can issue.
112 It depends on the SoC configuration.
113 - snps,burst-map: Bitmap of allowed AXI burst lengts, with the LSB
114 representing 4, then 8 etc.
115 - snps,txpbl: DMA Programmable burst length for the TX DMA
116 - snps,rxpbl: DMA Programmable burst length for the RX DMA
117 - snps,en-tx-lpi-clockgating: Enable gating of the MAC TX clock during
119 - phy-handle: See ethernet.txt file in the same directory
120 - mdio device tree subnode: When the GMAC has a phy connected to its local
121 mdio, there must be device tree subnode with the following
123 - compatible: Must be "snps,dwc-qos-ethernet-mdio".
124 - #address-cells: Must be <1>.
125 - #size-cells: Must be <0>.
127 For each phy on the mdio bus, there must be a node with the following
130 - reg: phy id used to communicate to phy.
131 - device_type: Must be "ethernet-phy".
132 - fixed-mode device tree subnode: see fixed-link.txt in the same directory
134 The MAC address will be determined using the optional properties
135 defined in ethernet.txt.
139 clock-names = "phy_ref_clk", "apb_pclk";
140 clocks = <&clkc 17>, <&clkc 15>;
141 compatible = "snps,dwc-qos-ethernet-4.10";
142 interrupt-parent = <&intc>;
143 interrupts = <0x0 0x1e 0x4>;
144 reg = <0x40010000 0x4000>;
145 phy-handle = <&phy2>;
147 phy-reset-gpios = <&gpioctlr 43 GPIO_ACTIVE_LOW>;
149 snps,en-tx-lpi-clockgating;
151 snps,write-requests = <2>;
152 snps,read-requests = <16>;
153 snps,burst-map = <0x7>;
160 #address-cells = <0x1>;
163 compatible = "ethernet-phy-ieee802.3-c22";
164 device_type = "ethernet-phy";