1 .. SPDX-License-Identifier: GPL-2.0
3 ===============================================================
4 Configurable sysfs parameters for the x86-64 machine check code
5 ===============================================================
7 Machine checks report internal hardware error conditions detected
8 by the CPU. Uncorrected errors typically cause a machine check
9 (often with panic), corrected ones cause a machine check log entry.
11 Machine checks are organized in banks (normally associated with
12 a hardware subsystem) and subevents in a bank. The exact meaning
13 of the banks and subevent is CPU specific.
15 mcelog knows how to decode them.
17 When you see the "Machine check errors logged" message in the system
18 log then mcelog should run to collect and decode machine check entries
19 from /dev/mcelog. Normally mcelog should be run regularly from a cronjob.
21 Each CPU has a directory in /sys/devices/system/machinecheck/machinecheckN
24 The directory contains some configurable entries:
29 64bit Hex bitmask enabling/disabling specific subevents for bank N
30 When a bit in the bitmask is zero then the respective
31 subevent will not be reported.
32 By default all events are enabled.
33 Note that BIOS maintain another mask to disable specific events
34 per bank. This is not visible here
36 The following entries appear for each CPU, but they are truly shared
40 How often to poll for corrected machine check errors, in seconds
41 (Note output is hexadecimal). Default 5 minutes. When the poller
42 finds MCEs it triggers an exponential speedup (poll more often) on
43 the polling interval. When the poller stops finding MCEs, it
44 triggers an exponential backoff (poll less often) on the polling
45 interval. The check_interval variable is both the initial and
46 maximum polling interval. 0 means no polling for corrected machine
47 check errors (but some corrected errors might be still reported
51 Tolerance level. When a machine check exception occurs for a non
52 corrected machine check the kernel can take different actions.
53 Since machine check exceptions can happen any time it is sometimes
54 risky for the kernel to kill a process because it defies
55 normal kernel locking rules. The tolerance level configures
56 how hard the kernel tries to recover even at some risk of
57 deadlock. Higher tolerant values trade potentially better uptime
58 with the risk of a crash or even corruption (for tolerant >= 3).
60 0: always panic on uncorrected errors, log corrected errors
61 1: panic or SIGBUS on uncorrected errors, log corrected errors
62 2: SIGBUS or log uncorrected errors, log corrected errors
63 3: never panic or SIGBUS, log all errors (for testing only)
67 Note this only makes a difference if the CPU allows recovery
68 from a machine check exception. Current x86 CPUs generally do not.
71 Program to run when a machine check event is detected.
72 This is an alternative to running mcelog regularly from cron
73 and allows to detect events faster.
75 How long to wait for the other CPUs to machine check too on a
76 exception. 0 to disable waiting for other CPUs.
79 TBD document entries for AMD threshold interrupt configuration
81 For more details about the x86 machine check architecture
82 see the Intel and AMD architecture manuals from their developer websites.
84 For more details about the architecture
85 see http://one.firstfloor.org/~andi/mce.pdf