1 // SPDX-License-Identifier: GPL-2.0-only
3 * Atheros AR71XX/AR724X/AR913X specific setup
5 * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
6 * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
7 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
9 * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
12 #include <linux/kernel.h>
13 #include <linux/init.h>
15 #include <linux/memblock.h>
16 #include <linux/err.h>
17 #include <linux/clk.h>
18 #include <linux/of_clk.h>
19 #include <linux/of_fdt.h>
20 #include <linux/irqchip.h>
22 #include <asm/bootinfo.h>
24 #include <asm/time.h> /* for mips_hpt_frequency */
25 #include <asm/reboot.h> /* for _machine_{restart,halt} */
27 #include <asm/fw/fw.h>
29 #include <asm/mach-ath79/ath79.h>
30 #include <asm/mach-ath79/ar71xx_regs.h>
33 #define ATH79_SYS_TYPE_LEN 64
35 static char ath79_sys_type
[ATH79_SYS_TYPE_LEN
];
37 static void ath79_restart(char *command
)
40 ath79_device_reset_set(AR71XX_RESET_FULL_CHIP
);
46 static void ath79_halt(void)
52 static void __init
ath79_detect_sys_type(void)
61 id
= ath79_reset_rr(AR71XX_RESET_REG_REV_ID
);
62 major
= id
& REV_ID_MAJOR_MASK
;
65 case REV_ID_MAJOR_AR71XX
:
66 minor
= id
& AR71XX_REV_ID_MINOR_MASK
;
67 rev
= id
>> AR71XX_REV_ID_REVISION_SHIFT
;
68 rev
&= AR71XX_REV_ID_REVISION_MASK
;
70 case AR71XX_REV_ID_MINOR_AR7130
:
71 ath79_soc
= ATH79_SOC_AR7130
;
75 case AR71XX_REV_ID_MINOR_AR7141
:
76 ath79_soc
= ATH79_SOC_AR7141
;
80 case AR71XX_REV_ID_MINOR_AR7161
:
81 ath79_soc
= ATH79_SOC_AR7161
;
87 case REV_ID_MAJOR_AR7240
:
88 ath79_soc
= ATH79_SOC_AR7240
;
90 rev
= id
& AR724X_REV_ID_REVISION_MASK
;
93 case REV_ID_MAJOR_AR7241
:
94 ath79_soc
= ATH79_SOC_AR7241
;
96 rev
= id
& AR724X_REV_ID_REVISION_MASK
;
99 case REV_ID_MAJOR_AR7242
:
100 ath79_soc
= ATH79_SOC_AR7242
;
102 rev
= id
& AR724X_REV_ID_REVISION_MASK
;
105 case REV_ID_MAJOR_AR913X
:
106 minor
= id
& AR913X_REV_ID_MINOR_MASK
;
107 rev
= id
>> AR913X_REV_ID_REVISION_SHIFT
;
108 rev
&= AR913X_REV_ID_REVISION_MASK
;
110 case AR913X_REV_ID_MINOR_AR9130
:
111 ath79_soc
= ATH79_SOC_AR9130
;
115 case AR913X_REV_ID_MINOR_AR9132
:
116 ath79_soc
= ATH79_SOC_AR9132
;
122 case REV_ID_MAJOR_AR9330
:
123 ath79_soc
= ATH79_SOC_AR9330
;
125 rev
= id
& AR933X_REV_ID_REVISION_MASK
;
128 case REV_ID_MAJOR_AR9331
:
129 ath79_soc
= ATH79_SOC_AR9331
;
131 rev
= id
& AR933X_REV_ID_REVISION_MASK
;
134 case REV_ID_MAJOR_AR9341
:
135 ath79_soc
= ATH79_SOC_AR9341
;
137 rev
= id
& AR934X_REV_ID_REVISION_MASK
;
140 case REV_ID_MAJOR_AR9342
:
141 ath79_soc
= ATH79_SOC_AR9342
;
143 rev
= id
& AR934X_REV_ID_REVISION_MASK
;
146 case REV_ID_MAJOR_AR9344
:
147 ath79_soc
= ATH79_SOC_AR9344
;
149 rev
= id
& AR934X_REV_ID_REVISION_MASK
;
152 case REV_ID_MAJOR_QCA9533_V2
:
156 case REV_ID_MAJOR_QCA9533
:
157 ath79_soc
= ATH79_SOC_QCA9533
;
159 rev
= id
& QCA953X_REV_ID_REVISION_MASK
;
162 case REV_ID_MAJOR_QCA9556
:
163 ath79_soc
= ATH79_SOC_QCA9556
;
165 rev
= id
& QCA955X_REV_ID_REVISION_MASK
;
168 case REV_ID_MAJOR_QCA9558
:
169 ath79_soc
= ATH79_SOC_QCA9558
;
171 rev
= id
& QCA955X_REV_ID_REVISION_MASK
;
174 case REV_ID_MAJOR_QCA956X
:
175 ath79_soc
= ATH79_SOC_QCA956X
;
177 rev
= id
& QCA956X_REV_ID_REVISION_MASK
;
180 case REV_ID_MAJOR_TP9343
:
181 ath79_soc
= ATH79_SOC_TP9343
;
183 rev
= id
& QCA956X_REV_ID_REVISION_MASK
;
187 panic("ath79: unknown SoC, id:0x%08x", id
);
193 if (soc_is_qca953x() || soc_is_qca955x() || soc_is_qca956x())
194 sprintf(ath79_sys_type
, "Qualcomm Atheros QCA%s ver %u rev %u",
196 else if (soc_is_tp9343())
197 sprintf(ath79_sys_type
, "Qualcomm Atheros TP%s rev %u",
200 sprintf(ath79_sys_type
, "Atheros AR%s rev %u", chip
, rev
);
201 pr_info("SoC: %s\n", ath79_sys_type
);
204 const char *get_system_type(void)
206 return ath79_sys_type
;
209 unsigned int get_c0_compare_int(void)
211 return CP0_LEGACY_COMPARE_IRQ
;
214 void __init
plat_mem_setup(void)
216 unsigned long fdt_start
;
218 set_io_port_base(KSEG1
);
220 /* Get the position of the FDT passed by the bootloader */
221 fdt_start
= fw_getenvl("fdt_start");
223 __dt_setup_arch((void *)KSEG0ADDR(fdt_start
));
224 else if (fw_passed_dtb
)
225 __dt_setup_arch((void *)KSEG0ADDR(fw_passed_dtb
));
227 ath79_reset_base
= ioremap(AR71XX_RESET_BASE
,
229 ath79_pll_base
= ioremap(AR71XX_PLL_BASE
,
231 ath79_detect_sys_type();
232 ath79_ddr_ctrl_init();
234 detect_memory_region(0, ATH79_MEM_SIZE_MIN
, ATH79_MEM_SIZE_MAX
);
236 _machine_restart
= ath79_restart
;
237 _machine_halt
= ath79_halt
;
238 pm_power_off
= ath79_halt
;
241 void __init
plat_time_init(void)
243 struct device_node
*np
;
245 unsigned long cpu_clk_rate
;
249 np
= of_get_cpu_node(0, NULL
);
251 pr_err("Failed to get CPU node\n");
255 clk
= of_clk_get(np
, 0);
257 pr_err("Failed to get CPU clock: %ld\n", PTR_ERR(clk
));
261 cpu_clk_rate
= clk_get_rate(clk
);
263 pr_info("CPU clock: %lu.%03lu MHz\n",
264 cpu_clk_rate
/ 1000000, (cpu_clk_rate
/ 1000) % 1000);
266 mips_hpt_frequency
= cpu_clk_rate
/ 2;
271 void __init
arch_init_irq(void)
276 void __init
device_tree_init(void)
278 unflatten_and_copy_device_tree();