1 // SPDX-License-Identifier: GPL-2.0
3 * PPC Huge TLB Page Support for Book3E MMU
5 * Copyright (C) 2009 David Gibson, IBM Corporation.
6 * Copyright (C) 2011 Becky Bruce, Freescale Semiconductor
10 #include <linux/hugetlb.h>
17 static inline int tlb1_next(void)
19 struct paca_struct
*paca
= get_paca();
20 struct tlb_core_data
*tcd
;
24 this = tcd
->esel_next
;
27 if (next
>= tcd
->esel_max
)
28 next
= tcd
->esel_first
;
30 tcd
->esel_next
= next
;
34 static inline void book3e_tlb_lock(void)
36 struct paca_struct
*paca
= get_paca();
38 int token
= smp_processor_id() + 1;
41 * Besides being unnecessary in the absence of SMT, this
42 * check prevents trying to do lbarx/stbcx. on e5500 which
43 * doesn't implement either feature.
45 if (!cpu_has_feature(CPU_FTR_SMT
))
48 asm volatile("1: lbarx %0, 0, %1;"
60 : "r" (&paca
->tcd_ptr
->lock
), "r" (token
)
64 static inline void book3e_tlb_unlock(void)
66 struct paca_struct
*paca
= get_paca();
68 if (!cpu_has_feature(CPU_FTR_SMT
))
72 paca
->tcd_ptr
->lock
= 0;
75 static inline int tlb1_next(void)
79 ncams
= mfspr(SPRN_TLB1CFG
) & TLBnCFG_N_ENTRY
;
81 index
= this_cpu_read(next_tlbcam_idx
);
83 /* Just round-robin the entries and wrap when we hit the end */
84 if (unlikely(index
== ncams
- 1))
85 __this_cpu_write(next_tlbcam_idx
, tlbcam_index
);
87 __this_cpu_inc(next_tlbcam_idx
);
92 static inline void book3e_tlb_lock(void)
96 static inline void book3e_tlb_unlock(void)
101 static inline int book3e_tlb_exists(unsigned long ea
, unsigned long pid
)
105 mtspr(SPRN_MAS6
, pid
<< 16);
106 if (mmu_has_feature(MMU_FTR_USE_TLBRSRV
)) {
113 : "=&r"(found
) : "r"(ea
));
119 : "=&r"(found
) : "r"(ea
));
126 book3e_hugetlb_preload(struct vm_area_struct
*vma
, unsigned long ea
, pte_t pte
)
128 unsigned long mas1
, mas2
;
130 unsigned long psize
, tsize
, shift
;
132 struct mm_struct
*mm
;
135 if (unlikely(is_kernel_addr(ea
)))
140 psize
= vma_mmu_pagesize(vma
);
141 shift
= __ilog2(psize
);
144 * We can't be interrupted while we're setting up the MAS
145 * regusters or after we've confirmed that no tlb exists.
147 local_irq_save(flags
);
151 if (unlikely(book3e_tlb_exists(ea
, mm
->context
.id
))) {
153 local_irq_restore(flags
);
157 /* We have to use the CAM(TLB1) on FSL parts for hugepages */
159 mtspr(SPRN_MAS0
, MAS0_ESEL(index
) | MAS0_TLBSEL(1));
161 mas1
= MAS1_VALID
| MAS1_TID(mm
->context
.id
) | MAS1_TSIZE(tsize
);
162 mas2
= ea
& ~((1UL << shift
) - 1);
163 mas2
|= (pte_val(pte
) >> PTE_WIMGE_SHIFT
) & MAS2_WIMGE_MASK
;
164 mas7_3
= (u64
)pte_pfn(pte
) << PAGE_SHIFT
;
165 mas7_3
|= (pte_val(pte
) >> PTE_BAP_SHIFT
) & MAS3_BAP_MASK
;
167 mas7_3
&= ~(MAS3_SW
|MAS3_UW
);
169 mtspr(SPRN_MAS1
, mas1
);
170 mtspr(SPRN_MAS2
, mas2
);
172 if (mmu_has_feature(MMU_FTR_USE_PAIRED_MAS
)) {
173 mtspr(SPRN_MAS7_MAS3
, mas7_3
);
175 if (mmu_has_feature(MMU_FTR_BIG_PHYS
))
176 mtspr(SPRN_MAS7
, upper_32_bits(mas7_3
));
177 mtspr(SPRN_MAS3
, lower_32_bits(mas7_3
));
180 asm volatile ("tlbwe");
183 local_irq_restore(flags
);
187 * This is called at the end of handling a user page fault, when the
188 * fault has been handled by updating a PTE in the linux page tables.
190 * This must always be called with the pte lock held.
192 void update_mmu_cache(struct vm_area_struct
*vma
, unsigned long address
, pte_t
*ptep
)
194 if (is_vm_hugetlb_page(vma
))
195 book3e_hugetlb_preload(vma
, address
, *ptep
);
198 void flush_hugetlb_page(struct vm_area_struct
*vma
, unsigned long vmaddr
)
200 struct hstate
*hstate
= hstate_file(vma
->vm_file
);
201 unsigned long tsize
= huge_page_shift(hstate
) - 10;
203 __flush_tlb_page(vma
->vm_mm
, vmaddr
, tsize
, 0);