1 // SPDX-License-Identifier: GPL-2.0
3 * Device Tree Source for the SH-Mobile AG5 (R8A73A00/SH73A0) SoC
5 * Copyright (C) 2012 Renesas Solutions Corp.
8 #include <dt-bindings/clock/sh73a0-clock.h>
9 #include <dt-bindings/interrupt-controller/arm-gic.h>
10 #include <dt-bindings/interrupt-controller/irq.h>
13 compatible = "renesas,sh73a0";
14 interrupt-parent = <&gic>;
24 compatible = "arm,cortex-a9";
26 clock-frequency = <1196000000>;
27 clocks = <&cpg_clocks SH73A0_CLK_Z>;
28 power-domains = <&pd_a2sl>;
29 next-level-cache = <&L2>;
33 compatible = "arm,cortex-a9";
35 clock-frequency = <1196000000>;
36 clocks = <&cpg_clocks SH73A0_CLK_Z>;
37 power-domains = <&pd_a2sl>;
38 next-level-cache = <&L2>;
43 compatible = "arm,cortex-a9-global-timer";
44 reg = <0xf0000200 0x100>;
45 interrupts = <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_EDGE_RISING)>;
46 clocks = <&periph_clk>;
50 compatible = "arm,cortex-a9-twd-timer";
51 reg = <0xf0000600 0x20>;
52 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_EDGE_RISING)>;
53 clocks = <&periph_clk>;
56 gic: interrupt-controller@f0001000 {
57 compatible = "arm,cortex-a9-gic";
58 #interrupt-cells = <3>;
60 reg = <0xf0001000 0x1000>,
64 L2: cache-controller@f0100000 {
65 compatible = "arm,pl310-cache";
66 reg = <0xf0100000 0x1000>;
67 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
68 power-domains = <&pd_a3sm>;
69 arm,data-latency = <3 3 3>;
70 arm,tag-latency = <2 2 2>;
76 sbsc2: memory-controller@fb400000 {
77 compatible = "renesas,sbsc-sh73a0";
78 reg = <0xfb400000 0x400>;
79 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
80 <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
81 interrupt-names = "sec", "temp";
82 power-domains = <&pd_a4bc1>;
85 sbsc1: memory-controller@fe400000 {
86 compatible = "renesas,sbsc-sh73a0";
87 reg = <0xfe400000 0x400>;
88 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
89 <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
90 interrupt-names = "sec", "temp";
91 power-domains = <&pd_a4bc0>;
95 compatible = "arm,cortex-a9-pmu";
96 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
97 <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
98 interrupt-affinity = <&cpu0>, <&cpu1>;
101 cmt1: timer@e6138000 {
102 compatible = "renesas,sh73a0-cmt1";
103 reg = <0xe6138000 0x200>;
104 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
105 clocks = <&mstp3_clks SH73A0_CLK_CMT1>;
107 power-domains = <&pd_c5>;
111 irqpin0: interrupt-controller@e6900000 {
112 compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
113 #interrupt-cells = <2>;
114 interrupt-controller;
115 reg = <0xe6900000 4>,
120 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
121 <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
122 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
123 <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
124 <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
125 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
126 <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
127 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
128 clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
129 power-domains = <&pd_a4s>;
133 irqpin1: interrupt-controller@e6900004 {
134 compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
135 #interrupt-cells = <2>;
136 interrupt-controller;
137 reg = <0xe6900004 4>,
142 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
143 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
144 <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
145 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
146 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
147 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
148 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
149 <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
150 clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
151 power-domains = <&pd_a4s>;
155 irqpin2: interrupt-controller@e6900008 {
156 compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
157 #interrupt-cells = <2>;
158 interrupt-controller;
159 reg = <0xe6900008 4>,
164 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
165 <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
166 <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
167 <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
168 <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
169 <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
170 <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
171 <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
172 clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
173 power-domains = <&pd_a4s>;
177 irqpin3: interrupt-controller@e690000c {
178 compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
179 #interrupt-cells = <2>;
180 interrupt-controller;
181 reg = <0xe690000c 4>,
186 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
187 <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
188 <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
189 <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
190 <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
191 <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
192 <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
193 <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
194 clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
195 power-domains = <&pd_a4s>;
200 #address-cells = <1>;
202 compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
203 reg = <0xe6820000 0x425>;
204 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
205 <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
206 <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
207 <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
208 clocks = <&mstp1_clks SH73A0_CLK_IIC0>;
209 power-domains = <&pd_a3sp>;
214 #address-cells = <1>;
216 compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
217 reg = <0xe6822000 0x425>;
218 interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
219 <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
220 <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
221 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
222 clocks = <&mstp3_clks SH73A0_CLK_IIC1>;
223 power-domains = <&pd_a3sp>;
228 #address-cells = <1>;
230 compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
231 reg = <0xe6824000 0x425>;
232 interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
233 <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
234 <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
235 <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
236 clocks = <&mstp0_clks SH73A0_CLK_IIC2>;
237 power-domains = <&pd_a3sp>;
242 #address-cells = <1>;
244 compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
245 reg = <0xe6826000 0x425>;
246 interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
247 <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
248 <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
249 <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
250 clocks = <&mstp4_clks SH73A0_CLK_IIC3>;
251 power-domains = <&pd_a3sp>;
256 #address-cells = <1>;
258 compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
259 reg = <0xe6828000 0x425>;
260 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
261 <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
262 <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
263 <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
264 clocks = <&mstp4_clks SH73A0_CLK_IIC4>;
265 power-domains = <&pd_c5>;
269 mmcif: mmc@e6bd0000 {
270 compatible = "renesas,mmcif-sh73a0", "renesas,sh-mmcif";
271 reg = <0xe6bd0000 0x100>;
272 interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
273 <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
274 clocks = <&mstp3_clks SH73A0_CLK_MMCIF0>;
275 power-domains = <&pd_a3sp>;
280 msiof0: spi@e6e20000 {
281 compatible = "renesas,msiof-sh73a0", "renesas,sh-mobile-msiof";
282 reg = <0xe6e20000 0x0064>;
283 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
284 clocks = <&mstp0_clks SH73A0_CLK_MSIOF0>;
285 power-domains = <&pd_a3sp>;
286 #address-cells = <1>;
291 msiof1: spi@e6e10000 {
292 compatible = "renesas,msiof-sh73a0", "renesas,sh-mobile-msiof";
293 reg = <0xe6e10000 0x0064>;
294 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
295 clocks = <&mstp2_clks SH73A0_CLK_MSIOF1>;
296 power-domains = <&pd_a3sp>;
297 #address-cells = <1>;
302 msiof2: spi@e6e00000 {
303 compatible = "renesas,msiof-sh73a0", "renesas,sh-mobile-msiof";
304 reg = <0xe6e00000 0x0064>;
305 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
306 clocks = <&mstp2_clks SH73A0_CLK_MSIOF2>;
307 power-domains = <&pd_a3sp>;
308 #address-cells = <1>;
313 msiof3: spi@e6c90000 {
314 compatible = "renesas,msiof-sh73a0", "renesas,sh-mobile-msiof";
315 reg = <0xe6c90000 0x0064>;
316 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
317 clocks = <&mstp2_clks SH73A0_CLK_MSIOF3>;
318 power-domains = <&pd_a3sp>;
319 #address-cells = <1>;
324 sdhi0: mmc@ee100000 {
325 compatible = "renesas,sdhi-sh73a0";
326 reg = <0xee100000 0x100>;
327 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
328 <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
329 <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
330 clocks = <&mstp3_clks SH73A0_CLK_SDHI0>;
331 power-domains = <&pd_a3sp>;
336 /* SDHI1 and SDHI2 have no CD pins, no need for CD IRQ */
337 sdhi1: mmc@ee120000 {
338 compatible = "renesas,sdhi-sh73a0";
339 reg = <0xee120000 0x100>;
340 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
341 <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
342 clocks = <&mstp3_clks SH73A0_CLK_SDHI1>;
343 power-domains = <&pd_a3sp>;
349 sdhi2: mmc@ee140000 {
350 compatible = "renesas,sdhi-sh73a0";
351 reg = <0xee140000 0x100>;
352 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
353 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
354 clocks = <&mstp3_clks SH73A0_CLK_SDHI2>;
355 power-domains = <&pd_a3sp>;
361 scifa0: serial@e6c40000 {
362 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
363 reg = <0xe6c40000 0x100>;
364 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
365 clocks = <&mstp2_clks SH73A0_CLK_SCIFA0>;
367 power-domains = <&pd_a3sp>;
371 scifa1: serial@e6c50000 {
372 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
373 reg = <0xe6c50000 0x100>;
374 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
375 clocks = <&mstp2_clks SH73A0_CLK_SCIFA1>;
377 power-domains = <&pd_a3sp>;
381 scifa2: serial@e6c60000 {
382 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
383 reg = <0xe6c60000 0x100>;
384 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
385 clocks = <&mstp2_clks SH73A0_CLK_SCIFA2>;
387 power-domains = <&pd_a3sp>;
391 scifa3: serial@e6c70000 {
392 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
393 reg = <0xe6c70000 0x100>;
394 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
395 clocks = <&mstp2_clks SH73A0_CLK_SCIFA3>;
397 power-domains = <&pd_a3sp>;
401 scifa4: serial@e6c80000 {
402 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
403 reg = <0xe6c80000 0x100>;
404 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
405 clocks = <&mstp2_clks SH73A0_CLK_SCIFA4>;
407 power-domains = <&pd_a3sp>;
411 scifa5: serial@e6cb0000 {
412 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
413 reg = <0xe6cb0000 0x100>;
414 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
415 clocks = <&mstp2_clks SH73A0_CLK_SCIFA5>;
417 power-domains = <&pd_a3sp>;
421 scifa6: serial@e6cc0000 {
422 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
423 reg = <0xe6cc0000 0x100>;
424 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
425 clocks = <&mstp3_clks SH73A0_CLK_SCIFA6>;
427 power-domains = <&pd_a3sp>;
431 scifa7: serial@e6cd0000 {
432 compatible = "renesas,scifa-sh73a0", "renesas,scifa";
433 reg = <0xe6cd0000 0x100>;
434 interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
435 clocks = <&mstp2_clks SH73A0_CLK_SCIFA7>;
437 power-domains = <&pd_a3sp>;
441 scifb: serial@e6c30000 {
442 compatible = "renesas,scifb-sh73a0", "renesas,scifb";
443 reg = <0xe6c30000 0x100>;
444 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
445 clocks = <&mstp2_clks SH73A0_CLK_SCIFB>;
447 power-domains = <&pd_a3sp>;
451 pfc: pinctrl@e6050000 {
452 compatible = "renesas,pfc-sh73a0";
453 reg = <0xe6050000 0x8000>,
458 <&pfc 0 0 119>, <&pfc 128 128 37>, <&pfc 192 192 91>,
460 interrupts-extended =
461 <&irqpin0 0 0>, <&irqpin0 1 0>, <&irqpin0 2 0>, <&irqpin0 3 0>,
462 <&irqpin0 4 0>, <&irqpin0 5 0>, <&irqpin0 6 0>, <&irqpin0 7 0>,
463 <&irqpin1 0 0>, <&irqpin1 1 0>, <&irqpin1 2 0>, <&irqpin1 3 0>,
464 <&irqpin1 4 0>, <&irqpin1 5 0>, <&irqpin1 6 0>, <&irqpin1 7 0>,
465 <&irqpin2 0 0>, <&irqpin2 1 0>, <&irqpin2 2 0>, <&irqpin2 3 0>,
466 <&irqpin2 4 0>, <&irqpin2 5 0>, <&irqpin2 6 0>, <&irqpin2 7 0>,
467 <&irqpin3 0 0>, <&irqpin3 1 0>, <&irqpin3 2 0>, <&irqpin3 3 0>,
468 <&irqpin3 4 0>, <&irqpin3 5 0>, <&irqpin3 6 0>, <&irqpin3 7 0>;
469 power-domains = <&pd_c5>;
472 sysc: system-controller@e6180000 {
473 compatible = "renesas,sysc-sh73a0", "renesas,sysc-rmobile";
474 reg = <0xe6180000 0x8000>, <0xe6188000 0x8000>;
478 #address-cells = <1>;
480 #power-domain-cells = <0>;
484 #power-domain-cells = <0>;
489 #power-domain-cells = <0>;
494 #power-domain-cells = <0>;
499 #power-domain-cells = <0>;
504 #power-domain-cells = <0>;
509 #power-domain-cells = <0>;
514 #address-cells = <1>;
516 #power-domain-cells = <0>;
520 #power-domain-cells = <0>;
525 #power-domain-cells = <0>;
531 #address-cells = <1>;
533 #power-domain-cells = <0>;
537 #address-cells = <1>;
539 #power-domain-cells = <0>;
543 #address-cells = <1>;
545 #power-domain-cells = <0>;
552 #address-cells = <1>;
554 #power-domain-cells = <0>;
558 #power-domain-cells = <0>;
563 #power-domain-cells = <0>;
568 #address-cells = <1>;
570 #power-domain-cells = <0>;
574 #power-domain-cells = <0>;
582 sh_fsi2: sound@ec230000 {
583 #sound-dai-cells = <1>;
584 compatible = "renesas,fsi2-sh73a0", "renesas,sh_fsi2";
585 reg = <0xec230000 0x400>;
586 interrupts = <GIC_SPI 146 0x4>;
587 clocks = <&mstp3_clks SH73A0_CLK_FSI>;
588 power-domains = <&pd_a4mp>;
593 compatible = "renesas,bsc-sh73a0", "renesas,bsc",
595 #address-cells = <1>;
597 ranges = <0 0 0x20000000>;
598 reg = <0xfec10000 0x400>;
599 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
601 power-domains = <&pd_a4s>;
605 #address-cells = <1>;
609 /* External root clocks */
611 compatible = "fixed-clock";
613 clock-frequency = <32768>;
616 compatible = "fixed-clock";
618 clock-frequency = <26000000>;
621 compatible = "fixed-clock";
623 /* This value must be overridden by the board. */
624 clock-frequency = <0>;
627 compatible = "fixed-clock";
629 /* This value can be overridden by the board. */
630 clock-frequency = <0>;
633 compatible = "fixed-clock";
635 /* This value can be overridden by the board. */
636 clock-frequency = <0>;
639 compatible = "fixed-clock";
641 /* This value can be overridden by the board. */
642 clock-frequency = <0>;
645 /* Special CPG clocks */
646 cpg_clocks: cpg_clocks@e6150000 {
647 compatible = "renesas,sh73a0-cpg-clocks";
648 reg = <0xe6150000 0x10000>;
649 clocks = <&extal1_clk>, <&extal2_clk>;
651 clock-output-names = "main", "pll0", "pll1", "pll2",
652 "pll3", "dsi0phy", "dsi1phy",
653 "zg", "m3", "b", "m1", "m2",
657 /* Variable factor clocks (DIV6) */
658 vclk1_clk: vclk1@e6150008 {
659 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
660 reg = <0xe6150008 4>;
661 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
662 <&extcki_clk>, <&extal2_clk>, <&main_div2_clk>,
663 <&extalr_clk>, <&cpg_clocks SH73A0_CLK_MAIN>,
667 vclk2_clk: vclk2@e615000c {
668 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
669 reg = <0xe615000c 4>;
670 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
671 <&extcki_clk>, <&extal2_clk>, <&main_div2_clk>,
672 <&extalr_clk>, <&cpg_clocks SH73A0_CLK_MAIN>,
676 vclk3_clk: vclk3@e615001c {
677 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
678 reg = <0xe615001c 4>;
679 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
680 <&extcki_clk>, <&extal2_clk>, <&main_div2_clk>,
681 <&extalr_clk>, <&cpg_clocks SH73A0_CLK_MAIN>,
685 zb_clk: zb_clk@e6150010 {
686 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
687 reg = <0xe6150010 4>;
688 clocks = <&pll1_div2_clk>, <0>,
689 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
691 clock-output-names = "zb";
693 flctl_clk: flctlck@e6150014 {
694 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
695 reg = <0xe6150014 4>;
696 clocks = <&pll1_div2_clk>, <0>,
697 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
700 sdhi0_clk: sdhi0ck@e6150074 {
701 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
702 reg = <0xe6150074 4>;
703 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
704 <&pll1_div13_clk>, <0>;
707 sdhi1_clk: sdhi1ck@e6150078 {
708 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
709 reg = <0xe6150078 4>;
710 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
711 <&pll1_div13_clk>, <0>;
714 sdhi2_clk: sdhi2ck@e615007c {
715 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
716 reg = <0xe615007c 4>;
717 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
718 <&pll1_div13_clk>, <0>;
721 fsia_clk: fsia@e6150018 {
722 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
723 reg = <0xe6150018 4>;
724 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
725 <&fsiack_clk>, <&fsiack_clk>;
728 fsib_clk: fsib@e6150090 {
729 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
730 reg = <0xe6150090 4>;
731 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
732 <&fsibck_clk>, <&fsibck_clk>;
735 sub_clk: sub@e6150080 {
736 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
737 reg = <0xe6150080 4>;
738 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
739 <&extal2_clk>, <&extal2_clk>;
742 spua_clk: spua@e6150084 {
743 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
744 reg = <0xe6150084 4>;
745 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
746 <&extal2_clk>, <&extal2_clk>;
749 spuv_clk: spuv@e6150094 {
750 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
751 reg = <0xe6150094 4>;
752 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
753 <&extal2_clk>, <&extal2_clk>;
756 msu_clk: msu@e6150088 {
757 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
758 reg = <0xe6150088 4>;
759 clocks = <&pll1_div2_clk>, <0>,
760 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
763 hsi_clk: hsi@e615008c {
764 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
765 reg = <0xe615008c 4>;
766 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
767 <&pll1_div7_clk>, <0>;
770 mfg1_clk: mfg1@e6150098 {
771 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
772 reg = <0xe6150098 4>;
773 clocks = <&pll1_div2_clk>, <0>,
774 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
777 mfg2_clk: mfg2@e615009c {
778 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
779 reg = <0xe615009c 4>;
780 clocks = <&pll1_div2_clk>, <0>,
781 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
784 dsit_clk: dsit@e6150060 {
785 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
786 reg = <0xe6150060 4>;
787 clocks = <&pll1_div2_clk>, <0>,
788 <&cpg_clocks SH73A0_CLK_PLL2>, <0>;
791 dsi0p_clk: dsi0pck@e6150064 {
792 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
793 reg = <0xe6150064 4>;
794 clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
795 <&cpg_clocks SH73A0_CLK_MAIN>, <&extal2_clk>,
796 <&extcki_clk>, <0>, <0>, <0>;
800 /* Fixed factor clocks */
801 main_div2_clk: main_div2 {
802 compatible = "fixed-factor-clock";
803 clocks = <&cpg_clocks SH73A0_CLK_MAIN>;
808 pll1_div2_clk: pll1_div2 {
809 compatible = "fixed-factor-clock";
810 clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
815 pll1_div7_clk: pll1_div7 {
816 compatible = "fixed-factor-clock";
817 clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
822 pll1_div13_clk: pll1_div13 {
823 compatible = "fixed-factor-clock";
824 clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
830 compatible = "fixed-factor-clock";
831 clocks = <&cpg_clocks SH73A0_CLK_Z>;
838 mstp0_clks: mstp0_clks@e6150130 {
839 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
840 reg = <0xe6150130 4>, <0xe6150030 4>;
841 clocks = <&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>;
844 SH73A0_CLK_IIC2 SH73A0_CLK_MSIOF0
849 mstp1_clks: mstp1_clks@e6150134 {
850 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
851 reg = <0xe6150134 4>, <0xe6150038 4>;
852 clocks = <&cpg_clocks SH73A0_CLK_B>,
853 <&cpg_clocks SH73A0_CLK_B>,
854 <&cpg_clocks SH73A0_CLK_B>,
855 <&cpg_clocks SH73A0_CLK_B>,
856 <&sub_clk>, <&cpg_clocks SH73A0_CLK_B>,
857 <&cpg_clocks SH73A0_CLK_HP>,
858 <&cpg_clocks SH73A0_CLK_ZG>,
859 <&cpg_clocks SH73A0_CLK_B>;
862 SH73A0_CLK_CEU1 SH73A0_CLK_CSI2_RX1
863 SH73A0_CLK_CEU0 SH73A0_CLK_CSI2_RX0
864 SH73A0_CLK_TMU0 SH73A0_CLK_DSITX0
865 SH73A0_CLK_IIC0 SH73A0_CLK_SGX
869 "ceu1", "csi2_rx1", "ceu0", "csi2_rx0",
870 "tmu0", "dsitx0", "iic0", "sgx", "lcdc0";
872 mstp2_clks: mstp2_clks@e6150138 {
873 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
874 reg = <0xe6150138 4>, <0xe6150040 4>;
875 clocks = <&sub_clk>, <&cpg_clocks SH73A0_CLK_HP>,
876 <&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>,
877 <&sub_clk>, <&sub_clk>, <&sub_clk>,
878 <&sub_clk>, <&sub_clk>, <&sub_clk>,
879 <&sub_clk>, <&sub_clk>, <&sub_clk>;
882 SH73A0_CLK_SCIFA7 SH73A0_CLK_SY_DMAC
883 SH73A0_CLK_MP_DMAC SH73A0_CLK_MSIOF3
884 SH73A0_CLK_MSIOF1 SH73A0_CLK_SCIFA5
885 SH73A0_CLK_SCIFB SH73A0_CLK_MSIOF2
886 SH73A0_CLK_SCIFA0 SH73A0_CLK_SCIFA1
887 SH73A0_CLK_SCIFA2 SH73A0_CLK_SCIFA3
891 "scifa7", "sy_dmac", "mp_dmac", "msiof3",
892 "msiof1", "scifa5", "scifb", "msiof2",
893 "scifa0", "scifa1", "scifa2", "scifa3",
896 mstp3_clks: mstp3_clks@e615013c {
897 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
898 reg = <0xe615013c 4>, <0xe6150048 4>;
899 clocks = <&sub_clk>, <&extalr_clk>,
900 <&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>,
901 <&cpg_clocks SH73A0_CLK_HP>,
902 <&cpg_clocks SH73A0_CLK_HP>, <&flctl_clk>,
903 <&sdhi0_clk>, <&sdhi1_clk>,
904 <&cpg_clocks SH73A0_CLK_HP>, <&sdhi2_clk>,
905 <&main_div2_clk>, <&main_div2_clk>,
906 <&main_div2_clk>, <&main_div2_clk>,
910 SH73A0_CLK_SCIFA6 SH73A0_CLK_CMT1
911 SH73A0_CLK_FSI SH73A0_CLK_IRDA
912 SH73A0_CLK_IIC1 SH73A0_CLK_USB SH73A0_CLK_FLCTL
913 SH73A0_CLK_SDHI0 SH73A0_CLK_SDHI1
914 SH73A0_CLK_MMCIF0 SH73A0_CLK_SDHI2
915 SH73A0_CLK_TPU0 SH73A0_CLK_TPU1
916 SH73A0_CLK_TPU2 SH73A0_CLK_TPU3
920 "scifa6", "cmt1", "fsi", "irda", "iic1",
921 "usb", "flctl", "sdhi0", "sdhi1", "mmcif0", "sdhi2",
922 "tpu0", "tpu1", "tpu2", "tpu3", "tpu4";
924 mstp4_clks: mstp4_clks@e6150140 {
925 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
926 reg = <0xe6150140 4>, <0xe615004c 4>;
927 clocks = <&cpg_clocks SH73A0_CLK_HP>,
928 <&cpg_clocks SH73A0_CLK_HP>, <&extalr_clk>;
931 SH73A0_CLK_IIC3 SH73A0_CLK_IIC4
935 "iic3", "iic4", "keysc";
937 mstp5_clks: mstp5_clks@e6150144 {
938 compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
939 reg = <0xe6150144 4>, <0xe615003c 4>;
940 clocks = <&cpg_clocks SH73A0_CLK_HP>;