1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * linux/arch/arm/mm/arm940.S: utility functions for ARM940T
5 * Copyright (C) 2004-2006 Hyok S. Choi (hyok.choi@samsung.com)
7 #include <linux/linkage.h>
8 #include <linux/init.h>
9 #include <linux/pgtable.h>
10 #include <asm/assembler.h>
11 #include <asm/hwcap.h>
12 #include <asm/pgtable-hwdef.h>
13 #include <asm/ptrace.h>
14 #include "proc-macros.S"
16 /* ARM940T has a 4KB DCache comprising 256 lines of 4 words */
17 #define CACHE_DLINESIZE 16
18 #define CACHE_DSEGMENTS 4
19 #define CACHE_DENTRIES 64
23 * cpu_arm940_proc_init()
24 * cpu_arm940_switch_mm()
26 * These are not required.
28 ENTRY(cpu_arm940_proc_init)
29 ENTRY(cpu_arm940_switch_mm)
33 * cpu_arm940_proc_fin()
35 ENTRY(cpu_arm940_proc_fin)
36 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
37 bic r0, r0, #0x00001000 @ i-cache
38 bic r0, r0, #0x00000004 @ d-cache
39 mcr p15, 0, r0, c1, c0, 0 @ disable caches
43 * cpu_arm940_reset(loc)
44 * Params : r0 = address to jump to
45 * Notes : This sets up everything for a reset
47 .pushsection .idmap.text, "ax"
48 ENTRY(cpu_arm940_reset)
50 mcr p15, 0, ip, c7, c5, 0 @ flush I cache
51 mcr p15, 0, ip, c7, c6, 0 @ flush D cache
52 mcr p15, 0, ip, c7, c10, 4 @ drain WB
53 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
54 bic ip, ip, #0x00000005 @ .............c.p
55 bic ip, ip, #0x00001000 @ i-cache
56 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
58 ENDPROC(cpu_arm940_reset)
62 * cpu_arm940_do_idle()
65 ENTRY(cpu_arm940_do_idle)
66 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
72 * Unconditionally clean and invalidate the entire icache.
74 ENTRY(arm940_flush_icache_all)
76 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
78 ENDPROC(arm940_flush_icache_all)
81 * flush_user_cache_all()
83 ENTRY(arm940_flush_user_cache_all)
87 * flush_kern_cache_all()
89 * Clean and invalidate the entire cache.
91 ENTRY(arm940_flush_kern_cache_all)
96 * flush_user_cache_range(start, end, flags)
98 * There is no efficient way to flush a range of cache entries
99 * in the specified address range. Thus, flushes all.
101 * - start - start address (inclusive)
102 * - end - end address (exclusive)
103 * - flags - vm_flags describing address space
105 ENTRY(arm940_flush_user_cache_range)
107 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
108 mcr p15, 0, ip, c7, c6, 0 @ flush D cache
110 mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments
111 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
112 2: mcr p15, 0, r3, c7, c14, 2 @ clean/flush D index
113 subs r3, r3, #1 << 26
114 bcs 2b @ entries 63 to 0
116 bcs 1b @ segments 3 to 0
119 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
120 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
124 * coherent_kern_range(start, end)
126 * Ensure coherency between the Icache and the Dcache in the
127 * region described by start, end. If you have non-snooping
128 * Harvard caches, you need to implement this function.
130 * - start - virtual start address
131 * - end - virtual end address
133 ENTRY(arm940_coherent_kern_range)
137 * coherent_user_range(start, end)
139 * Ensure coherency between the Icache and the Dcache in the
140 * region described by start, end. If you have non-snooping
141 * Harvard caches, you need to implement this function.
143 * - start - virtual start address
144 * - end - virtual end address
146 ENTRY(arm940_coherent_user_range)
150 * flush_kern_dcache_area(void *addr, size_t size)
152 * Ensure no D cache aliasing occurs, either with itself or
155 * - addr - kernel address
156 * - size - region size
158 ENTRY(arm940_flush_kern_dcache_area)
160 mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments
161 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
162 2: mcr p15, 0, r3, c7, c14, 2 @ clean/flush D index
163 subs r3, r3, #1 << 26
164 bcs 2b @ entries 63 to 0
166 bcs 1b @ segments 7 to 0
167 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
168 mcr p15, 0, r0, c7, c10, 4 @ drain WB
172 * dma_inv_range(start, end)
174 * There is no efficient way to invalidate a specifid virtual
175 * address range. Thus, invalidates all.
177 * - start - virtual start address
178 * - end - virtual end address
180 arm940_dma_inv_range:
182 mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments
183 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
184 2: mcr p15, 0, r3, c7, c6, 2 @ flush D entry
185 subs r3, r3, #1 << 26
186 bcs 2b @ entries 63 to 0
188 bcs 1b @ segments 7 to 0
189 mcr p15, 0, ip, c7, c10, 4 @ drain WB
193 * dma_clean_range(start, end)
195 * There is no efficient way to clean a specifid virtual
196 * address range. Thus, cleans all.
198 * - start - virtual start address
199 * - end - virtual end address
201 arm940_dma_clean_range:
202 ENTRY(cpu_arm940_dcache_clean_area)
204 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
205 mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments
206 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
207 2: mcr p15, 0, r3, c7, c10, 2 @ clean D entry
208 subs r3, r3, #1 << 26
209 bcs 2b @ entries 63 to 0
211 bcs 1b @ segments 7 to 0
213 mcr p15, 0, ip, c7, c10, 4 @ drain WB
217 * dma_flush_range(start, end)
219 * There is no efficient way to clean and invalidate a specifid
220 * virtual address range.
222 * - start - virtual start address
223 * - end - virtual end address
225 ENTRY(arm940_dma_flush_range)
227 mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments
228 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
230 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
231 mcr p15, 0, r3, c7, c14, 2 @ clean/flush D entry
233 mcr p15, 0, r3, c7, c6, 2 @ invalidate D entry
235 subs r3, r3, #1 << 26
236 bcs 2b @ entries 63 to 0
238 bcs 1b @ segments 7 to 0
239 mcr p15, 0, ip, c7, c10, 4 @ drain WB
243 * dma_map_area(start, size, dir)
244 * - start - kernel virtual start address
245 * - size - size of region
246 * - dir - DMA direction
248 ENTRY(arm940_dma_map_area)
250 cmp r2, #DMA_TO_DEVICE
251 beq arm940_dma_clean_range
252 bcs arm940_dma_inv_range
253 b arm940_dma_flush_range
254 ENDPROC(arm940_dma_map_area)
257 * dma_unmap_area(start, size, dir)
258 * - start - kernel virtual start address
259 * - size - size of region
260 * - dir - DMA direction
262 ENTRY(arm940_dma_unmap_area)
264 ENDPROC(arm940_dma_unmap_area)
266 .globl arm940_flush_kern_cache_louis
267 .equ arm940_flush_kern_cache_louis, arm940_flush_kern_cache_all
269 @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
270 define_cache_functions arm940
272 .type __arm940_setup, #function
275 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
276 mcr p15, 0, r0, c7, c6, 0 @ invalidate D cache
277 mcr p15, 0, r0, c7, c10, 4 @ drain WB
279 mcr p15, 0, r0, c6, c3, 0 @ disable data area 3~7
280 mcr p15, 0, r0, c6, c4, 0
281 mcr p15, 0, r0, c6, c5, 0
282 mcr p15, 0, r0, c6, c6, 0
283 mcr p15, 0, r0, c6, c7, 0
285 mcr p15, 0, r0, c6, c3, 1 @ disable instruction area 3~7
286 mcr p15, 0, r0, c6, c4, 1
287 mcr p15, 0, r0, c6, c5, 1
288 mcr p15, 0, r0, c6, c6, 1
289 mcr p15, 0, r0, c6, c7, 1
291 mov r0, #0x0000003F @ base = 0, size = 4GB
292 mcr p15, 0, r0, c6, c0, 0 @ set area 0, default
293 mcr p15, 0, r0, c6, c0, 1
295 ldr r0, =(CONFIG_DRAM_BASE & 0xFFFFF000) @ base[31:12] of RAM
296 ldr r7, =CONFIG_DRAM_SIZE >> 12 @ size of RAM (must be >= 4KB)
297 pr_val r3, r0, r7, #1
298 mcr p15, 0, r3, c6, c1, 0 @ set area 1, RAM
299 mcr p15, 0, r3, c6, c1, 1
301 ldr r0, =(CONFIG_FLASH_MEM_BASE & 0xFFFFF000) @ base[31:12] of FLASH
302 ldr r7, =CONFIG_FLASH_SIZE @ size of FLASH (must be >= 4KB)
303 pr_val r3, r0, r6, #1
304 mcr p15, 0, r3, c6, c2, 0 @ set area 2, ROM/FLASH
305 mcr p15, 0, r3, c6, c2, 1
308 mcr p15, 0, r0, c2, c0, 0 @ Region 1&2 cacheable
309 mcr p15, 0, r0, c2, c0, 1
310 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
311 mov r0, #0x00 @ disable whole write buffer
313 mov r0, #0x02 @ Region 1 write bufferred
315 mcr p15, 0, r0, c3, c0, 0
318 sub r0, r0, #1 @ r0 = 0xffff
319 mcr p15, 0, r0, c5, c0, 0 @ all read/write access
320 mcr p15, 0, r0, c5, c0, 1
322 mrc p15, 0, r0, c1, c0 @ get control register
323 orr r0, r0, #0x00001000 @ I-cache
324 orr r0, r0, #0x00000005 @ MPU/D-cache
328 .size __arm940_setup, . - __arm940_setup
332 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
333 define_processor_functions arm940, dabort=nommu_early_abort, pabort=legacy_pabort, nommu=1
337 string cpu_arch_name, "armv4t"
338 string cpu_elf_name, "v4"
339 string cpu_arm940_name, "ARM940T"
343 .section ".proc.info.init", "a"
345 .type __arm940_proc_info,#object
350 initfn __arm940_setup, __arm940_proc_info
353 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
354 .long cpu_arm940_name
355 .long arm940_processor_functions
358 .long arm940_cache_fns
359 .size __arm940_proc_info, . - __arm940_proc_info