2 * Copyright (c) 2006-2009 Simtec Electronics
3 * http://armlinux.simtec.co.uk/
4 * Ben Dooks <ben@simtec.co.uk>
5 * Vincent Sanders <vince@simtec.co.uk>
7 * S3C2440/S3C2442 CPU Frequency scaling
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
14 #include <linux/init.h>
15 #include <linux/module.h>
16 #include <linux/interrupt.h>
17 #include <linux/ioport.h>
18 #include <linux/cpufreq.h>
19 #include <linux/device.h>
20 #include <linux/delay.h>
21 #include <linux/clk.h>
22 #include <linux/err.h>
25 #include <asm/mach/arch.h>
26 #include <asm/mach/map.h>
28 #include <mach/regs-clock.h>
31 #include <plat/cpu-freq-core.h>
32 #include <plat/clock.h>
34 static struct clk
*xtal
;
35 static struct clk
*fclk
;
36 static struct clk
*hclk
;
37 static struct clk
*armclk
;
39 /* HDIV: 1, 2, 3, 4, 6, 8 */
41 static inline int within_khz(unsigned long a
, unsigned long b
)
45 return (diff
>= -1000 && diff
<= 1000);
49 * s3c2440_cpufreq_calcdivs - calculate divider settings
50 * @cfg: The cpu frequency settings.
52 * Calcualte the divider values for the given frequency settings
53 * specified in @cfg. The values are stored in @cfg for later use
54 * by the relevant set routine if the request settings can be reached.
56 static int s3c2440_cpufreq_calcdivs(struct s3c_cpufreq_config
*cfg
)
58 unsigned int hdiv
, pdiv
;
59 unsigned long hclk
, fclk
, armclk
;
60 unsigned long hclk_max
;
62 fclk
= cfg
->freq
.fclk
;
63 armclk
= cfg
->freq
.armclk
;
64 hclk_max
= cfg
->max
.hclk
;
66 s3c_freq_dbg("%s: fclk is %lu, armclk %lu, max hclk %lu\n",
67 __func__
, fclk
, armclk
, hclk_max
);
70 printk(KERN_WARNING
"%s: armclk > fclk\n", __func__
);
74 /* if we are in DVS, we need HCLK to be <= ARMCLK */
75 if (armclk
< fclk
&& armclk
< hclk_max
)
78 for (hdiv
= 1; hdiv
< 9; hdiv
++) {
79 if (hdiv
== 5 || hdiv
== 7)
83 if (hclk
<= hclk_max
|| within_khz(hclk
, hclk_max
))
87 s3c_freq_dbg("%s: hclk %lu, div %d\n", __func__
, hclk
, hdiv
);
92 pdiv
= (hclk
> cfg
->max
.pclk
) ? 2 : 1;
94 if ((hclk
/ pdiv
) > cfg
->max
.pclk
)
97 s3c_freq_dbg("%s: pdiv %d\n", __func__
, pdiv
);
104 /* calculate a valid armclk */
109 /* if we're running armclk lower than fclk, this really means
110 * that the system should go into dvs mode, which means that
111 * armclk is connected to hclk. */
118 cfg
->freq
.armclk
= armclk
;
120 /* store the result, and then return */
122 cfg
->divs
.h_divisor
= hdiv
;
123 cfg
->divs
.p_divisor
= pdiv
;
131 #define CAMDIVN_HCLK_HALF (S3C2440_CAMDIVN_HCLK3_HALF | \
132 S3C2440_CAMDIVN_HCLK4_HALF)
135 * s3c2440_cpufreq_setdivs - set the cpu frequency divider settings
136 * @cfg: The cpu frequency settings.
138 * Set the divisors from the settings in @cfg, which where generated
139 * during the calculation phase by s3c2440_cpufreq_calcdivs().
141 static void s3c2440_cpufreq_setdivs(struct s3c_cpufreq_config
*cfg
)
143 unsigned long clkdiv
, camdiv
;
145 s3c_freq_dbg("%s: divsiors: h=%d, p=%d\n", __func__
,
146 cfg
->divs
.h_divisor
, cfg
->divs
.p_divisor
);
148 clkdiv
= __raw_readl(S3C2410_CLKDIVN
);
149 camdiv
= __raw_readl(S3C2440_CAMDIVN
);
151 clkdiv
&= ~(S3C2440_CLKDIVN_HDIVN_MASK
| S3C2440_CLKDIVN_PDIVN
);
152 camdiv
&= ~CAMDIVN_HCLK_HALF
;
154 switch (cfg
->divs
.h_divisor
) {
156 clkdiv
|= S3C2440_CLKDIVN_HDIVN_1
;
160 clkdiv
|= S3C2440_CLKDIVN_HDIVN_2
;
164 camdiv
|= S3C2440_CAMDIVN_HCLK3_HALF
;
166 clkdiv
|= S3C2440_CLKDIVN_HDIVN_3_6
;
170 camdiv
|= S3C2440_CAMDIVN_HCLK4_HALF
;
172 clkdiv
|= S3C2440_CLKDIVN_HDIVN_4_8
;
176 BUG(); /* we don't expect to get here. */
179 if (cfg
->divs
.p_divisor
!= cfg
->divs
.h_divisor
)
180 clkdiv
|= S3C2440_CLKDIVN_PDIVN
;
182 /* todo - set pclk. */
184 /* Write the divisors first with hclk intentionally halved so that
185 * when we write clkdiv we will under-frequency instead of over. We
186 * then make a short delay and remove the hclk halving if necessary.
189 __raw_writel(camdiv
| CAMDIVN_HCLK_HALF
, S3C2440_CAMDIVN
);
190 __raw_writel(clkdiv
, S3C2410_CLKDIVN
);
193 __raw_writel(camdiv
, S3C2440_CAMDIVN
);
195 clk_set_parent(armclk
, cfg
->divs
.dvs
? hclk
: fclk
);
198 static int run_freq_for(unsigned long max_hclk
, unsigned long fclk
,
200 struct cpufreq_frequency_table
*table
,
207 for (div
= *divs
; div
> 0; div
= *divs
++) {
210 if (freq
> max_hclk
&& div
!= 1)
213 freq
/= 1000; /* table is in kHz */
214 index
= s3c_cpufreq_addfreq(table
, index
, table_size
, freq
);
222 static int hclk_divs
[] = { 1, 2, 3, 4, 6, 8, -1 };
224 static int s3c2440_cpufreq_calctable(struct s3c_cpufreq_config
*cfg
,
225 struct cpufreq_frequency_table
*table
,
230 WARN_ON(cfg
->info
== NULL
);
231 WARN_ON(cfg
->board
== NULL
);
233 ret
= run_freq_for(cfg
->info
->max
.hclk
,
238 s3c_freq_dbg("%s: returning %d\n", __func__
, ret
);
243 static struct s3c_cpufreq_info s3c2440_cpufreq_info
= {
255 .calc_iotiming
= s3c2410_iotiming_calc
,
256 .set_iotiming
= s3c2410_iotiming_set
,
257 .get_iotiming
= s3c2410_iotiming_get
,
258 .set_fvco
= s3c2410_set_fvco
,
260 .set_refresh
= s3c2410_cpufreq_setrefresh
,
261 .set_divs
= s3c2440_cpufreq_setdivs
,
262 .calc_divs
= s3c2440_cpufreq_calcdivs
,
263 .calc_freqtable
= s3c2440_cpufreq_calctable
,
265 .resume_clocks
= s3c244x_setup_clocks
,
267 .debug_io_show
= s3c_cpufreq_debugfs_call(s3c2410_iotiming_debugfs
),
270 static int s3c2440_cpufreq_add(struct device
*dev
,
271 struct subsys_interface
*sif
)
273 xtal
= s3c_cpufreq_clk_get(NULL
, "xtal");
274 hclk
= s3c_cpufreq_clk_get(NULL
, "hclk");
275 fclk
= s3c_cpufreq_clk_get(NULL
, "fclk");
276 armclk
= s3c_cpufreq_clk_get(NULL
, "armclk");
278 if (IS_ERR(xtal
) || IS_ERR(hclk
) || IS_ERR(fclk
) || IS_ERR(armclk
)) {
279 printk(KERN_ERR
"%s: failed to get clocks\n", __func__
);
283 return s3c_cpufreq_register(&s3c2440_cpufreq_info
);
286 static struct subsys_interface s3c2440_cpufreq_interface
= {
287 .name
= "s3c2440_cpufreq",
288 .subsys
= &s3c2440_subsys
,
289 .add_dev
= s3c2440_cpufreq_add
,
292 static int s3c2440_cpufreq_init(void)
294 return subsys_interface_register(&s3c2440_cpufreq_interface
);
297 /* arch_initcall adds the clocks we need, so use subsys_initcall. */
298 subsys_initcall(s3c2440_cpufreq_init
);
300 static struct subsys_interface s3c2442_cpufreq_interface
= {
301 .name
= "s3c2442_cpufreq",
302 .subsys
= &s3c2442_subsys
,
303 .add_dev
= s3c2440_cpufreq_add
,
306 static int s3c2442_cpufreq_init(void)
308 return subsys_interface_register(&s3c2442_cpufreq_interface
);
310 subsys_initcall(s3c2442_cpufreq_init
);