2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
25 * Eric Anholt <eric@anholt.net>
27 #include <linux/i2c.h>
28 #include <linux/slab.h>
30 #include <drm/drm_crtc.h>
31 #include "intel_drv.h"
32 #include <drm/i915_drm.h>
36 #define SIL164_ADDR 0x38
37 #define CH7xxx_ADDR 0x76
38 #define TFP410_ADDR 0x38
39 #define NS2501_ADDR 0x38
41 static const struct intel_dvo_device intel_dvo_devices
[] = {
43 .type
= INTEL_DVO_CHIP_TMDS
,
46 .slave_addr
= SIL164_ADDR
,
47 .dev_ops
= &sil164_ops
,
50 .type
= INTEL_DVO_CHIP_TMDS
,
53 .slave_addr
= CH7xxx_ADDR
,
54 .dev_ops
= &ch7xxx_ops
,
57 .type
= INTEL_DVO_CHIP_TMDS
,
60 .slave_addr
= 0x75, /* For some ch7010 */
61 .dev_ops
= &ch7xxx_ops
,
64 .type
= INTEL_DVO_CHIP_LVDS
,
67 .slave_addr
= 0x02, /* Might also be 0x44, 0x84, 0xc4 */
71 .type
= INTEL_DVO_CHIP_TMDS
,
74 .slave_addr
= TFP410_ADDR
,
75 .dev_ops
= &tfp410_ops
,
78 .type
= INTEL_DVO_CHIP_LVDS
,
82 .gpio
= GMBUS_PORT_DPB
,
83 .dev_ops
= &ch7017_ops
,
86 .type
= INTEL_DVO_CHIP_TMDS
,
89 .slave_addr
= NS2501_ADDR
,
90 .dev_ops
= &ns2501_ops
,
95 struct intel_encoder base
;
97 struct intel_dvo_device dev
;
99 struct drm_display_mode
*panel_fixed_mode
;
100 bool panel_wants_dither
;
103 static struct intel_dvo
*enc_to_dvo(struct intel_encoder
*encoder
)
105 return container_of(encoder
, struct intel_dvo
, base
);
108 static struct intel_dvo
*intel_attached_dvo(struct drm_connector
*connector
)
110 return enc_to_dvo(intel_attached_encoder(connector
));
113 static bool intel_dvo_connector_get_hw_state(struct intel_connector
*connector
)
115 struct intel_dvo
*intel_dvo
= intel_attached_dvo(&connector
->base
);
117 return intel_dvo
->dev
.dev_ops
->get_hw_state(&intel_dvo
->dev
);
120 static bool intel_dvo_get_hw_state(struct intel_encoder
*encoder
,
123 struct drm_device
*dev
= encoder
->base
.dev
;
124 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
125 struct intel_dvo
*intel_dvo
= enc_to_dvo(encoder
);
128 tmp
= I915_READ(intel_dvo
->dev
.dvo_reg
);
130 if (!(tmp
& DVO_ENABLE
))
133 *pipe
= PORT_TO_PIPE(tmp
);
138 static void intel_dvo_get_config(struct intel_encoder
*encoder
,
139 struct intel_crtc_config
*pipe_config
)
141 struct drm_i915_private
*dev_priv
= encoder
->base
.dev
->dev_private
;
142 struct intel_dvo
*intel_dvo
= enc_to_dvo(encoder
);
145 tmp
= I915_READ(intel_dvo
->dev
.dvo_reg
);
146 if (tmp
& DVO_HSYNC_ACTIVE_HIGH
)
147 flags
|= DRM_MODE_FLAG_PHSYNC
;
149 flags
|= DRM_MODE_FLAG_NHSYNC
;
150 if (tmp
& DVO_VSYNC_ACTIVE_HIGH
)
151 flags
|= DRM_MODE_FLAG_PVSYNC
;
153 flags
|= DRM_MODE_FLAG_NVSYNC
;
155 pipe_config
->adjusted_mode
.flags
|= flags
;
157 pipe_config
->adjusted_mode
.crtc_clock
= pipe_config
->port_clock
;
160 static void intel_disable_dvo(struct intel_encoder
*encoder
)
162 struct drm_i915_private
*dev_priv
= encoder
->base
.dev
->dev_private
;
163 struct intel_dvo
*intel_dvo
= enc_to_dvo(encoder
);
164 u32 dvo_reg
= intel_dvo
->dev
.dvo_reg
;
165 u32 temp
= I915_READ(dvo_reg
);
167 intel_dvo
->dev
.dev_ops
->dpms(&intel_dvo
->dev
, false);
168 I915_WRITE(dvo_reg
, temp
& ~DVO_ENABLE
);
172 static void intel_enable_dvo(struct intel_encoder
*encoder
)
174 struct drm_i915_private
*dev_priv
= encoder
->base
.dev
->dev_private
;
175 struct intel_dvo
*intel_dvo
= enc_to_dvo(encoder
);
176 struct intel_crtc
*crtc
= to_intel_crtc(encoder
->base
.crtc
);
177 u32 dvo_reg
= intel_dvo
->dev
.dvo_reg
;
178 u32 temp
= I915_READ(dvo_reg
);
180 I915_WRITE(dvo_reg
, temp
| DVO_ENABLE
);
182 intel_dvo
->dev
.dev_ops
->mode_set(&intel_dvo
->dev
,
183 &crtc
->config
.requested_mode
,
184 &crtc
->config
.adjusted_mode
);
186 intel_dvo
->dev
.dev_ops
->dpms(&intel_dvo
->dev
, true);
189 /* Special dpms function to support cloning between dvo/sdvo/crt. */
190 static void intel_dvo_dpms(struct drm_connector
*connector
, int mode
)
192 struct intel_dvo
*intel_dvo
= intel_attached_dvo(connector
);
193 struct drm_crtc
*crtc
;
194 struct intel_crtc_config
*config
;
196 /* dvo supports only 2 dpms states. */
197 if (mode
!= DRM_MODE_DPMS_ON
)
198 mode
= DRM_MODE_DPMS_OFF
;
200 if (mode
== connector
->dpms
)
203 connector
->dpms
= mode
;
205 /* Only need to change hw state when actually enabled */
206 crtc
= intel_dvo
->base
.base
.crtc
;
208 intel_dvo
->base
.connectors_active
= false;
212 /* We call connector dpms manually below in case pipe dpms doesn't
213 * change due to cloning. */
214 if (mode
== DRM_MODE_DPMS_ON
) {
215 config
= &to_intel_crtc(crtc
)->config
;
217 intel_dvo
->base
.connectors_active
= true;
219 intel_crtc_update_dpms(crtc
);
221 intel_dvo
->dev
.dev_ops
->mode_set(&intel_dvo
->dev
,
222 &config
->requested_mode
,
223 &config
->adjusted_mode
);
225 intel_dvo
->dev
.dev_ops
->dpms(&intel_dvo
->dev
, true);
227 intel_dvo
->dev
.dev_ops
->dpms(&intel_dvo
->dev
, false);
229 intel_dvo
->base
.connectors_active
= false;
231 intel_crtc_update_dpms(crtc
);
234 intel_modeset_check_state(connector
->dev
);
237 static enum drm_mode_status
238 intel_dvo_mode_valid(struct drm_connector
*connector
,
239 struct drm_display_mode
*mode
)
241 struct intel_dvo
*intel_dvo
= intel_attached_dvo(connector
);
243 if (mode
->flags
& DRM_MODE_FLAG_DBLSCAN
)
244 return MODE_NO_DBLESCAN
;
246 /* XXX: Validate clock range */
248 if (intel_dvo
->panel_fixed_mode
) {
249 if (mode
->hdisplay
> intel_dvo
->panel_fixed_mode
->hdisplay
)
251 if (mode
->vdisplay
> intel_dvo
->panel_fixed_mode
->vdisplay
)
255 return intel_dvo
->dev
.dev_ops
->mode_valid(&intel_dvo
->dev
, mode
);
258 static bool intel_dvo_compute_config(struct intel_encoder
*encoder
,
259 struct intel_crtc_config
*pipe_config
)
261 struct intel_dvo
*intel_dvo
= enc_to_dvo(encoder
);
262 struct drm_display_mode
*adjusted_mode
= &pipe_config
->adjusted_mode
;
264 /* If we have timings from the BIOS for the panel, put them in
265 * to the adjusted mode. The CRTC will be set up for this mode,
266 * with the panel scaling set up to source from the H/VDisplay
267 * of the original mode.
269 if (intel_dvo
->panel_fixed_mode
!= NULL
) {
270 #define C(x) adjusted_mode->x = intel_dvo->panel_fixed_mode->x
282 drm_mode_set_crtcinfo(adjusted_mode
, 0);
288 static void intel_dvo_mode_set(struct intel_encoder
*encoder
)
290 struct drm_device
*dev
= encoder
->base
.dev
;
291 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
292 struct intel_crtc
*crtc
= to_intel_crtc(encoder
->base
.crtc
);
293 struct drm_display_mode
*adjusted_mode
= &crtc
->config
.adjusted_mode
;
294 struct intel_dvo
*intel_dvo
= enc_to_dvo(encoder
);
295 int pipe
= crtc
->pipe
;
297 u32 dvo_reg
= intel_dvo
->dev
.dvo_reg
, dvo_srcdim_reg
;
302 dvo_srcdim_reg
= DVOA_SRCDIM
;
305 dvo_srcdim_reg
= DVOB_SRCDIM
;
308 dvo_srcdim_reg
= DVOC_SRCDIM
;
312 /* Save the data order, since I don't know what it should be set to. */
313 dvo_val
= I915_READ(dvo_reg
) &
314 (DVO_PRESERVE_MASK
| DVO_DATA_ORDER_GBRG
);
315 dvo_val
|= DVO_DATA_ORDER_FP
| DVO_BORDER_ENABLE
|
316 DVO_BLANK_ACTIVE_HIGH
;
319 dvo_val
|= DVO_PIPE_B_SELECT
;
320 dvo_val
|= DVO_PIPE_STALL
;
321 if (adjusted_mode
->flags
& DRM_MODE_FLAG_PHSYNC
)
322 dvo_val
|= DVO_HSYNC_ACTIVE_HIGH
;
323 if (adjusted_mode
->flags
& DRM_MODE_FLAG_PVSYNC
)
324 dvo_val
|= DVO_VSYNC_ACTIVE_HIGH
;
326 /*I915_WRITE(DVOB_SRCDIM,
327 (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
328 (adjusted_mode->VDisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/
329 I915_WRITE(dvo_srcdim_reg
,
330 (adjusted_mode
->hdisplay
<< DVO_SRCDIM_HORIZONTAL_SHIFT
) |
331 (adjusted_mode
->vdisplay
<< DVO_SRCDIM_VERTICAL_SHIFT
));
332 /*I915_WRITE(DVOB, dvo_val);*/
333 I915_WRITE(dvo_reg
, dvo_val
);
337 * Detect the output connection on our DVO device.
341 static enum drm_connector_status
342 intel_dvo_detect(struct drm_connector
*connector
, bool force
)
344 struct intel_dvo
*intel_dvo
= intel_attached_dvo(connector
);
345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
346 connector
->base
.id
, drm_get_connector_name(connector
));
347 return intel_dvo
->dev
.dev_ops
->detect(&intel_dvo
->dev
);
350 static int intel_dvo_get_modes(struct drm_connector
*connector
)
352 struct intel_dvo
*intel_dvo
= intel_attached_dvo(connector
);
353 struct drm_i915_private
*dev_priv
= connector
->dev
->dev_private
;
355 /* We should probably have an i2c driver get_modes function for those
356 * devices which will have a fixed set of modes determined by the chip
357 * (TV-out, for example), but for now with just TMDS and LVDS,
358 * that's not the case.
360 intel_ddc_get_modes(connector
,
361 intel_gmbus_get_adapter(dev_priv
, GMBUS_PORT_DPC
));
362 if (!list_empty(&connector
->probed_modes
))
365 if (intel_dvo
->panel_fixed_mode
!= NULL
) {
366 struct drm_display_mode
*mode
;
367 mode
= drm_mode_duplicate(connector
->dev
, intel_dvo
->panel_fixed_mode
);
369 drm_mode_probed_add(connector
, mode
);
377 static void intel_dvo_destroy(struct drm_connector
*connector
)
379 drm_connector_cleanup(connector
);
383 static const struct drm_connector_funcs intel_dvo_connector_funcs
= {
384 .dpms
= intel_dvo_dpms
,
385 .detect
= intel_dvo_detect
,
386 .destroy
= intel_dvo_destroy
,
387 .fill_modes
= drm_helper_probe_single_connector_modes
,
390 static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs
= {
391 .mode_valid
= intel_dvo_mode_valid
,
392 .get_modes
= intel_dvo_get_modes
,
393 .best_encoder
= intel_best_encoder
,
396 static void intel_dvo_enc_destroy(struct drm_encoder
*encoder
)
398 struct intel_dvo
*intel_dvo
= enc_to_dvo(to_intel_encoder(encoder
));
400 if (intel_dvo
->dev
.dev_ops
->destroy
)
401 intel_dvo
->dev
.dev_ops
->destroy(&intel_dvo
->dev
);
403 kfree(intel_dvo
->panel_fixed_mode
);
405 intel_encoder_destroy(encoder
);
408 static const struct drm_encoder_funcs intel_dvo_enc_funcs
= {
409 .destroy
= intel_dvo_enc_destroy
,
413 * Attempts to get a fixed panel timing for LVDS (currently only the i830).
415 * Other chips with DVO LVDS will need to extend this to deal with the LVDS
416 * chip being on DVOB/C and having multiple pipes.
418 static struct drm_display_mode
*
419 intel_dvo_get_current_mode(struct drm_connector
*connector
)
421 struct drm_device
*dev
= connector
->dev
;
422 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
423 struct intel_dvo
*intel_dvo
= intel_attached_dvo(connector
);
424 uint32_t dvo_val
= I915_READ(intel_dvo
->dev
.dvo_reg
);
425 struct drm_display_mode
*mode
= NULL
;
427 /* If the DVO port is active, that'll be the LVDS, so we can pull out
428 * its timings to get how the BIOS set up the panel.
430 if (dvo_val
& DVO_ENABLE
) {
431 struct drm_crtc
*crtc
;
432 int pipe
= (dvo_val
& DVO_PIPE_B_SELECT
) ? 1 : 0;
434 crtc
= intel_get_crtc_for_pipe(dev
, pipe
);
436 mode
= intel_crtc_mode_get(dev
, crtc
);
438 mode
->type
|= DRM_MODE_TYPE_PREFERRED
;
439 if (dvo_val
& DVO_HSYNC_ACTIVE_HIGH
)
440 mode
->flags
|= DRM_MODE_FLAG_PHSYNC
;
441 if (dvo_val
& DVO_VSYNC_ACTIVE_HIGH
)
442 mode
->flags
|= DRM_MODE_FLAG_PVSYNC
;
450 void intel_dvo_init(struct drm_device
*dev
)
452 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
453 struct intel_encoder
*intel_encoder
;
454 struct intel_dvo
*intel_dvo
;
455 struct intel_connector
*intel_connector
;
457 int encoder_type
= DRM_MODE_ENCODER_NONE
;
459 intel_dvo
= kzalloc(sizeof(*intel_dvo
), GFP_KERNEL
);
463 intel_connector
= kzalloc(sizeof(*intel_connector
), GFP_KERNEL
);
464 if (!intel_connector
) {
469 intel_encoder
= &intel_dvo
->base
;
470 drm_encoder_init(dev
, &intel_encoder
->base
,
471 &intel_dvo_enc_funcs
, encoder_type
);
473 intel_encoder
->disable
= intel_disable_dvo
;
474 intel_encoder
->enable
= intel_enable_dvo
;
475 intel_encoder
->get_hw_state
= intel_dvo_get_hw_state
;
476 intel_encoder
->get_config
= intel_dvo_get_config
;
477 intel_encoder
->compute_config
= intel_dvo_compute_config
;
478 intel_encoder
->mode_set
= intel_dvo_mode_set
;
479 intel_connector
->get_hw_state
= intel_dvo_connector_get_hw_state
;
481 /* Now, try to find a controller */
482 for (i
= 0; i
< ARRAY_SIZE(intel_dvo_devices
); i
++) {
483 struct drm_connector
*connector
= &intel_connector
->base
;
484 const struct intel_dvo_device
*dvo
= &intel_dvo_devices
[i
];
485 struct i2c_adapter
*i2c
;
489 /* Allow the I2C driver info to specify the GPIO to be used in
490 * special cases, but otherwise default to what's defined
493 if (intel_gmbus_is_port_valid(dvo
->gpio
))
495 else if (dvo
->type
== INTEL_DVO_CHIP_LVDS
)
496 gpio
= GMBUS_PORT_SSC
;
498 gpio
= GMBUS_PORT_DPB
;
500 /* Set up the I2C bus necessary for the chip we're probing.
501 * It appears that everything is on GPIOE except for panels
502 * on i830 laptops, which are on GPIOB (DVOA).
504 i2c
= intel_gmbus_get_adapter(dev_priv
, gpio
);
506 intel_dvo
->dev
= *dvo
;
508 /* GMBUS NAK handling seems to be unstable, hence let the
509 * transmitter detection run in bit banging mode for now.
511 intel_gmbus_force_bit(i2c
, true);
513 dvoinit
= dvo
->dev_ops
->init(&intel_dvo
->dev
, i2c
);
515 intel_gmbus_force_bit(i2c
, false);
520 intel_encoder
->type
= INTEL_OUTPUT_DVO
;
521 intel_encoder
->crtc_mask
= (1 << 0) | (1 << 1);
523 case INTEL_DVO_CHIP_TMDS
:
524 intel_encoder
->cloneable
= true;
525 drm_connector_init(dev
, connector
,
526 &intel_dvo_connector_funcs
,
527 DRM_MODE_CONNECTOR_DVII
);
528 encoder_type
= DRM_MODE_ENCODER_TMDS
;
530 case INTEL_DVO_CHIP_LVDS
:
531 intel_encoder
->cloneable
= false;
532 drm_connector_init(dev
, connector
,
533 &intel_dvo_connector_funcs
,
534 DRM_MODE_CONNECTOR_LVDS
);
535 encoder_type
= DRM_MODE_ENCODER_LVDS
;
539 drm_connector_helper_add(connector
,
540 &intel_dvo_connector_helper_funcs
);
541 connector
->display_info
.subpixel_order
= SubPixelHorizontalRGB
;
542 connector
->interlace_allowed
= false;
543 connector
->doublescan_allowed
= false;
545 intel_connector_attach_encoder(intel_connector
, intel_encoder
);
546 if (dvo
->type
== INTEL_DVO_CHIP_LVDS
) {
547 /* For our LVDS chipsets, we should hopefully be able
548 * to dig the fixed panel mode out of the BIOS data.
549 * However, it's in a different format from the BIOS
550 * data on chipsets with integrated LVDS (stored in AIM
551 * headers, likely), so for now, just get the current
552 * mode being output through DVO.
554 intel_dvo
->panel_fixed_mode
=
555 intel_dvo_get_current_mode(connector
);
556 intel_dvo
->panel_wants_dither
= true;
559 drm_sysfs_connector_add(connector
);
563 drm_encoder_cleanup(&intel_encoder
->base
);
565 kfree(intel_connector
);