1 #ifndef __CARD_BASE_H__
2 #define __CARD_BASE_H__
5 * IBM Accelerator Family 'GenWQE'
7 * (C) Copyright IBM Corp. 2013
9 * Author: Frank Haverkamp <haver@linux.vnet.ibm.com>
10 * Author: Joerg-Stephan Vogt <jsvogt@de.ibm.com>
11 * Author: Michael Jung <mijung@de.ibm.com>
12 * Author: Michael Ruettger <michael@ibmra.de>
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License (version 2 only)
16 * as published by the Free Software Foundation.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
25 * Interfaces within the GenWQE module. Defines genwqe_card and
26 * ddcb_queue as well as ddcb_requ.
29 #include <linux/kernel.h>
30 #include <linux/types.h>
31 #include <linux/cdev.h>
32 #include <linux/stringify.h>
33 #include <linux/pci.h>
34 #include <linux/semaphore.h>
35 #include <linux/uaccess.h>
37 #include <linux/version.h>
38 #include <linux/debugfs.h>
39 #include <linux/slab.h>
41 #include <linux/genwqe/genwqe_card.h>
42 #include "genwqe_driver.h"
44 #define GENWQE_MSI_IRQS 4 /* Just one supported, no MSIx */
45 #define GENWQE_FLAG_MSI_ENABLED (1 << 0)
47 #define GENWQE_MAX_VFS 15 /* maximum 15 VFs are possible */
48 #define GENWQE_MAX_FUNCS 16 /* 1 PF and 15 VFs */
49 #define GENWQE_CARD_NO_MAX (16 * GENWQE_MAX_FUNCS)
51 /* Compile parameters, some of them appear in debugfs for later adjustment */
52 #define genwqe_ddcb_max 32 /* DDCBs on the work-queue */
53 #define genwqe_polling_enabled 0 /* in case of irqs not working */
54 #define genwqe_ddcb_software_timeout 10 /* timeout per DDCB in seconds */
55 #define genwqe_kill_timeout 8 /* time until process gets killed */
56 #define genwqe_vf_jobtimeout_msec 250 /* 250 msec */
57 #define genwqe_pf_jobtimeout_msec 8000 /* 8 sec should be ok */
58 #define genwqe_health_check_interval 4 /* <= 0: disabled */
60 /* Sysfs attribute groups used when we create the genwqe device */
61 extern const struct attribute_group
*genwqe_attribute_groups
[];
64 * Config space for Genwqe5 A7:
65 * 00:[14 10 4b 04]40 00 10 00[00 00 00 12]00 00 00 00
66 * 10: 0c 00 00 f0 07 3c 00 00 00 00 00 00 00 00 00 00
67 * 20: 00 00 00 00 00 00 00 00 00 00 00 00[14 10 4b 04]
68 * 30: 00 00 00 00 50 00 00 00 00 00 00 00 00 00 00 00
70 #define PCI_DEVICE_GENWQE 0x044b /* Genwqe DeviceID */
72 #define PCI_SUBSYSTEM_ID_GENWQE5 0x035f /* Genwqe A5 Subsystem-ID */
73 #define PCI_SUBSYSTEM_ID_GENWQE5_NEW 0x044b /* Genwqe A5 Subsystem-ID */
74 #define PCI_CLASSCODE_GENWQE5 0x1200 /* UNKNOWN */
76 #define PCI_SUBVENDOR_ID_IBM_SRIOV 0x0000
77 #define PCI_SUBSYSTEM_ID_GENWQE5_SRIOV 0x0000 /* Genwqe A5 Subsystem-ID */
78 #define PCI_CLASSCODE_GENWQE5_SRIOV 0x1200 /* UNKNOWN */
80 #define GENWQE_SLU_ARCH_REQ 2 /* Required SLU architecture level */
83 * struct genwqe_reg - Genwqe data dump functionality
92 * enum genwqe_dbg_type - Specify chip unit to dump/debug
94 enum genwqe_dbg_type
{
95 GENWQE_DBG_UNIT0
= 0, /* captured before prev errs cleared */
100 GENWQE_DBG_UNIT5
= 5,
101 GENWQE_DBG_UNIT6
= 6,
102 GENWQE_DBG_UNIT7
= 7,
105 GENWQE_DBG_UNITS
= 10, /* max number of possible debug units */
108 /* Software error injection to simulate card failures */
109 #define GENWQE_INJECT_HARDWARE_FAILURE 0x00000001 /* injects -1 reg reads */
110 #define GENWQE_INJECT_BUS_RESET_FAILURE 0x00000002 /* pci_bus_reset fail */
111 #define GENWQE_INJECT_GFIR_FATAL 0x00000004 /* GFIR = 0x0000ffff */
112 #define GENWQE_INJECT_GFIR_INFO 0x00000008 /* GFIR = 0xffff0000 */
115 * Genwqe card description and management data.
117 * Error-handling in case of card malfunction
118 * ------------------------------------------
120 * If the card is detected to be defective the outside environment
121 * will cause the PCI layer to call deinit (the cleanup function for
122 * probe). This is the same effect like doing a unbind/bind operation
125 * The genwqe card driver implements a health checking thread which
126 * verifies the card function. If this detects a problem the cards
127 * device is being shutdown and restarted again, along with a reset of
128 * the card and queue.
130 * All functions accessing the card device return either -EIO or -ENODEV
131 * code to indicate the malfunction to the user. The user has to close
132 * the file descriptor and open a new one, once the card becomes
135 * If the open file descriptor is setup to receive SIGIO, the signal is
136 * genereated for the application which has to provide a handler to
137 * react on it. If the application does not close the open
138 * file descriptor a SIGKILL is send to enforce freeing the cards
141 * I did not find a different way to prevent kernel problems due to
142 * reference counters for the cards character devices getting out of
143 * sync. The character device deallocation does not block, even if
144 * there is still an open file descriptor pending. If this pending
145 * descriptor is closed, the data structures used by the character
146 * device is reinstantiated, which will lead to the reference counter
147 * dropping below the allowed values.
152 * To test the internal driver recovery the following command can be used:
153 * sudo sh -c 'echo 0xfffff > /sys/class/genwqe/genwqe0_card/err_inject'
158 * struct dma_mapping_type - Mapping type definition
160 * To avoid memcpying data arround we use user memory directly. To do
161 * this we need to pin/swap-in the memory and request a DMA address
164 enum dma_mapping_type
{
165 GENWQE_MAPPING_RAW
= 0, /* contignous memory buffer */
166 GENWQE_MAPPING_SGL_TEMP
, /* sglist dynamically used */
167 GENWQE_MAPPING_SGL_PINNED
, /* sglist used with pinning */
171 * struct dma_mapping - Information about memory mappings done by the driver
174 enum dma_mapping_type type
;
176 void *u_vaddr
; /* user-space vaddr/non-aligned */
177 void *k_vaddr
; /* kernel-space vaddr/non-aligned */
178 dma_addr_t dma_addr
; /* physical DMA address */
180 struct page
**page_list
; /* list of pages used by user buff */
181 dma_addr_t
*dma_list
; /* list of dma addresses per page */
182 unsigned int nr_pages
; /* number of pages */
183 unsigned int size
; /* size in bytes */
185 struct list_head card_list
; /* list of usr_maps for card */
186 struct list_head pin_list
; /* list of pinned memory for dev */
189 static inline void genwqe_mapping_init(struct dma_mapping
*m
,
190 enum dma_mapping_type type
)
192 memset(m
, 0, sizeof(*m
));
197 * struct ddcb_queue - DDCB queue data
198 * @ddcb_max: Number of DDCBs on the queue
199 * @ddcb_next: Next free DDCB
200 * @ddcb_act: Next DDCB supposed to finish
201 * @ddcb_seq: Sequence number of last DDCB
202 * @ddcbs_in_flight: Currently enqueued DDCBs
203 * @ddcbs_completed: Number of already completed DDCBs
204 * @busy: Number of -EBUSY returns
205 * @ddcb_daddr: DMA address of first DDCB in the queue
206 * @ddcb_vaddr: Kernel virtual address of first DDCB in the queue
207 * @ddcb_req: Associated requests (one per DDCB)
208 * @ddcb_waitqs: Associated wait queues (one per DDCB)
209 * @ddcb_lock: Lock to protect queuing operations
210 * @ddcb_waitq: Wait on next DDCB finishing
214 int ddcb_max
; /* amount of DDCBs */
215 int ddcb_next
; /* next available DDCB num */
216 int ddcb_act
; /* DDCB to be processed */
217 u16 ddcb_seq
; /* slc seq num */
218 unsigned int ddcbs_in_flight
; /* number of ddcbs in processing */
219 unsigned int ddcbs_completed
;
220 unsigned int ddcbs_max_in_flight
;
221 unsigned int busy
; /* how many times -EBUSY? */
223 dma_addr_t ddcb_daddr
; /* DMA address */
224 struct ddcb
*ddcb_vaddr
; /* kernel virtual addr for DDCBs */
225 struct ddcb_requ
**ddcb_req
; /* ddcb processing parameter */
226 wait_queue_head_t
*ddcb_waitqs
; /* waitqueue per ddcb */
228 spinlock_t ddcb_lock
; /* exclusive access to queue */
229 wait_queue_head_t ddcb_waitq
; /* wait for ddcb processing */
231 /* registers or the respective queue to be used */
234 u32 IO_QUEUE_SEGMENT
;
235 u32 IO_QUEUE_INITSQN
;
239 u32 IO_QUEUE_ERRCNTS
;
244 * GFIR, SLU_UNITCFG, APP_UNITCFG
245 * 8 Units with FIR/FEC + 64 * 2ndary FIRS/FEC.
247 #define GENWQE_FFDC_REGS (3 + (8 * (2 + 2 * 64)))
250 unsigned int entries
;
251 struct genwqe_reg
*regs
;
255 * struct genwqe_dev - GenWQE device information
256 * @card_state: Card operation state, see above
257 * @ffdc: First Failure Data Capture buffers for each unit
258 * @card_thread: Working thread to operate the DDCB queue
259 * @card_waitq: Wait queue used in card_thread
261 * @health_thread: Card monitoring thread (only for PFs)
262 * @health_waitq: Wait queue used in health_thread
263 * @pci_dev: Associated PCI device (function)
264 * @mmio: Base address of 64-bit register space
265 * @mmio_len: Length of register area
266 * @file_lock: Lock to protect access to file_list
267 * @file_list: List of all processes with open GenWQE file descriptors
269 * This struct contains all information needed to communicate with a
270 * GenWQE card. It is initialized when a GenWQE device is found and
271 * destroyed when it goes away. It holds data to maintain the queue as
272 * well as data needed to feed the user interfaces.
275 enum genwqe_card_state card_state
;
276 spinlock_t print_lock
;
278 int card_idx
; /* card index 0..CARD_NO_MAX-1 */
279 u64 flags
; /* general flags */
281 /* FFDC data gathering */
282 struct genwqe_ffdc ffdc
[GENWQE_DBG_UNITS
];
285 struct task_struct
*card_thread
;
286 wait_queue_head_t queue_waitq
;
287 struct ddcb_queue queue
; /* genwqe DDCB queue */
288 unsigned int irqs_processed
;
290 /* Card health checking thread */
291 struct task_struct
*health_thread
;
292 wait_queue_head_t health_waitq
;
295 dev_t devnum_genwqe
; /* major/minor num card */
296 struct class *class_genwqe
; /* reference to class object */
297 struct device
*dev
; /* for device creation */
298 struct cdev cdev_genwqe
; /* char device for card */
300 struct dentry
*debugfs_root
; /* debugfs card root directory */
301 struct dentry
*debugfs_genwqe
; /* debugfs driver root directory */
304 struct pci_dev
*pci_dev
; /* PCI device */
305 void __iomem
*mmio
; /* BAR-0 MMIO start */
306 unsigned long mmio_len
;
308 u32 vf_jobtimeout_msec
[GENWQE_MAX_VFS
];
309 int is_privileged
; /* access to all regs possible */
311 /* config regs which we need often */
319 spinlock_t file_lock
; /* lock for open files */
320 struct list_head file_list
; /* list of open files */
322 /* debugfs parameters */
323 int ddcb_software_timeout
; /* wait until DDCB times out */
324 int skip_recovery
; /* circumvention if recovery fails */
325 int kill_timeout
; /* wait after sending SIGKILL */
329 * enum genwqe_requ_state - State of a DDCB execution request
331 enum genwqe_requ_state
{
333 GENWQE_REQU_ENQUEUED
= 1,
334 GENWQE_REQU_TAPPED
= 2,
335 GENWQE_REQU_FINISHED
= 3,
336 GENWQE_REQU_STATE_MAX
,
340 * struct ddcb_requ - Kernel internal representation of the DDCB request
341 * @cmd: User space representation of the DDCB execution request
344 /* kernel specific content */
345 enum genwqe_requ_state req_state
; /* request status */
346 int num
; /* ddcb_no for this request */
347 struct ddcb_queue
*queue
; /* associated queue */
349 struct dma_mapping dma_mappings
[DDCB_FIXUPS
];
350 struct sg_entry
*sgl
[DDCB_FIXUPS
];
351 dma_addr_t sgl_dma_addr
[DDCB_FIXUPS
];
352 size_t sgl_size
[DDCB_FIXUPS
];
354 /* kernel/user shared content */
355 struct genwqe_ddcb_cmd cmd
; /* ddcb_no for this request */
356 struct genwqe_debug_data debug_data
;
360 * struct genwqe_file - Information for open GenWQE devices
363 struct genwqe_dev
*cd
;
364 struct genwqe_driver
*client
;
367 struct fasync_struct
*async_queue
;
368 struct task_struct
*owner
;
369 struct list_head list
; /* entry in list of open files */
371 spinlock_t map_lock
; /* lock for dma_mappings */
372 struct list_head map_list
; /* list of dma_mappings */
374 spinlock_t pin_lock
; /* lock for pinned memory */
375 struct list_head pin_list
; /* list of pinned memory */
378 int genwqe_setup_service_layer(struct genwqe_dev
*cd
); /* for PF only */
379 int genwqe_finish_queue(struct genwqe_dev
*cd
);
380 int genwqe_release_service_layer(struct genwqe_dev
*cd
);
383 * genwqe_get_slu_id() - Read Service Layer Unit Id
384 * Return: 0x00: Development code
386 * 0x02: SLC2 (sept2012)
387 * 0x03: SLC2 (feb2013, generic driver)
389 static inline int genwqe_get_slu_id(struct genwqe_dev
*cd
)
391 return (int)((cd
->slu_unitcfg
>> 32) & 0xff);
394 int genwqe_ddcbs_in_flight(struct genwqe_dev
*cd
);
396 u8
genwqe_card_type(struct genwqe_dev
*cd
);
397 int genwqe_card_reset(struct genwqe_dev
*cd
);
398 int genwqe_set_interrupt_capability(struct genwqe_dev
*cd
, int count
);
399 void genwqe_reset_interrupt_capability(struct genwqe_dev
*cd
);
401 int genwqe_device_create(struct genwqe_dev
*cd
);
402 int genwqe_device_remove(struct genwqe_dev
*cd
);
405 int genwqe_init_debugfs(struct genwqe_dev
*cd
);
406 void genqwe_exit_debugfs(struct genwqe_dev
*cd
);
408 int genwqe_read_softreset(struct genwqe_dev
*cd
);
410 /* Hardware Circumventions */
411 int genwqe_recovery_on_fatal_gfir_required(struct genwqe_dev
*cd
);
412 int genwqe_flash_readback_fails(struct genwqe_dev
*cd
);
415 * genwqe_write_vreg() - Write register in VF window
417 * @reg: register address
418 * @val: value to write
419 * @func: 0: PF, 1: VF0, ..., 15: VF14
421 int genwqe_write_vreg(struct genwqe_dev
*cd
, u32 reg
, u64 val
, int func
);
424 * genwqe_read_vreg() - Read register in VF window
426 * @reg: register address
427 * @func: 0: PF, 1: VF0, ..., 15: VF14
429 * Return: content of the register
431 u64
genwqe_read_vreg(struct genwqe_dev
*cd
, u32 reg
, int func
);
433 /* FFDC Buffer Management */
434 int genwqe_ffdc_buff_size(struct genwqe_dev
*cd
, int unit_id
);
435 int genwqe_ffdc_buff_read(struct genwqe_dev
*cd
, int unit_id
,
436 struct genwqe_reg
*regs
, unsigned int max_regs
);
437 int genwqe_read_ffdc_regs(struct genwqe_dev
*cd
, struct genwqe_reg
*regs
,
438 unsigned int max_regs
, int all
);
439 int genwqe_ffdc_dump_dma(struct genwqe_dev
*cd
,
440 struct genwqe_reg
*regs
, unsigned int max_regs
);
442 int genwqe_init_debug_data(struct genwqe_dev
*cd
,
443 struct genwqe_debug_data
*d
);
445 void genwqe_init_crc32(void);
446 int genwqe_read_app_id(struct genwqe_dev
*cd
, char *app_name
, int len
);
448 /* Memory allocation/deallocation; dma address handling */
449 int genwqe_user_vmap(struct genwqe_dev
*cd
, struct dma_mapping
*m
,
450 void *uaddr
, unsigned long size
,
451 struct ddcb_requ
*req
);
453 int genwqe_user_vunmap(struct genwqe_dev
*cd
, struct dma_mapping
*m
,
454 struct ddcb_requ
*req
);
456 struct sg_entry
*genwqe_alloc_sgl(struct genwqe_dev
*cd
, int num_pages
,
457 dma_addr_t
*dma_addr
, size_t *sgl_size
);
459 void genwqe_free_sgl(struct genwqe_dev
*cd
, struct sg_entry
*sg_list
,
460 dma_addr_t dma_addr
, size_t size
);
462 int genwqe_setup_sgl(struct genwqe_dev
*cd
,
465 struct sg_entry
*sgl
, /* genwqe sgl */
466 dma_addr_t dma_addr
, size_t sgl_size
,
467 dma_addr_t
*dma_list
, int page_offs
, int num_pages
);
469 int genwqe_check_sgl(struct genwqe_dev
*cd
, struct sg_entry
*sg_list
,
472 static inline bool dma_mapping_used(struct dma_mapping
*m
)
480 * __genwqe_execute_ddcb() - Execute DDCB request with addr translation
482 * This function will do the address translation changes to the DDCBs
483 * according to the definitions required by the ATS field. It looks up
484 * the memory allocation buffer or does vmap/vunmap for the respective
485 * user-space buffers, inclusive page pinning and scatter gather list
486 * buildup and teardown.
488 int __genwqe_execute_ddcb(struct genwqe_dev
*cd
,
489 struct genwqe_ddcb_cmd
*cmd
);
492 * __genwqe_execute_raw_ddcb() - Execute DDCB request without addr translation
494 * This version will not do address translation or any modifcation of
495 * the DDCB data. It is used e.g. for the MoveFlash DDCB which is
496 * entirely prepared by the driver itself. That means the appropriate
497 * DMA addresses are already in the DDCB and do not need any
500 int __genwqe_execute_raw_ddcb(struct genwqe_dev
*cd
,
501 struct genwqe_ddcb_cmd
*cmd
);
503 int __genwqe_enqueue_ddcb(struct genwqe_dev
*cd
, struct ddcb_requ
*req
);
504 int __genwqe_wait_ddcb(struct genwqe_dev
*cd
, struct ddcb_requ
*req
);
505 int __genwqe_purge_ddcb(struct genwqe_dev
*cd
, struct ddcb_requ
*req
);
507 /* register access */
508 int __genwqe_writeq(struct genwqe_dev
*cd
, u64 byte_offs
, u64 val
);
509 u64
__genwqe_readq(struct genwqe_dev
*cd
, u64 byte_offs
);
510 int __genwqe_writel(struct genwqe_dev
*cd
, u64 byte_offs
, u32 val
);
511 u32
__genwqe_readl(struct genwqe_dev
*cd
, u64 byte_offs
);
513 void *__genwqe_alloc_consistent(struct genwqe_dev
*cd
, size_t size
,
514 dma_addr_t
*dma_handle
);
515 void __genwqe_free_consistent(struct genwqe_dev
*cd
, size_t size
,
516 void *vaddr
, dma_addr_t dma_handle
);
518 /* Base clock frequency in MHz */
519 int genwqe_base_clock_frequency(struct genwqe_dev
*cd
);
521 /* Before FFDC is captured the traps should be stopped. */
522 void genwqe_stop_traps(struct genwqe_dev
*cd
);
523 void genwqe_start_traps(struct genwqe_dev
*cd
);
525 /* Hardware circumvention */
526 bool genwqe_need_err_masking(struct genwqe_dev
*cd
);
529 * genwqe_is_privileged() - Determine operation mode for PCI function
531 * On Intel with SRIOV support we see:
532 * PF: is_physfn = 1 is_virtfn = 0
533 * VF: is_physfn = 0 is_virtfn = 1
535 * On Systems with no SRIOV support _and_ virtualized systems we get:
536 * is_physfn = 0 is_virtfn = 0
538 * Other vendors have individual pci device ids to distinguish between
539 * virtual function drivers and physical function drivers. GenWQE
540 * unfortunately has just on pci device id for both, VFs and PF.
542 * The following code is used to distinguish if the card is running in
543 * privileged mode, either as true PF or in a virtualized system with
544 * full register access e.g. currently on PowerPC.
546 * if (pci_dev->is_virtfn)
547 * cd->is_privileged = 0;
549 * cd->is_privileged = (__genwqe_readq(cd, IO_SLU_BITSTREAM)
550 * != IO_ILLEGAL_VALUE);
552 static inline int genwqe_is_privileged(struct genwqe_dev
*cd
)
554 return cd
->is_privileged
;
557 #endif /* __CARD_BASE_H__ */