2 * Copyright (c) 2003-2008 Chelsio, Inc. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
35 #include <linux/module.h>
36 #include <linux/moduleparam.h>
37 #include <linux/init.h>
38 #include <linux/pci.h>
39 #include <linux/dma-mapping.h>
40 #include <linux/netdevice.h>
41 #include <linux/etherdevice.h>
42 #include <linux/if_vlan.h>
43 #include <linux/mdio.h>
44 #include <linux/sockios.h>
45 #include <linux/workqueue.h>
46 #include <linux/proc_fs.h>
47 #include <linux/rtnetlink.h>
48 #include <linux/firmware.h>
49 #include <linux/log2.h>
50 #include <linux/stringify.h>
51 #include <linux/sched.h>
52 #include <linux/slab.h>
53 #include <asm/uaccess.h>
56 #include "cxgb3_ioctl.h"
58 #include "cxgb3_offload.h"
61 #include "cxgb3_ctl_defs.h"
63 #include "firmware_exports.h"
66 MAX_TXQ_ENTRIES
= 16384,
67 MAX_CTRL_TXQ_ENTRIES
= 1024,
68 MAX_RSPQ_ENTRIES
= 16384,
69 MAX_RX_BUFFERS
= 16384,
70 MAX_RX_JUMBO_BUFFERS
= 16384,
72 MIN_CTRL_TXQ_ENTRIES
= 4,
73 MIN_RSPQ_ENTRIES
= 32,
77 #define PORT_MASK ((1 << MAX_NPORTS) - 1)
79 #define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
80 NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
81 NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
83 #define EEPROM_MAGIC 0x38E2F10C
85 #define CH_DEVICE(devid, idx) \
86 { PCI_VENDOR_ID_CHELSIO, devid, PCI_ANY_ID, PCI_ANY_ID, 0, 0, idx }
88 static DEFINE_PCI_DEVICE_TABLE(cxgb3_pci_tbl
) = {
89 CH_DEVICE(0x20, 0), /* PE9000 */
90 CH_DEVICE(0x21, 1), /* T302E */
91 CH_DEVICE(0x22, 2), /* T310E */
92 CH_DEVICE(0x23, 3), /* T320X */
93 CH_DEVICE(0x24, 1), /* T302X */
94 CH_DEVICE(0x25, 3), /* T320E */
95 CH_DEVICE(0x26, 2), /* T310X */
96 CH_DEVICE(0x30, 2), /* T3B10 */
97 CH_DEVICE(0x31, 3), /* T3B20 */
98 CH_DEVICE(0x32, 1), /* T3B02 */
99 CH_DEVICE(0x35, 6), /* T3C20-derived T3C10 */
100 CH_DEVICE(0x36, 3), /* S320E-CR */
101 CH_DEVICE(0x37, 7), /* N320E-G2 */
105 MODULE_DESCRIPTION(DRV_DESC
);
106 MODULE_AUTHOR("Chelsio Communications");
107 MODULE_LICENSE("Dual BSD/GPL");
108 MODULE_VERSION(DRV_VERSION
);
109 MODULE_DEVICE_TABLE(pci
, cxgb3_pci_tbl
);
111 static int dflt_msg_enable
= DFLT_MSG_ENABLE
;
113 module_param(dflt_msg_enable
, int, 0644);
114 MODULE_PARM_DESC(dflt_msg_enable
, "Chelsio T3 default message enable bitmap");
117 * The driver uses the best interrupt scheme available on a platform in the
118 * order MSI-X, MSI, legacy pin interrupts. This parameter determines which
119 * of these schemes the driver may consider as follows:
121 * msi = 2: choose from among all three options
122 * msi = 1: only consider MSI and pin interrupts
123 * msi = 0: force pin interrupts
127 module_param(msi
, int, 0644);
128 MODULE_PARM_DESC(msi
, "whether to use MSI or MSI-X");
131 * The driver enables offload as a default.
132 * To disable it, use ofld_disable = 1.
135 static int ofld_disable
= 0;
137 module_param(ofld_disable
, int, 0644);
138 MODULE_PARM_DESC(ofld_disable
, "whether to enable offload at init time or not");
141 * We have work elements that we need to cancel when an interface is taken
142 * down. Normally the work elements would be executed by keventd but that
143 * can deadlock because of linkwatch. If our close method takes the rtnl
144 * lock and linkwatch is ahead of our work elements in keventd, linkwatch
145 * will block keventd as it needs the rtnl lock, and we'll deadlock waiting
146 * for our work to complete. Get our own work queue to solve this.
148 struct workqueue_struct
*cxgb3_wq
;
151 * link_report - show link status and link speed/duplex
152 * @p: the port whose settings are to be reported
154 * Shows the link status, speed, and duplex of a port.
156 static void link_report(struct net_device
*dev
)
158 if (!netif_carrier_ok(dev
))
159 netdev_info(dev
, "link down\n");
161 const char *s
= "10Mbps";
162 const struct port_info
*p
= netdev_priv(dev
);
164 switch (p
->link_config
.speed
) {
176 netdev_info(dev
, "link up, %s, %s-duplex\n",
177 s
, p
->link_config
.duplex
== DUPLEX_FULL
182 static void enable_tx_fifo_drain(struct adapter
*adapter
,
183 struct port_info
*pi
)
185 t3_set_reg_field(adapter
, A_XGM_TXFIFO_CFG
+ pi
->mac
.offset
, 0,
187 t3_write_reg(adapter
, A_XGM_RX_CTRL
+ pi
->mac
.offset
, 0);
188 t3_write_reg(adapter
, A_XGM_TX_CTRL
+ pi
->mac
.offset
, F_TXEN
);
189 t3_write_reg(adapter
, A_XGM_RX_CTRL
+ pi
->mac
.offset
, F_RXEN
);
192 static void disable_tx_fifo_drain(struct adapter
*adapter
,
193 struct port_info
*pi
)
195 t3_set_reg_field(adapter
, A_XGM_TXFIFO_CFG
+ pi
->mac
.offset
,
199 void t3_os_link_fault(struct adapter
*adap
, int port_id
, int state
)
201 struct net_device
*dev
= adap
->port
[port_id
];
202 struct port_info
*pi
= netdev_priv(dev
);
204 if (state
== netif_carrier_ok(dev
))
208 struct cmac
*mac
= &pi
->mac
;
210 netif_carrier_on(dev
);
212 disable_tx_fifo_drain(adap
, pi
);
214 /* Clear local faults */
215 t3_xgm_intr_disable(adap
, pi
->port_id
);
216 t3_read_reg(adap
, A_XGM_INT_STATUS
+
219 A_XGM_INT_CAUSE
+ pi
->mac
.offset
,
222 t3_set_reg_field(adap
,
225 F_XGM_INT
, F_XGM_INT
);
226 t3_xgm_intr_enable(adap
, pi
->port_id
);
228 t3_mac_enable(mac
, MAC_DIRECTION_TX
);
230 netif_carrier_off(dev
);
233 enable_tx_fifo_drain(adap
, pi
);
239 * t3_os_link_changed - handle link status changes
240 * @adapter: the adapter associated with the link change
241 * @port_id: the port index whose limk status has changed
242 * @link_stat: the new status of the link
243 * @speed: the new speed setting
244 * @duplex: the new duplex setting
245 * @pause: the new flow-control setting
247 * This is the OS-dependent handler for link status changes. The OS
248 * neutral handler takes care of most of the processing for these events,
249 * then calls this handler for any OS-specific processing.
251 void t3_os_link_changed(struct adapter
*adapter
, int port_id
, int link_stat
,
252 int speed
, int duplex
, int pause
)
254 struct net_device
*dev
= adapter
->port
[port_id
];
255 struct port_info
*pi
= netdev_priv(dev
);
256 struct cmac
*mac
= &pi
->mac
;
258 /* Skip changes from disabled ports. */
259 if (!netif_running(dev
))
262 if (link_stat
!= netif_carrier_ok(dev
)) {
264 disable_tx_fifo_drain(adapter
, pi
);
266 t3_mac_enable(mac
, MAC_DIRECTION_RX
);
268 /* Clear local faults */
269 t3_xgm_intr_disable(adapter
, pi
->port_id
);
270 t3_read_reg(adapter
, A_XGM_INT_STATUS
+
272 t3_write_reg(adapter
,
273 A_XGM_INT_CAUSE
+ pi
->mac
.offset
,
276 t3_set_reg_field(adapter
,
277 A_XGM_INT_ENABLE
+ pi
->mac
.offset
,
278 F_XGM_INT
, F_XGM_INT
);
279 t3_xgm_intr_enable(adapter
, pi
->port_id
);
281 netif_carrier_on(dev
);
283 netif_carrier_off(dev
);
285 t3_xgm_intr_disable(adapter
, pi
->port_id
);
286 t3_read_reg(adapter
, A_XGM_INT_STATUS
+ pi
->mac
.offset
);
287 t3_set_reg_field(adapter
,
288 A_XGM_INT_ENABLE
+ pi
->mac
.offset
,
292 pi
->phy
.ops
->power_down(&pi
->phy
, 1);
294 t3_read_reg(adapter
, A_XGM_INT_STATUS
+ pi
->mac
.offset
);
295 t3_mac_disable(mac
, MAC_DIRECTION_RX
);
296 t3_link_start(&pi
->phy
, mac
, &pi
->link_config
);
299 enable_tx_fifo_drain(adapter
, pi
);
307 * t3_os_phymod_changed - handle PHY module changes
308 * @phy: the PHY reporting the module change
309 * @mod_type: new module type
311 * This is the OS-dependent handler for PHY module changes. It is
312 * invoked when a PHY module is removed or inserted for any OS-specific
315 void t3_os_phymod_changed(struct adapter
*adap
, int port_id
)
317 static const char *mod_str
[] = {
318 NULL
, "SR", "LR", "LRM", "TWINAX", "TWINAX", "unknown"
321 const struct net_device
*dev
= adap
->port
[port_id
];
322 const struct port_info
*pi
= netdev_priv(dev
);
324 if (pi
->phy
.modtype
== phy_modtype_none
)
325 netdev_info(dev
, "PHY module unplugged\n");
327 netdev_info(dev
, "%s PHY module inserted\n",
328 mod_str
[pi
->phy
.modtype
]);
331 static void cxgb_set_rxmode(struct net_device
*dev
)
333 struct port_info
*pi
= netdev_priv(dev
);
335 t3_mac_set_rx_mode(&pi
->mac
, dev
);
339 * link_start - enable a port
340 * @dev: the device to enable
342 * Performs the MAC and PHY actions needed to enable a port.
344 static void link_start(struct net_device
*dev
)
346 struct port_info
*pi
= netdev_priv(dev
);
347 struct cmac
*mac
= &pi
->mac
;
350 t3_mac_set_num_ucast(mac
, MAX_MAC_IDX
);
351 t3_mac_set_mtu(mac
, dev
->mtu
);
352 t3_mac_set_address(mac
, LAN_MAC_IDX
, dev
->dev_addr
);
353 t3_mac_set_address(mac
, SAN_MAC_IDX
, pi
->iscsic
.mac_addr
);
354 t3_mac_set_rx_mode(mac
, dev
);
355 t3_link_start(&pi
->phy
, mac
, &pi
->link_config
);
356 t3_mac_enable(mac
, MAC_DIRECTION_RX
| MAC_DIRECTION_TX
);
359 static inline void cxgb_disable_msi(struct adapter
*adapter
)
361 if (adapter
->flags
& USING_MSIX
) {
362 pci_disable_msix(adapter
->pdev
);
363 adapter
->flags
&= ~USING_MSIX
;
364 } else if (adapter
->flags
& USING_MSI
) {
365 pci_disable_msi(adapter
->pdev
);
366 adapter
->flags
&= ~USING_MSI
;
371 * Interrupt handler for asynchronous events used with MSI-X.
373 static irqreturn_t
t3_async_intr_handler(int irq
, void *cookie
)
375 t3_slow_intr_handler(cookie
);
380 * Name the MSI-X interrupts.
382 static void name_msix_vecs(struct adapter
*adap
)
384 int i
, j
, msi_idx
= 1, n
= sizeof(adap
->msix_info
[0].desc
) - 1;
386 snprintf(adap
->msix_info
[0].desc
, n
, "%s", adap
->name
);
387 adap
->msix_info
[0].desc
[n
] = 0;
389 for_each_port(adap
, j
) {
390 struct net_device
*d
= adap
->port
[j
];
391 const struct port_info
*pi
= netdev_priv(d
);
393 for (i
= 0; i
< pi
->nqsets
; i
++, msi_idx
++) {
394 snprintf(adap
->msix_info
[msi_idx
].desc
, n
,
395 "%s-%d", d
->name
, pi
->first_qset
+ i
);
396 adap
->msix_info
[msi_idx
].desc
[n
] = 0;
401 static int request_msix_data_irqs(struct adapter
*adap
)
403 int i
, j
, err
, qidx
= 0;
405 for_each_port(adap
, i
) {
406 int nqsets
= adap2pinfo(adap
, i
)->nqsets
;
408 for (j
= 0; j
< nqsets
; ++j
) {
409 err
= request_irq(adap
->msix_info
[qidx
+ 1].vec
,
410 t3_intr_handler(adap
,
413 adap
->msix_info
[qidx
+ 1].desc
,
414 &adap
->sge
.qs
[qidx
]);
417 free_irq(adap
->msix_info
[qidx
+ 1].vec
,
418 &adap
->sge
.qs
[qidx
]);
427 static void free_irq_resources(struct adapter
*adapter
)
429 if (adapter
->flags
& USING_MSIX
) {
432 free_irq(adapter
->msix_info
[0].vec
, adapter
);
433 for_each_port(adapter
, i
)
434 n
+= adap2pinfo(adapter
, i
)->nqsets
;
436 for (i
= 0; i
< n
; ++i
)
437 free_irq(adapter
->msix_info
[i
+ 1].vec
,
438 &adapter
->sge
.qs
[i
]);
440 free_irq(adapter
->pdev
->irq
, adapter
);
443 static int await_mgmt_replies(struct adapter
*adap
, unsigned long init_cnt
,
448 while (adap
->sge
.qs
[0].rspq
.offload_pkts
< init_cnt
+ n
) {
456 static int init_tp_parity(struct adapter
*adap
)
460 struct cpl_set_tcb_field
*greq
;
461 unsigned long cnt
= adap
->sge
.qs
[0].rspq
.offload_pkts
;
463 t3_tp_set_offload_mode(adap
, 1);
465 for (i
= 0; i
< 16; i
++) {
466 struct cpl_smt_write_req
*req
;
468 skb
= alloc_skb(sizeof(*req
), GFP_KERNEL
);
470 skb
= adap
->nofail_skb
;
474 req
= (struct cpl_smt_write_req
*)__skb_put(skb
, sizeof(*req
));
475 memset(req
, 0, sizeof(*req
));
476 req
->wr
.wr_hi
= htonl(V_WR_OP(FW_WROPCODE_FORWARD
));
477 OPCODE_TID(req
) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ
, i
));
478 req
->mtu_idx
= NMTUS
- 1;
480 t3_mgmt_tx(adap
, skb
);
481 if (skb
== adap
->nofail_skb
) {
482 await_mgmt_replies(adap
, cnt
, i
+ 1);
483 adap
->nofail_skb
= alloc_skb(sizeof(*greq
), GFP_KERNEL
);
484 if (!adap
->nofail_skb
)
489 for (i
= 0; i
< 2048; i
++) {
490 struct cpl_l2t_write_req
*req
;
492 skb
= alloc_skb(sizeof(*req
), GFP_KERNEL
);
494 skb
= adap
->nofail_skb
;
498 req
= (struct cpl_l2t_write_req
*)__skb_put(skb
, sizeof(*req
));
499 memset(req
, 0, sizeof(*req
));
500 req
->wr
.wr_hi
= htonl(V_WR_OP(FW_WROPCODE_FORWARD
));
501 OPCODE_TID(req
) = htonl(MK_OPCODE_TID(CPL_L2T_WRITE_REQ
, i
));
502 req
->params
= htonl(V_L2T_W_IDX(i
));
503 t3_mgmt_tx(adap
, skb
);
504 if (skb
== adap
->nofail_skb
) {
505 await_mgmt_replies(adap
, cnt
, 16 + i
+ 1);
506 adap
->nofail_skb
= alloc_skb(sizeof(*greq
), GFP_KERNEL
);
507 if (!adap
->nofail_skb
)
512 for (i
= 0; i
< 2048; i
++) {
513 struct cpl_rte_write_req
*req
;
515 skb
= alloc_skb(sizeof(*req
), GFP_KERNEL
);
517 skb
= adap
->nofail_skb
;
521 req
= (struct cpl_rte_write_req
*)__skb_put(skb
, sizeof(*req
));
522 memset(req
, 0, sizeof(*req
));
523 req
->wr
.wr_hi
= htonl(V_WR_OP(FW_WROPCODE_FORWARD
));
524 OPCODE_TID(req
) = htonl(MK_OPCODE_TID(CPL_RTE_WRITE_REQ
, i
));
525 req
->l2t_idx
= htonl(V_L2T_W_IDX(i
));
526 t3_mgmt_tx(adap
, skb
);
527 if (skb
== adap
->nofail_skb
) {
528 await_mgmt_replies(adap
, cnt
, 16 + 2048 + i
+ 1);
529 adap
->nofail_skb
= alloc_skb(sizeof(*greq
), GFP_KERNEL
);
530 if (!adap
->nofail_skb
)
535 skb
= alloc_skb(sizeof(*greq
), GFP_KERNEL
);
537 skb
= adap
->nofail_skb
;
541 greq
= (struct cpl_set_tcb_field
*)__skb_put(skb
, sizeof(*greq
));
542 memset(greq
, 0, sizeof(*greq
));
543 greq
->wr
.wr_hi
= htonl(V_WR_OP(FW_WROPCODE_FORWARD
));
544 OPCODE_TID(greq
) = htonl(MK_OPCODE_TID(CPL_SET_TCB_FIELD
, 0));
545 greq
->mask
= cpu_to_be64(1);
546 t3_mgmt_tx(adap
, skb
);
548 i
= await_mgmt_replies(adap
, cnt
, 16 + 2048 + 2048 + 1);
549 if (skb
== adap
->nofail_skb
) {
550 i
= await_mgmt_replies(adap
, cnt
, 16 + 2048 + 2048 + 1);
551 adap
->nofail_skb
= alloc_skb(sizeof(*greq
), GFP_KERNEL
);
554 t3_tp_set_offload_mode(adap
, 0);
558 t3_tp_set_offload_mode(adap
, 0);
563 * setup_rss - configure RSS
566 * Sets up RSS to distribute packets to multiple receive queues. We
567 * configure the RSS CPU lookup table to distribute to the number of HW
568 * receive queues, and the response queue lookup table to narrow that
569 * down to the response queues actually configured for each port.
570 * We always configure the RSS mapping for two ports since the mapping
571 * table has plenty of entries.
573 static void setup_rss(struct adapter
*adap
)
576 unsigned int nq0
= adap2pinfo(adap
, 0)->nqsets
;
577 unsigned int nq1
= adap
->port
[1] ? adap2pinfo(adap
, 1)->nqsets
: 1;
578 u8 cpus
[SGE_QSETS
+ 1];
579 u16 rspq_map
[RSS_TABLE_SIZE
];
581 for (i
= 0; i
< SGE_QSETS
; ++i
)
583 cpus
[SGE_QSETS
] = 0xff; /* terminator */
585 for (i
= 0; i
< RSS_TABLE_SIZE
/ 2; ++i
) {
586 rspq_map
[i
] = i
% nq0
;
587 rspq_map
[i
+ RSS_TABLE_SIZE
/ 2] = (i
% nq1
) + nq0
;
590 t3_config_rss(adap
, F_RQFEEDBACKENABLE
| F_TNLLKPEN
| F_TNLMAPEN
|
591 F_TNLPRTEN
| F_TNL2TUPEN
| F_TNL4TUPEN
|
592 V_RRCPLCPUSIZE(6) | F_HASHTOEPLITZ
, cpus
, rspq_map
);
595 static void ring_dbs(struct adapter
*adap
)
599 for (i
= 0; i
< SGE_QSETS
; i
++) {
600 struct sge_qset
*qs
= &adap
->sge
.qs
[i
];
603 for (j
= 0; j
< SGE_TXQ_PER_SET
; j
++)
604 t3_write_reg(adap
, A_SG_KDOORBELL
, F_SELEGRCNTX
| V_EGRCNTX(qs
->txq
[j
].cntxt_id
));
608 static void init_napi(struct adapter
*adap
)
612 for (i
= 0; i
< SGE_QSETS
; i
++) {
613 struct sge_qset
*qs
= &adap
->sge
.qs
[i
];
616 netif_napi_add(qs
->netdev
, &qs
->napi
, qs
->napi
.poll
,
621 * netif_napi_add() can be called only once per napi_struct because it
622 * adds each new napi_struct to a list. Be careful not to call it a
623 * second time, e.g., during EEH recovery, by making a note of it.
625 adap
->flags
|= NAPI_INIT
;
629 * Wait until all NAPI handlers are descheduled. This includes the handlers of
630 * both netdevices representing interfaces and the dummy ones for the extra
633 static void quiesce_rx(struct adapter
*adap
)
637 for (i
= 0; i
< SGE_QSETS
; i
++)
638 if (adap
->sge
.qs
[i
].adap
)
639 napi_disable(&adap
->sge
.qs
[i
].napi
);
642 static void enable_all_napi(struct adapter
*adap
)
645 for (i
= 0; i
< SGE_QSETS
; i
++)
646 if (adap
->sge
.qs
[i
].adap
)
647 napi_enable(&adap
->sge
.qs
[i
].napi
);
651 * setup_sge_qsets - configure SGE Tx/Rx/response queues
654 * Determines how many sets of SGE queues to use and initializes them.
655 * We support multiple queue sets per port if we have MSI-X, otherwise
656 * just one queue set per port.
658 static int setup_sge_qsets(struct adapter
*adap
)
660 int i
, j
, err
, irq_idx
= 0, qset_idx
= 0;
661 unsigned int ntxq
= SGE_TXQ_PER_SET
;
663 if (adap
->params
.rev
> 0 && !(adap
->flags
& USING_MSI
))
666 for_each_port(adap
, i
) {
667 struct net_device
*dev
= adap
->port
[i
];
668 struct port_info
*pi
= netdev_priv(dev
);
670 pi
->qs
= &adap
->sge
.qs
[pi
->first_qset
];
671 for (j
= 0; j
< pi
->nqsets
; ++j
, ++qset_idx
) {
672 err
= t3_sge_alloc_qset(adap
, qset_idx
, 1,
673 (adap
->flags
& USING_MSIX
) ? qset_idx
+ 1 :
675 &adap
->params
.sge
.qset
[qset_idx
], ntxq
, dev
,
676 netdev_get_tx_queue(dev
, j
));
678 t3_free_sge_resources(adap
);
687 static ssize_t
attr_show(struct device
*d
, char *buf
,
688 ssize_t(*format
) (struct net_device
*, char *))
692 /* Synchronize with ioctls that may shut down the device */
694 len
= (*format
) (to_net_dev(d
), buf
);
699 static ssize_t
attr_store(struct device
*d
,
700 const char *buf
, size_t len
,
701 ssize_t(*set
) (struct net_device
*, unsigned int),
702 unsigned int min_val
, unsigned int max_val
)
708 if (!capable(CAP_NET_ADMIN
))
711 val
= simple_strtoul(buf
, &endp
, 0);
712 if (endp
== buf
|| val
< min_val
|| val
> max_val
)
716 ret
= (*set
) (to_net_dev(d
), val
);
723 #define CXGB3_SHOW(name, val_expr) \
724 static ssize_t format_##name(struct net_device *dev, char *buf) \
726 struct port_info *pi = netdev_priv(dev); \
727 struct adapter *adap = pi->adapter; \
728 return sprintf(buf, "%u\n", val_expr); \
730 static ssize_t show_##name(struct device *d, struct device_attribute *attr, \
733 return attr_show(d, buf, format_##name); \
736 static ssize_t
set_nfilters(struct net_device
*dev
, unsigned int val
)
738 struct port_info
*pi
= netdev_priv(dev
);
739 struct adapter
*adap
= pi
->adapter
;
740 int min_tids
= is_offload(adap
) ? MC5_MIN_TIDS
: 0;
742 if (adap
->flags
& FULL_INIT_DONE
)
744 if (val
&& adap
->params
.rev
== 0)
746 if (val
> t3_mc5_size(&adap
->mc5
) - adap
->params
.mc5
.nservers
-
749 adap
->params
.mc5
.nfilters
= val
;
753 static ssize_t
store_nfilters(struct device
*d
, struct device_attribute
*attr
,
754 const char *buf
, size_t len
)
756 return attr_store(d
, buf
, len
, set_nfilters
, 0, ~0);
759 static ssize_t
set_nservers(struct net_device
*dev
, unsigned int val
)
761 struct port_info
*pi
= netdev_priv(dev
);
762 struct adapter
*adap
= pi
->adapter
;
764 if (adap
->flags
& FULL_INIT_DONE
)
766 if (val
> t3_mc5_size(&adap
->mc5
) - adap
->params
.mc5
.nfilters
-
769 adap
->params
.mc5
.nservers
= val
;
773 static ssize_t
store_nservers(struct device
*d
, struct device_attribute
*attr
,
774 const char *buf
, size_t len
)
776 return attr_store(d
, buf
, len
, set_nservers
, 0, ~0);
779 #define CXGB3_ATTR_R(name, val_expr) \
780 CXGB3_SHOW(name, val_expr) \
781 static DEVICE_ATTR(name, S_IRUGO, show_##name, NULL)
783 #define CXGB3_ATTR_RW(name, val_expr, store_method) \
784 CXGB3_SHOW(name, val_expr) \
785 static DEVICE_ATTR(name, S_IRUGO | S_IWUSR, show_##name, store_method)
787 CXGB3_ATTR_R(cam_size
, t3_mc5_size(&adap
->mc5
));
788 CXGB3_ATTR_RW(nfilters
, adap
->params
.mc5
.nfilters
, store_nfilters
);
789 CXGB3_ATTR_RW(nservers
, adap
->params
.mc5
.nservers
, store_nservers
);
791 static struct attribute
*cxgb3_attrs
[] = {
792 &dev_attr_cam_size
.attr
,
793 &dev_attr_nfilters
.attr
,
794 &dev_attr_nservers
.attr
,
798 static struct attribute_group cxgb3_attr_group
= {.attrs
= cxgb3_attrs
};
800 static ssize_t
tm_attr_show(struct device
*d
,
801 char *buf
, int sched
)
803 struct port_info
*pi
= netdev_priv(to_net_dev(d
));
804 struct adapter
*adap
= pi
->adapter
;
805 unsigned int v
, addr
, bpt
, cpt
;
808 addr
= A_TP_TX_MOD_Q1_Q0_RATE_LIMIT
- sched
/ 2;
810 t3_write_reg(adap
, A_TP_TM_PIO_ADDR
, addr
);
811 v
= t3_read_reg(adap
, A_TP_TM_PIO_DATA
);
814 bpt
= (v
>> 8) & 0xff;
817 len
= sprintf(buf
, "disabled\n");
819 v
= (adap
->params
.vpd
.cclk
* 1000) / cpt
;
820 len
= sprintf(buf
, "%u Kbps\n", (v
* bpt
) / 125);
826 static ssize_t
tm_attr_store(struct device
*d
,
827 const char *buf
, size_t len
, int sched
)
829 struct port_info
*pi
= netdev_priv(to_net_dev(d
));
830 struct adapter
*adap
= pi
->adapter
;
835 if (!capable(CAP_NET_ADMIN
))
838 val
= simple_strtoul(buf
, &endp
, 0);
839 if (endp
== buf
|| val
> 10000000)
843 ret
= t3_config_sched(adap
, val
, sched
);
850 #define TM_ATTR(name, sched) \
851 static ssize_t show_##name(struct device *d, struct device_attribute *attr, \
854 return tm_attr_show(d, buf, sched); \
856 static ssize_t store_##name(struct device *d, struct device_attribute *attr, \
857 const char *buf, size_t len) \
859 return tm_attr_store(d, buf, len, sched); \
861 static DEVICE_ATTR(name, S_IRUGO | S_IWUSR, show_##name, store_##name)
872 static struct attribute
*offload_attrs
[] = {
873 &dev_attr_sched0
.attr
,
874 &dev_attr_sched1
.attr
,
875 &dev_attr_sched2
.attr
,
876 &dev_attr_sched3
.attr
,
877 &dev_attr_sched4
.attr
,
878 &dev_attr_sched5
.attr
,
879 &dev_attr_sched6
.attr
,
880 &dev_attr_sched7
.attr
,
884 static struct attribute_group offload_attr_group
= {.attrs
= offload_attrs
};
887 * Sends an sk_buff to an offload queue driver
888 * after dealing with any active network taps.
890 static inline int offload_tx(struct t3cdev
*tdev
, struct sk_buff
*skb
)
895 ret
= t3_offload_tx(tdev
, skb
);
900 static int write_smt_entry(struct adapter
*adapter
, int idx
)
902 struct cpl_smt_write_req
*req
;
903 struct port_info
*pi
= netdev_priv(adapter
->port
[idx
]);
904 struct sk_buff
*skb
= alloc_skb(sizeof(*req
), GFP_KERNEL
);
909 req
= (struct cpl_smt_write_req
*)__skb_put(skb
, sizeof(*req
));
910 req
->wr
.wr_hi
= htonl(V_WR_OP(FW_WROPCODE_FORWARD
));
911 OPCODE_TID(req
) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ
, idx
));
912 req
->mtu_idx
= NMTUS
- 1; /* should be 0 but there's a T3 bug */
914 memcpy(req
->src_mac0
, adapter
->port
[idx
]->dev_addr
, ETH_ALEN
);
915 memcpy(req
->src_mac1
, pi
->iscsic
.mac_addr
, ETH_ALEN
);
917 offload_tx(&adapter
->tdev
, skb
);
921 static int init_smt(struct adapter
*adapter
)
925 for_each_port(adapter
, i
)
926 write_smt_entry(adapter
, i
);
930 static void init_port_mtus(struct adapter
*adapter
)
932 unsigned int mtus
= adapter
->port
[0]->mtu
;
934 if (adapter
->port
[1])
935 mtus
|= adapter
->port
[1]->mtu
<< 16;
936 t3_write_reg(adapter
, A_TP_MTU_PORT_TABLE
, mtus
);
939 static int send_pktsched_cmd(struct adapter
*adap
, int sched
, int qidx
, int lo
,
943 struct mngt_pktsched_wr
*req
;
946 skb
= alloc_skb(sizeof(*req
), GFP_KERNEL
);
948 skb
= adap
->nofail_skb
;
952 req
= (struct mngt_pktsched_wr
*)skb_put(skb
, sizeof(*req
));
953 req
->wr_hi
= htonl(V_WR_OP(FW_WROPCODE_MNGT
));
954 req
->mngt_opcode
= FW_MNGTOPCODE_PKTSCHED_SET
;
960 ret
= t3_mgmt_tx(adap
, skb
);
961 if (skb
== adap
->nofail_skb
) {
962 adap
->nofail_skb
= alloc_skb(sizeof(struct cpl_set_tcb_field
),
964 if (!adap
->nofail_skb
)
971 static int bind_qsets(struct adapter
*adap
)
975 for_each_port(adap
, i
) {
976 const struct port_info
*pi
= adap2pinfo(adap
, i
);
978 for (j
= 0; j
< pi
->nqsets
; ++j
) {
979 int ret
= send_pktsched_cmd(adap
, 1,
980 pi
->first_qset
+ j
, -1,
990 #define FW_VERSION __stringify(FW_VERSION_MAJOR) "." \
991 __stringify(FW_VERSION_MINOR) "." __stringify(FW_VERSION_MICRO)
992 #define FW_FNAME "cxgb3/t3fw-" FW_VERSION ".bin"
993 #define TPSRAM_VERSION __stringify(TP_VERSION_MAJOR) "." \
994 __stringify(TP_VERSION_MINOR) "." __stringify(TP_VERSION_MICRO)
995 #define TPSRAM_NAME "cxgb3/t3%c_psram-" TPSRAM_VERSION ".bin"
996 #define AEL2005_OPT_EDC_NAME "cxgb3/ael2005_opt_edc.bin"
997 #define AEL2005_TWX_EDC_NAME "cxgb3/ael2005_twx_edc.bin"
998 #define AEL2020_TWX_EDC_NAME "cxgb3/ael2020_twx_edc.bin"
999 MODULE_FIRMWARE(FW_FNAME
);
1000 MODULE_FIRMWARE("cxgb3/t3b_psram-" TPSRAM_VERSION
".bin");
1001 MODULE_FIRMWARE("cxgb3/t3c_psram-" TPSRAM_VERSION
".bin");
1002 MODULE_FIRMWARE(AEL2005_OPT_EDC_NAME
);
1003 MODULE_FIRMWARE(AEL2005_TWX_EDC_NAME
);
1004 MODULE_FIRMWARE(AEL2020_TWX_EDC_NAME
);
1006 static inline const char *get_edc_fw_name(int edc_idx
)
1008 const char *fw_name
= NULL
;
1011 case EDC_OPT_AEL2005
:
1012 fw_name
= AEL2005_OPT_EDC_NAME
;
1014 case EDC_TWX_AEL2005
:
1015 fw_name
= AEL2005_TWX_EDC_NAME
;
1017 case EDC_TWX_AEL2020
:
1018 fw_name
= AEL2020_TWX_EDC_NAME
;
1024 int t3_get_edc_fw(struct cphy
*phy
, int edc_idx
, int size
)
1026 struct adapter
*adapter
= phy
->adapter
;
1027 const struct firmware
*fw
;
1031 u16
*cache
= phy
->phy_cache
;
1034 snprintf(buf
, sizeof(buf
), get_edc_fw_name(edc_idx
));
1036 ret
= request_firmware(&fw
, buf
, &adapter
->pdev
->dev
);
1038 dev_err(&adapter
->pdev
->dev
,
1039 "could not upgrade firmware: unable to load %s\n",
1044 /* check size, take checksum in account */
1045 if (fw
->size
> size
+ 4) {
1046 CH_ERR(adapter
, "firmware image too large %u, expected %d\n",
1047 (unsigned int)fw
->size
, size
+ 4);
1051 /* compute checksum */
1052 p
= (const __be32
*)fw
->data
;
1053 for (csum
= 0, i
= 0; i
< fw
->size
/ sizeof(csum
); i
++)
1054 csum
+= ntohl(p
[i
]);
1056 if (csum
!= 0xffffffff) {
1057 CH_ERR(adapter
, "corrupted firmware image, checksum %u\n",
1062 for (i
= 0; i
< size
/ 4 ; i
++) {
1063 *cache
++ = (be32_to_cpu(p
[i
]) & 0xffff0000) >> 16;
1064 *cache
++ = be32_to_cpu(p
[i
]) & 0xffff;
1067 release_firmware(fw
);
1072 static int upgrade_fw(struct adapter
*adap
)
1075 const struct firmware
*fw
;
1076 struct device
*dev
= &adap
->pdev
->dev
;
1078 ret
= request_firmware(&fw
, FW_FNAME
, dev
);
1080 dev_err(dev
, "could not upgrade firmware: unable to load %s\n",
1084 ret
= t3_load_fw(adap
, fw
->data
, fw
->size
);
1085 release_firmware(fw
);
1088 dev_info(dev
, "successful upgrade to firmware %d.%d.%d\n",
1089 FW_VERSION_MAJOR
, FW_VERSION_MINOR
, FW_VERSION_MICRO
);
1091 dev_err(dev
, "failed to upgrade to firmware %d.%d.%d\n",
1092 FW_VERSION_MAJOR
, FW_VERSION_MINOR
, FW_VERSION_MICRO
);
1097 static inline char t3rev2char(struct adapter
*adapter
)
1101 switch(adapter
->params
.rev
) {
1113 static int update_tpsram(struct adapter
*adap
)
1115 const struct firmware
*tpsram
;
1117 struct device
*dev
= &adap
->pdev
->dev
;
1121 rev
= t3rev2char(adap
);
1125 snprintf(buf
, sizeof(buf
), TPSRAM_NAME
, rev
);
1127 ret
= request_firmware(&tpsram
, buf
, dev
);
1129 dev_err(dev
, "could not load TP SRAM: unable to load %s\n",
1134 ret
= t3_check_tpsram(adap
, tpsram
->data
, tpsram
->size
);
1136 goto release_tpsram
;
1138 ret
= t3_set_proto_sram(adap
, tpsram
->data
);
1141 "successful update of protocol engine "
1143 TP_VERSION_MAJOR
, TP_VERSION_MINOR
, TP_VERSION_MICRO
);
1145 dev_err(dev
, "failed to update of protocol engine %d.%d.%d\n",
1146 TP_VERSION_MAJOR
, TP_VERSION_MINOR
, TP_VERSION_MICRO
);
1148 dev_err(dev
, "loading protocol SRAM failed\n");
1151 release_firmware(tpsram
);
1157 * t3_synchronize_rx - wait for current Rx processing on a port to complete
1158 * @adap: the adapter
1161 * Ensures that current Rx processing on any of the queues associated with
1162 * the given port completes before returning. We do this by acquiring and
1163 * releasing the locks of the response queues associated with the port.
1165 static void t3_synchronize_rx(struct adapter
*adap
, const struct port_info
*p
)
1169 for (i
= p
->first_qset
; i
< p
->first_qset
+ p
->nqsets
; i
++) {
1170 struct sge_rspq
*q
= &adap
->sge
.qs
[i
].rspq
;
1172 spin_lock_irq(&q
->lock
);
1173 spin_unlock_irq(&q
->lock
);
1177 static void cxgb_vlan_mode(struct net_device
*dev
, netdev_features_t features
)
1179 struct port_info
*pi
= netdev_priv(dev
);
1180 struct adapter
*adapter
= pi
->adapter
;
1182 if (adapter
->params
.rev
> 0) {
1183 t3_set_vlan_accel(adapter
, 1 << pi
->port_id
,
1184 features
& NETIF_F_HW_VLAN_CTAG_RX
);
1186 /* single control for all ports */
1187 unsigned int i
, have_vlans
= features
& NETIF_F_HW_VLAN_CTAG_RX
;
1189 for_each_port(adapter
, i
)
1191 adapter
->port
[i
]->features
&
1192 NETIF_F_HW_VLAN_CTAG_RX
;
1194 t3_set_vlan_accel(adapter
, 1, have_vlans
);
1196 t3_synchronize_rx(adapter
, pi
);
1200 * cxgb_up - enable the adapter
1201 * @adapter: adapter being enabled
1203 * Called when the first port is enabled, this function performs the
1204 * actions necessary to make an adapter operational, such as completing
1205 * the initialization of HW modules, and enabling interrupts.
1207 * Must be called with the rtnl lock held.
1209 static int cxgb_up(struct adapter
*adap
)
1213 if (!(adap
->flags
& FULL_INIT_DONE
)) {
1214 err
= t3_check_fw_version(adap
);
1215 if (err
== -EINVAL
) {
1216 err
= upgrade_fw(adap
);
1217 CH_WARN(adap
, "FW upgrade to %d.%d.%d %s\n",
1218 FW_VERSION_MAJOR
, FW_VERSION_MINOR
,
1219 FW_VERSION_MICRO
, err
? "failed" : "succeeded");
1222 err
= t3_check_tpsram_version(adap
);
1223 if (err
== -EINVAL
) {
1224 err
= update_tpsram(adap
);
1225 CH_WARN(adap
, "TP upgrade to %d.%d.%d %s\n",
1226 TP_VERSION_MAJOR
, TP_VERSION_MINOR
,
1227 TP_VERSION_MICRO
, err
? "failed" : "succeeded");
1231 * Clear interrupts now to catch errors if t3_init_hw fails.
1232 * We clear them again later as initialization may trigger
1233 * conditions that can interrupt.
1235 t3_intr_clear(adap
);
1237 err
= t3_init_hw(adap
, 0);
1241 t3_set_reg_field(adap
, A_TP_PARA_REG5
, 0, F_RXDDPOFFINIT
);
1242 t3_write_reg(adap
, A_ULPRX_TDDP_PSZ
, V_HPZ0(PAGE_SHIFT
- 12));
1244 err
= setup_sge_qsets(adap
);
1248 for_each_port(adap
, i
)
1249 cxgb_vlan_mode(adap
->port
[i
], adap
->port
[i
]->features
);
1252 if (!(adap
->flags
& NAPI_INIT
))
1255 t3_start_sge_timers(adap
);
1256 adap
->flags
|= FULL_INIT_DONE
;
1259 t3_intr_clear(adap
);
1261 if (adap
->flags
& USING_MSIX
) {
1262 name_msix_vecs(adap
);
1263 err
= request_irq(adap
->msix_info
[0].vec
,
1264 t3_async_intr_handler
, 0,
1265 adap
->msix_info
[0].desc
, adap
);
1269 err
= request_msix_data_irqs(adap
);
1271 free_irq(adap
->msix_info
[0].vec
, adap
);
1274 } else if ((err
= request_irq(adap
->pdev
->irq
,
1275 t3_intr_handler(adap
,
1276 adap
->sge
.qs
[0].rspq
.
1278 (adap
->flags
& USING_MSI
) ?
1283 enable_all_napi(adap
);
1285 t3_intr_enable(adap
);
1287 if (adap
->params
.rev
>= T3_REV_C
&& !(adap
->flags
& TP_PARITY_INIT
) &&
1288 is_offload(adap
) && init_tp_parity(adap
) == 0)
1289 adap
->flags
|= TP_PARITY_INIT
;
1291 if (adap
->flags
& TP_PARITY_INIT
) {
1292 t3_write_reg(adap
, A_TP_INT_CAUSE
,
1293 F_CMCACHEPERR
| F_ARPLUTPERR
);
1294 t3_write_reg(adap
, A_TP_INT_ENABLE
, 0x7fbfffff);
1297 if (!(adap
->flags
& QUEUES_BOUND
)) {
1298 int ret
= bind_qsets(adap
);
1301 CH_ERR(adap
, "failed to bind qsets, err %d\n", ret
);
1302 t3_intr_disable(adap
);
1303 free_irq_resources(adap
);
1307 adap
->flags
|= QUEUES_BOUND
;
1313 CH_ERR(adap
, "request_irq failed, err %d\n", err
);
1318 * Release resources when all the ports and offloading have been stopped.
1320 static void cxgb_down(struct adapter
*adapter
, int on_wq
)
1322 t3_sge_stop(adapter
);
1323 spin_lock_irq(&adapter
->work_lock
); /* sync with PHY intr task */
1324 t3_intr_disable(adapter
);
1325 spin_unlock_irq(&adapter
->work_lock
);
1327 free_irq_resources(adapter
);
1328 quiesce_rx(adapter
);
1329 t3_sge_stop(adapter
);
1331 flush_workqueue(cxgb3_wq
);/* wait for external IRQ handler */
1334 static void schedule_chk_task(struct adapter
*adap
)
1338 timeo
= adap
->params
.linkpoll_period
?
1339 (HZ
* adap
->params
.linkpoll_period
) / 10 :
1340 adap
->params
.stats_update_period
* HZ
;
1342 queue_delayed_work(cxgb3_wq
, &adap
->adap_check_task
, timeo
);
1345 static int offload_open(struct net_device
*dev
)
1347 struct port_info
*pi
= netdev_priv(dev
);
1348 struct adapter
*adapter
= pi
->adapter
;
1349 struct t3cdev
*tdev
= dev2t3cdev(dev
);
1350 int adap_up
= adapter
->open_device_map
& PORT_MASK
;
1353 if (test_and_set_bit(OFFLOAD_DEVMAP_BIT
, &adapter
->open_device_map
))
1356 if (!adap_up
&& (err
= cxgb_up(adapter
)) < 0)
1359 t3_tp_set_offload_mode(adapter
, 1);
1360 tdev
->lldev
= adapter
->port
[0];
1361 err
= cxgb3_offload_activate(adapter
);
1365 init_port_mtus(adapter
);
1366 t3_load_mtus(adapter
, adapter
->params
.mtus
, adapter
->params
.a_wnd
,
1367 adapter
->params
.b_wnd
,
1368 adapter
->params
.rev
== 0 ?
1369 adapter
->port
[0]->mtu
: 0xffff);
1372 if (sysfs_create_group(&tdev
->lldev
->dev
.kobj
, &offload_attr_group
))
1373 dev_dbg(&dev
->dev
, "cannot create sysfs group\n");
1375 /* Call back all registered clients */
1376 cxgb3_add_clients(tdev
);
1379 /* restore them in case the offload module has changed them */
1381 t3_tp_set_offload_mode(adapter
, 0);
1382 clear_bit(OFFLOAD_DEVMAP_BIT
, &adapter
->open_device_map
);
1383 cxgb3_set_dummy_ops(tdev
);
1388 static int offload_close(struct t3cdev
*tdev
)
1390 struct adapter
*adapter
= tdev2adap(tdev
);
1391 struct t3c_data
*td
= T3C_DATA(tdev
);
1393 if (!test_bit(OFFLOAD_DEVMAP_BIT
, &adapter
->open_device_map
))
1396 /* Call back all registered clients */
1397 cxgb3_remove_clients(tdev
);
1399 sysfs_remove_group(&tdev
->lldev
->dev
.kobj
, &offload_attr_group
);
1401 /* Flush work scheduled while releasing TIDs */
1402 flush_work(&td
->tid_release_task
);
1405 cxgb3_set_dummy_ops(tdev
);
1406 t3_tp_set_offload_mode(adapter
, 0);
1407 clear_bit(OFFLOAD_DEVMAP_BIT
, &adapter
->open_device_map
);
1409 if (!adapter
->open_device_map
)
1410 cxgb_down(adapter
, 0);
1412 cxgb3_offload_deactivate(adapter
);
1416 static int cxgb_open(struct net_device
*dev
)
1418 struct port_info
*pi
= netdev_priv(dev
);
1419 struct adapter
*adapter
= pi
->adapter
;
1420 int other_ports
= adapter
->open_device_map
& PORT_MASK
;
1423 if (!adapter
->open_device_map
&& (err
= cxgb_up(adapter
)) < 0)
1426 set_bit(pi
->port_id
, &adapter
->open_device_map
);
1427 if (is_offload(adapter
) && !ofld_disable
) {
1428 err
= offload_open(dev
);
1430 pr_warn("Could not initialize offload capabilities\n");
1433 netif_set_real_num_tx_queues(dev
, pi
->nqsets
);
1434 err
= netif_set_real_num_rx_queues(dev
, pi
->nqsets
);
1438 t3_port_intr_enable(adapter
, pi
->port_id
);
1439 netif_tx_start_all_queues(dev
);
1441 schedule_chk_task(adapter
);
1443 cxgb3_event_notify(&adapter
->tdev
, OFFLOAD_PORT_UP
, pi
->port_id
);
1447 static int __cxgb_close(struct net_device
*dev
, int on_wq
)
1449 struct port_info
*pi
= netdev_priv(dev
);
1450 struct adapter
*adapter
= pi
->adapter
;
1453 if (!adapter
->open_device_map
)
1456 /* Stop link fault interrupts */
1457 t3_xgm_intr_disable(adapter
, pi
->port_id
);
1458 t3_read_reg(adapter
, A_XGM_INT_STATUS
+ pi
->mac
.offset
);
1460 t3_port_intr_disable(adapter
, pi
->port_id
);
1461 netif_tx_stop_all_queues(dev
);
1462 pi
->phy
.ops
->power_down(&pi
->phy
, 1);
1463 netif_carrier_off(dev
);
1464 t3_mac_disable(&pi
->mac
, MAC_DIRECTION_TX
| MAC_DIRECTION_RX
);
1466 spin_lock_irq(&adapter
->work_lock
); /* sync with update task */
1467 clear_bit(pi
->port_id
, &adapter
->open_device_map
);
1468 spin_unlock_irq(&adapter
->work_lock
);
1470 if (!(adapter
->open_device_map
& PORT_MASK
))
1471 cancel_delayed_work_sync(&adapter
->adap_check_task
);
1473 if (!adapter
->open_device_map
)
1474 cxgb_down(adapter
, on_wq
);
1476 cxgb3_event_notify(&adapter
->tdev
, OFFLOAD_PORT_DOWN
, pi
->port_id
);
1480 static int cxgb_close(struct net_device
*dev
)
1482 return __cxgb_close(dev
, 0);
1485 static struct net_device_stats
*cxgb_get_stats(struct net_device
*dev
)
1487 struct port_info
*pi
= netdev_priv(dev
);
1488 struct adapter
*adapter
= pi
->adapter
;
1489 struct net_device_stats
*ns
= &pi
->netstats
;
1490 const struct mac_stats
*pstats
;
1492 spin_lock(&adapter
->stats_lock
);
1493 pstats
= t3_mac_update_stats(&pi
->mac
);
1494 spin_unlock(&adapter
->stats_lock
);
1496 ns
->tx_bytes
= pstats
->tx_octets
;
1497 ns
->tx_packets
= pstats
->tx_frames
;
1498 ns
->rx_bytes
= pstats
->rx_octets
;
1499 ns
->rx_packets
= pstats
->rx_frames
;
1500 ns
->multicast
= pstats
->rx_mcast_frames
;
1502 ns
->tx_errors
= pstats
->tx_underrun
;
1503 ns
->rx_errors
= pstats
->rx_symbol_errs
+ pstats
->rx_fcs_errs
+
1504 pstats
->rx_too_long
+ pstats
->rx_jabber
+ pstats
->rx_short
+
1505 pstats
->rx_fifo_ovfl
;
1507 /* detailed rx_errors */
1508 ns
->rx_length_errors
= pstats
->rx_jabber
+ pstats
->rx_too_long
;
1509 ns
->rx_over_errors
= 0;
1510 ns
->rx_crc_errors
= pstats
->rx_fcs_errs
;
1511 ns
->rx_frame_errors
= pstats
->rx_symbol_errs
;
1512 ns
->rx_fifo_errors
= pstats
->rx_fifo_ovfl
;
1513 ns
->rx_missed_errors
= pstats
->rx_cong_drops
;
1515 /* detailed tx_errors */
1516 ns
->tx_aborted_errors
= 0;
1517 ns
->tx_carrier_errors
= 0;
1518 ns
->tx_fifo_errors
= pstats
->tx_underrun
;
1519 ns
->tx_heartbeat_errors
= 0;
1520 ns
->tx_window_errors
= 0;
1524 static u32
get_msglevel(struct net_device
*dev
)
1526 struct port_info
*pi
= netdev_priv(dev
);
1527 struct adapter
*adapter
= pi
->adapter
;
1529 return adapter
->msg_enable
;
1532 static void set_msglevel(struct net_device
*dev
, u32 val
)
1534 struct port_info
*pi
= netdev_priv(dev
);
1535 struct adapter
*adapter
= pi
->adapter
;
1537 adapter
->msg_enable
= val
;
1540 static char stats_strings
[][ETH_GSTRING_LEN
] = {
1543 "TxMulticastFramesOK",
1544 "TxBroadcastFramesOK",
1551 "TxFrames128To255 ",
1552 "TxFrames256To511 ",
1553 "TxFrames512To1023 ",
1554 "TxFrames1024To1518 ",
1555 "TxFrames1519ToMax ",
1559 "RxMulticastFramesOK",
1560 "RxBroadcastFramesOK",
1571 "RxFrames128To255 ",
1572 "RxFrames256To511 ",
1573 "RxFrames512To1023 ",
1574 "RxFrames1024To1518 ",
1575 "RxFrames1519ToMax ",
1588 "CheckTXEnToggled ",
1594 static int get_sset_count(struct net_device
*dev
, int sset
)
1598 return ARRAY_SIZE(stats_strings
);
1604 #define T3_REGMAP_SIZE (3 * 1024)
1606 static int get_regs_len(struct net_device
*dev
)
1608 return T3_REGMAP_SIZE
;
1611 static int get_eeprom_len(struct net_device
*dev
)
1616 static void get_drvinfo(struct net_device
*dev
, struct ethtool_drvinfo
*info
)
1618 struct port_info
*pi
= netdev_priv(dev
);
1619 struct adapter
*adapter
= pi
->adapter
;
1623 spin_lock(&adapter
->stats_lock
);
1624 t3_get_fw_version(adapter
, &fw_vers
);
1625 t3_get_tp_version(adapter
, &tp_vers
);
1626 spin_unlock(&adapter
->stats_lock
);
1628 strlcpy(info
->driver
, DRV_NAME
, sizeof(info
->driver
));
1629 strlcpy(info
->version
, DRV_VERSION
, sizeof(info
->version
));
1630 strlcpy(info
->bus_info
, pci_name(adapter
->pdev
),
1631 sizeof(info
->bus_info
));
1633 snprintf(info
->fw_version
, sizeof(info
->fw_version
),
1634 "%s %u.%u.%u TP %u.%u.%u",
1635 G_FW_VERSION_TYPE(fw_vers
) ? "T" : "N",
1636 G_FW_VERSION_MAJOR(fw_vers
),
1637 G_FW_VERSION_MINOR(fw_vers
),
1638 G_FW_VERSION_MICRO(fw_vers
),
1639 G_TP_VERSION_MAJOR(tp_vers
),
1640 G_TP_VERSION_MINOR(tp_vers
),
1641 G_TP_VERSION_MICRO(tp_vers
));
1644 static void get_strings(struct net_device
*dev
, u32 stringset
, u8
* data
)
1646 if (stringset
== ETH_SS_STATS
)
1647 memcpy(data
, stats_strings
, sizeof(stats_strings
));
1650 static unsigned long collect_sge_port_stats(struct adapter
*adapter
,
1651 struct port_info
*p
, int idx
)
1654 unsigned long tot
= 0;
1656 for (i
= p
->first_qset
; i
< p
->first_qset
+ p
->nqsets
; ++i
)
1657 tot
+= adapter
->sge
.qs
[i
].port_stats
[idx
];
1661 static void get_stats(struct net_device
*dev
, struct ethtool_stats
*stats
,
1664 struct port_info
*pi
= netdev_priv(dev
);
1665 struct adapter
*adapter
= pi
->adapter
;
1666 const struct mac_stats
*s
;
1668 spin_lock(&adapter
->stats_lock
);
1669 s
= t3_mac_update_stats(&pi
->mac
);
1670 spin_unlock(&adapter
->stats_lock
);
1672 *data
++ = s
->tx_octets
;
1673 *data
++ = s
->tx_frames
;
1674 *data
++ = s
->tx_mcast_frames
;
1675 *data
++ = s
->tx_bcast_frames
;
1676 *data
++ = s
->tx_pause
;
1677 *data
++ = s
->tx_underrun
;
1678 *data
++ = s
->tx_fifo_urun
;
1680 *data
++ = s
->tx_frames_64
;
1681 *data
++ = s
->tx_frames_65_127
;
1682 *data
++ = s
->tx_frames_128_255
;
1683 *data
++ = s
->tx_frames_256_511
;
1684 *data
++ = s
->tx_frames_512_1023
;
1685 *data
++ = s
->tx_frames_1024_1518
;
1686 *data
++ = s
->tx_frames_1519_max
;
1688 *data
++ = s
->rx_octets
;
1689 *data
++ = s
->rx_frames
;
1690 *data
++ = s
->rx_mcast_frames
;
1691 *data
++ = s
->rx_bcast_frames
;
1692 *data
++ = s
->rx_pause
;
1693 *data
++ = s
->rx_fcs_errs
;
1694 *data
++ = s
->rx_symbol_errs
;
1695 *data
++ = s
->rx_short
;
1696 *data
++ = s
->rx_jabber
;
1697 *data
++ = s
->rx_too_long
;
1698 *data
++ = s
->rx_fifo_ovfl
;
1700 *data
++ = s
->rx_frames_64
;
1701 *data
++ = s
->rx_frames_65_127
;
1702 *data
++ = s
->rx_frames_128_255
;
1703 *data
++ = s
->rx_frames_256_511
;
1704 *data
++ = s
->rx_frames_512_1023
;
1705 *data
++ = s
->rx_frames_1024_1518
;
1706 *data
++ = s
->rx_frames_1519_max
;
1708 *data
++ = pi
->phy
.fifo_errors
;
1710 *data
++ = collect_sge_port_stats(adapter
, pi
, SGE_PSTAT_TSO
);
1711 *data
++ = collect_sge_port_stats(adapter
, pi
, SGE_PSTAT_VLANEX
);
1712 *data
++ = collect_sge_port_stats(adapter
, pi
, SGE_PSTAT_VLANINS
);
1713 *data
++ = collect_sge_port_stats(adapter
, pi
, SGE_PSTAT_TX_CSUM
);
1714 *data
++ = collect_sge_port_stats(adapter
, pi
, SGE_PSTAT_RX_CSUM_GOOD
);
1718 *data
++ = s
->rx_cong_drops
;
1720 *data
++ = s
->num_toggled
;
1721 *data
++ = s
->num_resets
;
1723 *data
++ = s
->link_faults
;
1726 static inline void reg_block_dump(struct adapter
*ap
, void *buf
,
1727 unsigned int start
, unsigned int end
)
1729 u32
*p
= buf
+ start
;
1731 for (; start
<= end
; start
+= sizeof(u32
))
1732 *p
++ = t3_read_reg(ap
, start
);
1735 static void get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
,
1738 struct port_info
*pi
= netdev_priv(dev
);
1739 struct adapter
*ap
= pi
->adapter
;
1743 * bits 0..9: chip version
1744 * bits 10..15: chip revision
1745 * bit 31: set for PCIe cards
1747 regs
->version
= 3 | (ap
->params
.rev
<< 10) | (is_pcie(ap
) << 31);
1750 * We skip the MAC statistics registers because they are clear-on-read.
1751 * Also reading multi-register stats would need to synchronize with the
1752 * periodic mac stats accumulation. Hard to justify the complexity.
1754 memset(buf
, 0, T3_REGMAP_SIZE
);
1755 reg_block_dump(ap
, buf
, 0, A_SG_RSPQ_CREDIT_RETURN
);
1756 reg_block_dump(ap
, buf
, A_SG_HI_DRB_HI_THRSH
, A_ULPRX_PBL_ULIMIT
);
1757 reg_block_dump(ap
, buf
, A_ULPTX_CONFIG
, A_MPS_INT_CAUSE
);
1758 reg_block_dump(ap
, buf
, A_CPL_SWITCH_CNTRL
, A_CPL_MAP_TBL_DATA
);
1759 reg_block_dump(ap
, buf
, A_SMB_GLOBAL_TIME_CFG
, A_XGM_SERDES_STAT3
);
1760 reg_block_dump(ap
, buf
, A_XGM_SERDES_STATUS0
,
1761 XGM_REG(A_XGM_SERDES_STAT3
, 1));
1762 reg_block_dump(ap
, buf
, XGM_REG(A_XGM_SERDES_STATUS0
, 1),
1763 XGM_REG(A_XGM_RX_SPI4_SOP_EOP_CNT
, 1));
1766 static int restart_autoneg(struct net_device
*dev
)
1768 struct port_info
*p
= netdev_priv(dev
);
1770 if (!netif_running(dev
))
1772 if (p
->link_config
.autoneg
!= AUTONEG_ENABLE
)
1774 p
->phy
.ops
->autoneg_restart(&p
->phy
);
1778 static int set_phys_id(struct net_device
*dev
,
1779 enum ethtool_phys_id_state state
)
1781 struct port_info
*pi
= netdev_priv(dev
);
1782 struct adapter
*adapter
= pi
->adapter
;
1785 case ETHTOOL_ID_ACTIVE
:
1786 return 1; /* cycle on/off once per second */
1788 case ETHTOOL_ID_OFF
:
1789 t3_set_reg_field(adapter
, A_T3DBG_GPIO_EN
, F_GPIO0_OUT_VAL
, 0);
1793 case ETHTOOL_ID_INACTIVE
:
1794 t3_set_reg_field(adapter
, A_T3DBG_GPIO_EN
, F_GPIO0_OUT_VAL
,
1801 static int get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1803 struct port_info
*p
= netdev_priv(dev
);
1805 cmd
->supported
= p
->link_config
.supported
;
1806 cmd
->advertising
= p
->link_config
.advertising
;
1808 if (netif_carrier_ok(dev
)) {
1809 ethtool_cmd_speed_set(cmd
, p
->link_config
.speed
);
1810 cmd
->duplex
= p
->link_config
.duplex
;
1812 ethtool_cmd_speed_set(cmd
, -1);
1816 cmd
->port
= (cmd
->supported
& SUPPORTED_TP
) ? PORT_TP
: PORT_FIBRE
;
1817 cmd
->phy_address
= p
->phy
.mdio
.prtad
;
1818 cmd
->transceiver
= XCVR_EXTERNAL
;
1819 cmd
->autoneg
= p
->link_config
.autoneg
;
1825 static int speed_duplex_to_caps(int speed
, int duplex
)
1831 if (duplex
== DUPLEX_FULL
)
1832 cap
= SUPPORTED_10baseT_Full
;
1834 cap
= SUPPORTED_10baseT_Half
;
1837 if (duplex
== DUPLEX_FULL
)
1838 cap
= SUPPORTED_100baseT_Full
;
1840 cap
= SUPPORTED_100baseT_Half
;
1843 if (duplex
== DUPLEX_FULL
)
1844 cap
= SUPPORTED_1000baseT_Full
;
1846 cap
= SUPPORTED_1000baseT_Half
;
1849 if (duplex
== DUPLEX_FULL
)
1850 cap
= SUPPORTED_10000baseT_Full
;
1855 #define ADVERTISED_MASK (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1856 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1857 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full | \
1858 ADVERTISED_10000baseT_Full)
1860 static int set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1862 struct port_info
*p
= netdev_priv(dev
);
1863 struct link_config
*lc
= &p
->link_config
;
1865 if (!(lc
->supported
& SUPPORTED_Autoneg
)) {
1867 * PHY offers a single speed/duplex. See if that's what's
1870 if (cmd
->autoneg
== AUTONEG_DISABLE
) {
1871 u32 speed
= ethtool_cmd_speed(cmd
);
1872 int cap
= speed_duplex_to_caps(speed
, cmd
->duplex
);
1873 if (lc
->supported
& cap
)
1879 if (cmd
->autoneg
== AUTONEG_DISABLE
) {
1880 u32 speed
= ethtool_cmd_speed(cmd
);
1881 int cap
= speed_duplex_to_caps(speed
, cmd
->duplex
);
1883 if (!(lc
->supported
& cap
) || (speed
== SPEED_1000
))
1885 lc
->requested_speed
= speed
;
1886 lc
->requested_duplex
= cmd
->duplex
;
1887 lc
->advertising
= 0;
1889 cmd
->advertising
&= ADVERTISED_MASK
;
1890 cmd
->advertising
&= lc
->supported
;
1891 if (!cmd
->advertising
)
1893 lc
->requested_speed
= SPEED_INVALID
;
1894 lc
->requested_duplex
= DUPLEX_INVALID
;
1895 lc
->advertising
= cmd
->advertising
| ADVERTISED_Autoneg
;
1897 lc
->autoneg
= cmd
->autoneg
;
1898 if (netif_running(dev
))
1899 t3_link_start(&p
->phy
, &p
->mac
, lc
);
1903 static void get_pauseparam(struct net_device
*dev
,
1904 struct ethtool_pauseparam
*epause
)
1906 struct port_info
*p
= netdev_priv(dev
);
1908 epause
->autoneg
= (p
->link_config
.requested_fc
& PAUSE_AUTONEG
) != 0;
1909 epause
->rx_pause
= (p
->link_config
.fc
& PAUSE_RX
) != 0;
1910 epause
->tx_pause
= (p
->link_config
.fc
& PAUSE_TX
) != 0;
1913 static int set_pauseparam(struct net_device
*dev
,
1914 struct ethtool_pauseparam
*epause
)
1916 struct port_info
*p
= netdev_priv(dev
);
1917 struct link_config
*lc
= &p
->link_config
;
1919 if (epause
->autoneg
== AUTONEG_DISABLE
)
1920 lc
->requested_fc
= 0;
1921 else if (lc
->supported
& SUPPORTED_Autoneg
)
1922 lc
->requested_fc
= PAUSE_AUTONEG
;
1926 if (epause
->rx_pause
)
1927 lc
->requested_fc
|= PAUSE_RX
;
1928 if (epause
->tx_pause
)
1929 lc
->requested_fc
|= PAUSE_TX
;
1930 if (lc
->autoneg
== AUTONEG_ENABLE
) {
1931 if (netif_running(dev
))
1932 t3_link_start(&p
->phy
, &p
->mac
, lc
);
1934 lc
->fc
= lc
->requested_fc
& (PAUSE_RX
| PAUSE_TX
);
1935 if (netif_running(dev
))
1936 t3_mac_set_speed_duplex_fc(&p
->mac
, -1, -1, lc
->fc
);
1941 static void get_sge_param(struct net_device
*dev
, struct ethtool_ringparam
*e
)
1943 struct port_info
*pi
= netdev_priv(dev
);
1944 struct adapter
*adapter
= pi
->adapter
;
1945 const struct qset_params
*q
= &adapter
->params
.sge
.qset
[pi
->first_qset
];
1947 e
->rx_max_pending
= MAX_RX_BUFFERS
;
1948 e
->rx_jumbo_max_pending
= MAX_RX_JUMBO_BUFFERS
;
1949 e
->tx_max_pending
= MAX_TXQ_ENTRIES
;
1951 e
->rx_pending
= q
->fl_size
;
1952 e
->rx_mini_pending
= q
->rspq_size
;
1953 e
->rx_jumbo_pending
= q
->jumbo_size
;
1954 e
->tx_pending
= q
->txq_size
[0];
1957 static int set_sge_param(struct net_device
*dev
, struct ethtool_ringparam
*e
)
1959 struct port_info
*pi
= netdev_priv(dev
);
1960 struct adapter
*adapter
= pi
->adapter
;
1961 struct qset_params
*q
;
1964 if (e
->rx_pending
> MAX_RX_BUFFERS
||
1965 e
->rx_jumbo_pending
> MAX_RX_JUMBO_BUFFERS
||
1966 e
->tx_pending
> MAX_TXQ_ENTRIES
||
1967 e
->rx_mini_pending
> MAX_RSPQ_ENTRIES
||
1968 e
->rx_mini_pending
< MIN_RSPQ_ENTRIES
||
1969 e
->rx_pending
< MIN_FL_ENTRIES
||
1970 e
->rx_jumbo_pending
< MIN_FL_ENTRIES
||
1971 e
->tx_pending
< adapter
->params
.nports
* MIN_TXQ_ENTRIES
)
1974 if (adapter
->flags
& FULL_INIT_DONE
)
1977 q
= &adapter
->params
.sge
.qset
[pi
->first_qset
];
1978 for (i
= 0; i
< pi
->nqsets
; ++i
, ++q
) {
1979 q
->rspq_size
= e
->rx_mini_pending
;
1980 q
->fl_size
= e
->rx_pending
;
1981 q
->jumbo_size
= e
->rx_jumbo_pending
;
1982 q
->txq_size
[0] = e
->tx_pending
;
1983 q
->txq_size
[1] = e
->tx_pending
;
1984 q
->txq_size
[2] = e
->tx_pending
;
1989 static int set_coalesce(struct net_device
*dev
, struct ethtool_coalesce
*c
)
1991 struct port_info
*pi
= netdev_priv(dev
);
1992 struct adapter
*adapter
= pi
->adapter
;
1993 struct qset_params
*qsp
;
1994 struct sge_qset
*qs
;
1997 if (c
->rx_coalesce_usecs
* 10 > M_NEWTIMER
)
2000 for (i
= 0; i
< pi
->nqsets
; i
++) {
2001 qsp
= &adapter
->params
.sge
.qset
[i
];
2002 qs
= &adapter
->sge
.qs
[i
];
2003 qsp
->coalesce_usecs
= c
->rx_coalesce_usecs
;
2004 t3_update_qset_coalesce(qs
, qsp
);
2010 static int get_coalesce(struct net_device
*dev
, struct ethtool_coalesce
*c
)
2012 struct port_info
*pi
= netdev_priv(dev
);
2013 struct adapter
*adapter
= pi
->adapter
;
2014 struct qset_params
*q
= adapter
->params
.sge
.qset
;
2016 c
->rx_coalesce_usecs
= q
->coalesce_usecs
;
2020 static int get_eeprom(struct net_device
*dev
, struct ethtool_eeprom
*e
,
2023 struct port_info
*pi
= netdev_priv(dev
);
2024 struct adapter
*adapter
= pi
->adapter
;
2027 u8
*buf
= kmalloc(EEPROMSIZE
, GFP_KERNEL
);
2031 e
->magic
= EEPROM_MAGIC
;
2032 for (i
= e
->offset
& ~3; !err
&& i
< e
->offset
+ e
->len
; i
+= 4)
2033 err
= t3_seeprom_read(adapter
, i
, (__le32
*) & buf
[i
]);
2036 memcpy(data
, buf
+ e
->offset
, e
->len
);
2041 static int set_eeprom(struct net_device
*dev
, struct ethtool_eeprom
*eeprom
,
2044 struct port_info
*pi
= netdev_priv(dev
);
2045 struct adapter
*adapter
= pi
->adapter
;
2046 u32 aligned_offset
, aligned_len
;
2051 if (eeprom
->magic
!= EEPROM_MAGIC
)
2054 aligned_offset
= eeprom
->offset
& ~3;
2055 aligned_len
= (eeprom
->len
+ (eeprom
->offset
& 3) + 3) & ~3;
2057 if (aligned_offset
!= eeprom
->offset
|| aligned_len
!= eeprom
->len
) {
2058 buf
= kmalloc(aligned_len
, GFP_KERNEL
);
2061 err
= t3_seeprom_read(adapter
, aligned_offset
, (__le32
*) buf
);
2062 if (!err
&& aligned_len
> 4)
2063 err
= t3_seeprom_read(adapter
,
2064 aligned_offset
+ aligned_len
- 4,
2065 (__le32
*) & buf
[aligned_len
- 4]);
2068 memcpy(buf
+ (eeprom
->offset
& 3), data
, eeprom
->len
);
2072 err
= t3_seeprom_wp(adapter
, 0);
2076 for (p
= (__le32
*) buf
; !err
&& aligned_len
; aligned_len
-= 4, p
++) {
2077 err
= t3_seeprom_write(adapter
, aligned_offset
, *p
);
2078 aligned_offset
+= 4;
2082 err
= t3_seeprom_wp(adapter
, 1);
2089 static void get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
2093 memset(&wol
->sopass
, 0, sizeof(wol
->sopass
));
2096 static const struct ethtool_ops cxgb_ethtool_ops
= {
2097 .get_settings
= get_settings
,
2098 .set_settings
= set_settings
,
2099 .get_drvinfo
= get_drvinfo
,
2100 .get_msglevel
= get_msglevel
,
2101 .set_msglevel
= set_msglevel
,
2102 .get_ringparam
= get_sge_param
,
2103 .set_ringparam
= set_sge_param
,
2104 .get_coalesce
= get_coalesce
,
2105 .set_coalesce
= set_coalesce
,
2106 .get_eeprom_len
= get_eeprom_len
,
2107 .get_eeprom
= get_eeprom
,
2108 .set_eeprom
= set_eeprom
,
2109 .get_pauseparam
= get_pauseparam
,
2110 .set_pauseparam
= set_pauseparam
,
2111 .get_link
= ethtool_op_get_link
,
2112 .get_strings
= get_strings
,
2113 .set_phys_id
= set_phys_id
,
2114 .nway_reset
= restart_autoneg
,
2115 .get_sset_count
= get_sset_count
,
2116 .get_ethtool_stats
= get_stats
,
2117 .get_regs_len
= get_regs_len
,
2118 .get_regs
= get_regs
,
2122 static int in_range(int val
, int lo
, int hi
)
2124 return val
< 0 || (val
<= hi
&& val
>= lo
);
2127 static int cxgb_extension_ioctl(struct net_device
*dev
, void __user
*useraddr
)
2129 struct port_info
*pi
= netdev_priv(dev
);
2130 struct adapter
*adapter
= pi
->adapter
;
2134 if (copy_from_user(&cmd
, useraddr
, sizeof(cmd
)))
2138 case CHELSIO_SET_QSET_PARAMS
:{
2140 struct qset_params
*q
;
2141 struct ch_qset_params t
;
2142 int q1
= pi
->first_qset
;
2143 int nqsets
= pi
->nqsets
;
2145 if (!capable(CAP_NET_ADMIN
))
2147 if (copy_from_user(&t
, useraddr
, sizeof(t
)))
2149 if (t
.qset_idx
>= SGE_QSETS
)
2151 if (!in_range(t
.intr_lat
, 0, M_NEWTIMER
) ||
2152 !in_range(t
.cong_thres
, 0, 255) ||
2153 !in_range(t
.txq_size
[0], MIN_TXQ_ENTRIES
,
2155 !in_range(t
.txq_size
[1], MIN_TXQ_ENTRIES
,
2157 !in_range(t
.txq_size
[2], MIN_CTRL_TXQ_ENTRIES
,
2158 MAX_CTRL_TXQ_ENTRIES
) ||
2159 !in_range(t
.fl_size
[0], MIN_FL_ENTRIES
,
2161 !in_range(t
.fl_size
[1], MIN_FL_ENTRIES
,
2162 MAX_RX_JUMBO_BUFFERS
) ||
2163 !in_range(t
.rspq_size
, MIN_RSPQ_ENTRIES
,
2167 if ((adapter
->flags
& FULL_INIT_DONE
) &&
2168 (t
.rspq_size
>= 0 || t
.fl_size
[0] >= 0 ||
2169 t
.fl_size
[1] >= 0 || t
.txq_size
[0] >= 0 ||
2170 t
.txq_size
[1] >= 0 || t
.txq_size
[2] >= 0 ||
2171 t
.polling
>= 0 || t
.cong_thres
>= 0))
2174 /* Allow setting of any available qset when offload enabled */
2175 if (test_bit(OFFLOAD_DEVMAP_BIT
, &adapter
->open_device_map
)) {
2177 for_each_port(adapter
, i
) {
2178 pi
= adap2pinfo(adapter
, i
);
2179 nqsets
+= pi
->first_qset
+ pi
->nqsets
;
2183 if (t
.qset_idx
< q1
)
2185 if (t
.qset_idx
> q1
+ nqsets
- 1)
2188 q
= &adapter
->params
.sge
.qset
[t
.qset_idx
];
2190 if (t
.rspq_size
>= 0)
2191 q
->rspq_size
= t
.rspq_size
;
2192 if (t
.fl_size
[0] >= 0)
2193 q
->fl_size
= t
.fl_size
[0];
2194 if (t
.fl_size
[1] >= 0)
2195 q
->jumbo_size
= t
.fl_size
[1];
2196 if (t
.txq_size
[0] >= 0)
2197 q
->txq_size
[0] = t
.txq_size
[0];
2198 if (t
.txq_size
[1] >= 0)
2199 q
->txq_size
[1] = t
.txq_size
[1];
2200 if (t
.txq_size
[2] >= 0)
2201 q
->txq_size
[2] = t
.txq_size
[2];
2202 if (t
.cong_thres
>= 0)
2203 q
->cong_thres
= t
.cong_thres
;
2204 if (t
.intr_lat
>= 0) {
2205 struct sge_qset
*qs
=
2206 &adapter
->sge
.qs
[t
.qset_idx
];
2208 q
->coalesce_usecs
= t
.intr_lat
;
2209 t3_update_qset_coalesce(qs
, q
);
2211 if (t
.polling
>= 0) {
2212 if (adapter
->flags
& USING_MSIX
)
2213 q
->polling
= t
.polling
;
2215 /* No polling with INTx for T3A */
2216 if (adapter
->params
.rev
== 0 &&
2217 !(adapter
->flags
& USING_MSI
))
2220 for (i
= 0; i
< SGE_QSETS
; i
++) {
2221 q
= &adapter
->params
.sge
.
2223 q
->polling
= t
.polling
;
2230 dev
->wanted_features
|= NETIF_F_GRO
;
2232 dev
->wanted_features
&= ~NETIF_F_GRO
;
2233 netdev_update_features(dev
);
2238 case CHELSIO_GET_QSET_PARAMS
:{
2239 struct qset_params
*q
;
2240 struct ch_qset_params t
;
2241 int q1
= pi
->first_qset
;
2242 int nqsets
= pi
->nqsets
;
2245 if (copy_from_user(&t
, useraddr
, sizeof(t
)))
2248 /* Display qsets for all ports when offload enabled */
2249 if (test_bit(OFFLOAD_DEVMAP_BIT
, &adapter
->open_device_map
)) {
2251 for_each_port(adapter
, i
) {
2252 pi
= adap2pinfo(adapter
, i
);
2253 nqsets
= pi
->first_qset
+ pi
->nqsets
;
2257 if (t
.qset_idx
>= nqsets
)
2260 q
= &adapter
->params
.sge
.qset
[q1
+ t
.qset_idx
];
2261 t
.rspq_size
= q
->rspq_size
;
2262 t
.txq_size
[0] = q
->txq_size
[0];
2263 t
.txq_size
[1] = q
->txq_size
[1];
2264 t
.txq_size
[2] = q
->txq_size
[2];
2265 t
.fl_size
[0] = q
->fl_size
;
2266 t
.fl_size
[1] = q
->jumbo_size
;
2267 t
.polling
= q
->polling
;
2268 t
.lro
= !!(dev
->features
& NETIF_F_GRO
);
2269 t
.intr_lat
= q
->coalesce_usecs
;
2270 t
.cong_thres
= q
->cong_thres
;
2273 if (adapter
->flags
& USING_MSIX
)
2274 t
.vector
= adapter
->msix_info
[q1
+ t
.qset_idx
+ 1].vec
;
2276 t
.vector
= adapter
->pdev
->irq
;
2278 if (copy_to_user(useraddr
, &t
, sizeof(t
)))
2282 case CHELSIO_SET_QSET_NUM
:{
2283 struct ch_reg edata
;
2284 unsigned int i
, first_qset
= 0, other_qsets
= 0;
2286 if (!capable(CAP_NET_ADMIN
))
2288 if (adapter
->flags
& FULL_INIT_DONE
)
2290 if (copy_from_user(&edata
, useraddr
, sizeof(edata
)))
2292 if (edata
.val
< 1 ||
2293 (edata
.val
> 1 && !(adapter
->flags
& USING_MSIX
)))
2296 for_each_port(adapter
, i
)
2297 if (adapter
->port
[i
] && adapter
->port
[i
] != dev
)
2298 other_qsets
+= adap2pinfo(adapter
, i
)->nqsets
;
2300 if (edata
.val
+ other_qsets
> SGE_QSETS
)
2303 pi
->nqsets
= edata
.val
;
2305 for_each_port(adapter
, i
)
2306 if (adapter
->port
[i
]) {
2307 pi
= adap2pinfo(adapter
, i
);
2308 pi
->first_qset
= first_qset
;
2309 first_qset
+= pi
->nqsets
;
2313 case CHELSIO_GET_QSET_NUM
:{
2314 struct ch_reg edata
;
2316 memset(&edata
, 0, sizeof(struct ch_reg
));
2318 edata
.cmd
= CHELSIO_GET_QSET_NUM
;
2319 edata
.val
= pi
->nqsets
;
2320 if (copy_to_user(useraddr
, &edata
, sizeof(edata
)))
2324 case CHELSIO_LOAD_FW
:{
2326 struct ch_mem_range t
;
2328 if (!capable(CAP_SYS_RAWIO
))
2330 if (copy_from_user(&t
, useraddr
, sizeof(t
)))
2332 /* Check t.len sanity ? */
2333 fw_data
= memdup_user(useraddr
+ sizeof(t
), t
.len
);
2334 if (IS_ERR(fw_data
))
2335 return PTR_ERR(fw_data
);
2337 ret
= t3_load_fw(adapter
, fw_data
, t
.len
);
2343 case CHELSIO_SETMTUTAB
:{
2347 if (!is_offload(adapter
))
2349 if (!capable(CAP_NET_ADMIN
))
2351 if (offload_running(adapter
))
2353 if (copy_from_user(&m
, useraddr
, sizeof(m
)))
2355 if (m
.nmtus
!= NMTUS
)
2357 if (m
.mtus
[0] < 81) /* accommodate SACK */
2360 /* MTUs must be in ascending order */
2361 for (i
= 1; i
< NMTUS
; ++i
)
2362 if (m
.mtus
[i
] < m
.mtus
[i
- 1])
2365 memcpy(adapter
->params
.mtus
, m
.mtus
,
2366 sizeof(adapter
->params
.mtus
));
2369 case CHELSIO_GET_PM
:{
2370 struct tp_params
*p
= &adapter
->params
.tp
;
2371 struct ch_pm m
= {.cmd
= CHELSIO_GET_PM
};
2373 if (!is_offload(adapter
))
2375 m
.tx_pg_sz
= p
->tx_pg_size
;
2376 m
.tx_num_pg
= p
->tx_num_pgs
;
2377 m
.rx_pg_sz
= p
->rx_pg_size
;
2378 m
.rx_num_pg
= p
->rx_num_pgs
;
2379 m
.pm_total
= p
->pmtx_size
+ p
->chan_rx_size
* p
->nchan
;
2380 if (copy_to_user(useraddr
, &m
, sizeof(m
)))
2384 case CHELSIO_SET_PM
:{
2386 struct tp_params
*p
= &adapter
->params
.tp
;
2388 if (!is_offload(adapter
))
2390 if (!capable(CAP_NET_ADMIN
))
2392 if (adapter
->flags
& FULL_INIT_DONE
)
2394 if (copy_from_user(&m
, useraddr
, sizeof(m
)))
2396 if (!is_power_of_2(m
.rx_pg_sz
) ||
2397 !is_power_of_2(m
.tx_pg_sz
))
2398 return -EINVAL
; /* not power of 2 */
2399 if (!(m
.rx_pg_sz
& 0x14000))
2400 return -EINVAL
; /* not 16KB or 64KB */
2401 if (!(m
.tx_pg_sz
& 0x1554000))
2403 if (m
.tx_num_pg
== -1)
2404 m
.tx_num_pg
= p
->tx_num_pgs
;
2405 if (m
.rx_num_pg
== -1)
2406 m
.rx_num_pg
= p
->rx_num_pgs
;
2407 if (m
.tx_num_pg
% 24 || m
.rx_num_pg
% 24)
2409 if (m
.rx_num_pg
* m
.rx_pg_sz
> p
->chan_rx_size
||
2410 m
.tx_num_pg
* m
.tx_pg_sz
> p
->chan_tx_size
)
2412 p
->rx_pg_size
= m
.rx_pg_sz
;
2413 p
->tx_pg_size
= m
.tx_pg_sz
;
2414 p
->rx_num_pgs
= m
.rx_num_pg
;
2415 p
->tx_num_pgs
= m
.tx_num_pg
;
2418 case CHELSIO_GET_MEM
:{
2419 struct ch_mem_range t
;
2423 if (!is_offload(adapter
))
2425 if (!(adapter
->flags
& FULL_INIT_DONE
))
2426 return -EIO
; /* need the memory controllers */
2427 if (copy_from_user(&t
, useraddr
, sizeof(t
)))
2429 if ((t
.addr
& 7) || (t
.len
& 7))
2431 if (t
.mem_id
== MEM_CM
)
2433 else if (t
.mem_id
== MEM_PMRX
)
2434 mem
= &adapter
->pmrx
;
2435 else if (t
.mem_id
== MEM_PMTX
)
2436 mem
= &adapter
->pmtx
;
2442 * bits 0..9: chip version
2443 * bits 10..15: chip revision
2445 t
.version
= 3 | (adapter
->params
.rev
<< 10);
2446 if (copy_to_user(useraddr
, &t
, sizeof(t
)))
2450 * Read 256 bytes at a time as len can be large and we don't
2451 * want to use huge intermediate buffers.
2453 useraddr
+= sizeof(t
); /* advance to start of buffer */
2455 unsigned int chunk
=
2456 min_t(unsigned int, t
.len
, sizeof(buf
));
2459 t3_mc7_bd_read(mem
, t
.addr
/ 8, chunk
/ 8,
2463 if (copy_to_user(useraddr
, buf
, chunk
))
2471 case CHELSIO_SET_TRACE_FILTER
:{
2473 const struct trace_params
*tp
;
2475 if (!capable(CAP_NET_ADMIN
))
2477 if (!offload_running(adapter
))
2479 if (copy_from_user(&t
, useraddr
, sizeof(t
)))
2482 tp
= (const struct trace_params
*)&t
.sip
;
2484 t3_config_trace_filter(adapter
, tp
, 0,
2488 t3_config_trace_filter(adapter
, tp
, 1,
2499 static int cxgb_ioctl(struct net_device
*dev
, struct ifreq
*req
, int cmd
)
2501 struct mii_ioctl_data
*data
= if_mii(req
);
2502 struct port_info
*pi
= netdev_priv(dev
);
2503 struct adapter
*adapter
= pi
->adapter
;
2508 /* Convert phy_id from older PRTAD/DEVAD format */
2509 if (is_10G(adapter
) &&
2510 !mdio_phy_id_is_c45(data
->phy_id
) &&
2511 (data
->phy_id
& 0x1f00) &&
2512 !(data
->phy_id
& 0xe0e0))
2513 data
->phy_id
= mdio_phy_id_c45(data
->phy_id
>> 8,
2514 data
->phy_id
& 0x1f);
2517 return mdio_mii_ioctl(&pi
->phy
.mdio
, data
, cmd
);
2519 return cxgb_extension_ioctl(dev
, req
->ifr_data
);
2525 static int cxgb_change_mtu(struct net_device
*dev
, int new_mtu
)
2527 struct port_info
*pi
= netdev_priv(dev
);
2528 struct adapter
*adapter
= pi
->adapter
;
2531 if (new_mtu
< 81) /* accommodate SACK */
2533 if ((ret
= t3_mac_set_mtu(&pi
->mac
, new_mtu
)))
2536 init_port_mtus(adapter
);
2537 if (adapter
->params
.rev
== 0 && offload_running(adapter
))
2538 t3_load_mtus(adapter
, adapter
->params
.mtus
,
2539 adapter
->params
.a_wnd
, adapter
->params
.b_wnd
,
2540 adapter
->port
[0]->mtu
);
2544 static int cxgb_set_mac_addr(struct net_device
*dev
, void *p
)
2546 struct port_info
*pi
= netdev_priv(dev
);
2547 struct adapter
*adapter
= pi
->adapter
;
2548 struct sockaddr
*addr
= p
;
2550 if (!is_valid_ether_addr(addr
->sa_data
))
2551 return -EADDRNOTAVAIL
;
2553 memcpy(dev
->dev_addr
, addr
->sa_data
, dev
->addr_len
);
2554 t3_mac_set_address(&pi
->mac
, LAN_MAC_IDX
, dev
->dev_addr
);
2555 if (offload_running(adapter
))
2556 write_smt_entry(adapter
, pi
->port_id
);
2560 static netdev_features_t
cxgb_fix_features(struct net_device
*dev
,
2561 netdev_features_t features
)
2564 * Since there is no support for separate rx/tx vlan accel
2565 * enable/disable make sure tx flag is always in same state as rx.
2567 if (features
& NETIF_F_HW_VLAN_CTAG_RX
)
2568 features
|= NETIF_F_HW_VLAN_CTAG_TX
;
2570 features
&= ~NETIF_F_HW_VLAN_CTAG_TX
;
2575 static int cxgb_set_features(struct net_device
*dev
, netdev_features_t features
)
2577 netdev_features_t changed
= dev
->features
^ features
;
2579 if (changed
& NETIF_F_HW_VLAN_CTAG_RX
)
2580 cxgb_vlan_mode(dev
, features
);
2585 #ifdef CONFIG_NET_POLL_CONTROLLER
2586 static void cxgb_netpoll(struct net_device
*dev
)
2588 struct port_info
*pi
= netdev_priv(dev
);
2589 struct adapter
*adapter
= pi
->adapter
;
2592 for (qidx
= pi
->first_qset
; qidx
< pi
->first_qset
+ pi
->nqsets
; qidx
++) {
2593 struct sge_qset
*qs
= &adapter
->sge
.qs
[qidx
];
2596 if (adapter
->flags
& USING_MSIX
)
2601 t3_intr_handler(adapter
, qs
->rspq
.polling
) (0, source
);
2607 * Periodic accumulation of MAC statistics.
2609 static void mac_stats_update(struct adapter
*adapter
)
2613 for_each_port(adapter
, i
) {
2614 struct net_device
*dev
= adapter
->port
[i
];
2615 struct port_info
*p
= netdev_priv(dev
);
2617 if (netif_running(dev
)) {
2618 spin_lock(&adapter
->stats_lock
);
2619 t3_mac_update_stats(&p
->mac
);
2620 spin_unlock(&adapter
->stats_lock
);
2625 static void check_link_status(struct adapter
*adapter
)
2629 for_each_port(adapter
, i
) {
2630 struct net_device
*dev
= adapter
->port
[i
];
2631 struct port_info
*p
= netdev_priv(dev
);
2634 spin_lock_irq(&adapter
->work_lock
);
2635 link_fault
= p
->link_fault
;
2636 spin_unlock_irq(&adapter
->work_lock
);
2639 t3_link_fault(adapter
, i
);
2643 if (!(p
->phy
.caps
& SUPPORTED_IRQ
) && netif_running(dev
)) {
2644 t3_xgm_intr_disable(adapter
, i
);
2645 t3_read_reg(adapter
, A_XGM_INT_STATUS
+ p
->mac
.offset
);
2647 t3_link_changed(adapter
, i
);
2648 t3_xgm_intr_enable(adapter
, i
);
2653 static void check_t3b2_mac(struct adapter
*adapter
)
2657 if (!rtnl_trylock()) /* synchronize with ifdown */
2660 for_each_port(adapter
, i
) {
2661 struct net_device
*dev
= adapter
->port
[i
];
2662 struct port_info
*p
= netdev_priv(dev
);
2665 if (!netif_running(dev
))
2669 if (netif_running(dev
) && netif_carrier_ok(dev
))
2670 status
= t3b2_mac_watchdog_task(&p
->mac
);
2672 p
->mac
.stats
.num_toggled
++;
2673 else if (status
== 2) {
2674 struct cmac
*mac
= &p
->mac
;
2676 t3_mac_set_mtu(mac
, dev
->mtu
);
2677 t3_mac_set_address(mac
, LAN_MAC_IDX
, dev
->dev_addr
);
2678 cxgb_set_rxmode(dev
);
2679 t3_link_start(&p
->phy
, mac
, &p
->link_config
);
2680 t3_mac_enable(mac
, MAC_DIRECTION_RX
| MAC_DIRECTION_TX
);
2681 t3_port_intr_enable(adapter
, p
->port_id
);
2682 p
->mac
.stats
.num_resets
++;
2689 static void t3_adap_check_task(struct work_struct
*work
)
2691 struct adapter
*adapter
= container_of(work
, struct adapter
,
2692 adap_check_task
.work
);
2693 const struct adapter_params
*p
= &adapter
->params
;
2695 unsigned int v
, status
, reset
;
2697 adapter
->check_task_cnt
++;
2699 check_link_status(adapter
);
2701 /* Accumulate MAC stats if needed */
2702 if (!p
->linkpoll_period
||
2703 (adapter
->check_task_cnt
* p
->linkpoll_period
) / 10 >=
2704 p
->stats_update_period
) {
2705 mac_stats_update(adapter
);
2706 adapter
->check_task_cnt
= 0;
2709 if (p
->rev
== T3_REV_B2
)
2710 check_t3b2_mac(adapter
);
2713 * Scan the XGMAC's to check for various conditions which we want to
2714 * monitor in a periodic polling manner rather than via an interrupt
2715 * condition. This is used for conditions which would otherwise flood
2716 * the system with interrupts and we only really need to know that the
2717 * conditions are "happening" ... For each condition we count the
2718 * detection of the condition and reset it for the next polling loop.
2720 for_each_port(adapter
, port
) {
2721 struct cmac
*mac
= &adap2pinfo(adapter
, port
)->mac
;
2724 cause
= t3_read_reg(adapter
, A_XGM_INT_CAUSE
+ mac
->offset
);
2726 if (cause
& F_RXFIFO_OVERFLOW
) {
2727 mac
->stats
.rx_fifo_ovfl
++;
2728 reset
|= F_RXFIFO_OVERFLOW
;
2731 t3_write_reg(adapter
, A_XGM_INT_CAUSE
+ mac
->offset
, reset
);
2735 * We do the same as above for FL_EMPTY interrupts.
2737 status
= t3_read_reg(adapter
, A_SG_INT_CAUSE
);
2740 if (status
& F_FLEMPTY
) {
2741 struct sge_qset
*qs
= &adapter
->sge
.qs
[0];
2746 v
= (t3_read_reg(adapter
, A_SG_RSPQ_FL_STATUS
) >> S_FL0EMPTY
) &
2750 qs
->fl
[i
].empty
+= (v
& 1);
2758 t3_write_reg(adapter
, A_SG_INT_CAUSE
, reset
);
2760 /* Schedule the next check update if any port is active. */
2761 spin_lock_irq(&adapter
->work_lock
);
2762 if (adapter
->open_device_map
& PORT_MASK
)
2763 schedule_chk_task(adapter
);
2764 spin_unlock_irq(&adapter
->work_lock
);
2767 static void db_full_task(struct work_struct
*work
)
2769 struct adapter
*adapter
= container_of(work
, struct adapter
,
2772 cxgb3_event_notify(&adapter
->tdev
, OFFLOAD_DB_FULL
, 0);
2775 static void db_empty_task(struct work_struct
*work
)
2777 struct adapter
*adapter
= container_of(work
, struct adapter
,
2780 cxgb3_event_notify(&adapter
->tdev
, OFFLOAD_DB_EMPTY
, 0);
2783 static void db_drop_task(struct work_struct
*work
)
2785 struct adapter
*adapter
= container_of(work
, struct adapter
,
2787 unsigned long delay
= 1000;
2790 cxgb3_event_notify(&adapter
->tdev
, OFFLOAD_DB_DROP
, 0);
2793 * Sleep a while before ringing the driver qset dbs.
2794 * The delay is between 1000-2023 usecs.
2796 get_random_bytes(&r
, 2);
2798 set_current_state(TASK_UNINTERRUPTIBLE
);
2799 schedule_timeout(usecs_to_jiffies(delay
));
2804 * Processes external (PHY) interrupts in process context.
2806 static void ext_intr_task(struct work_struct
*work
)
2808 struct adapter
*adapter
= container_of(work
, struct adapter
,
2809 ext_intr_handler_task
);
2812 /* Disable link fault interrupts */
2813 for_each_port(adapter
, i
) {
2814 struct net_device
*dev
= adapter
->port
[i
];
2815 struct port_info
*p
= netdev_priv(dev
);
2817 t3_xgm_intr_disable(adapter
, i
);
2818 t3_read_reg(adapter
, A_XGM_INT_STATUS
+ p
->mac
.offset
);
2821 /* Re-enable link fault interrupts */
2822 t3_phy_intr_handler(adapter
);
2824 for_each_port(adapter
, i
)
2825 t3_xgm_intr_enable(adapter
, i
);
2827 /* Now reenable external interrupts */
2828 spin_lock_irq(&adapter
->work_lock
);
2829 if (adapter
->slow_intr_mask
) {
2830 adapter
->slow_intr_mask
|= F_T3DBG
;
2831 t3_write_reg(adapter
, A_PL_INT_CAUSE0
, F_T3DBG
);
2832 t3_write_reg(adapter
, A_PL_INT_ENABLE0
,
2833 adapter
->slow_intr_mask
);
2835 spin_unlock_irq(&adapter
->work_lock
);
2839 * Interrupt-context handler for external (PHY) interrupts.
2841 void t3_os_ext_intr_handler(struct adapter
*adapter
)
2844 * Schedule a task to handle external interrupts as they may be slow
2845 * and we use a mutex to protect MDIO registers. We disable PHY
2846 * interrupts in the meantime and let the task reenable them when
2849 spin_lock(&adapter
->work_lock
);
2850 if (adapter
->slow_intr_mask
) {
2851 adapter
->slow_intr_mask
&= ~F_T3DBG
;
2852 t3_write_reg(adapter
, A_PL_INT_ENABLE0
,
2853 adapter
->slow_intr_mask
);
2854 queue_work(cxgb3_wq
, &adapter
->ext_intr_handler_task
);
2856 spin_unlock(&adapter
->work_lock
);
2859 void t3_os_link_fault_handler(struct adapter
*adapter
, int port_id
)
2861 struct net_device
*netdev
= adapter
->port
[port_id
];
2862 struct port_info
*pi
= netdev_priv(netdev
);
2864 spin_lock(&adapter
->work_lock
);
2866 spin_unlock(&adapter
->work_lock
);
2869 static int t3_adapter_error(struct adapter
*adapter
, int reset
, int on_wq
)
2873 if (is_offload(adapter
) &&
2874 test_bit(OFFLOAD_DEVMAP_BIT
, &adapter
->open_device_map
)) {
2875 cxgb3_event_notify(&adapter
->tdev
, OFFLOAD_STATUS_DOWN
, 0);
2876 offload_close(&adapter
->tdev
);
2879 /* Stop all ports */
2880 for_each_port(adapter
, i
) {
2881 struct net_device
*netdev
= adapter
->port
[i
];
2883 if (netif_running(netdev
))
2884 __cxgb_close(netdev
, on_wq
);
2887 /* Stop SGE timers */
2888 t3_stop_sge_timers(adapter
);
2890 adapter
->flags
&= ~FULL_INIT_DONE
;
2893 ret
= t3_reset_adapter(adapter
);
2895 pci_disable_device(adapter
->pdev
);
2900 static int t3_reenable_adapter(struct adapter
*adapter
)
2902 if (pci_enable_device(adapter
->pdev
)) {
2903 dev_err(&adapter
->pdev
->dev
,
2904 "Cannot re-enable PCI device after reset.\n");
2907 pci_set_master(adapter
->pdev
);
2908 pci_restore_state(adapter
->pdev
);
2909 pci_save_state(adapter
->pdev
);
2911 /* Free sge resources */
2912 t3_free_sge_resources(adapter
);
2914 if (t3_replay_prep_adapter(adapter
))
2922 static void t3_resume_ports(struct adapter
*adapter
)
2926 /* Restart the ports */
2927 for_each_port(adapter
, i
) {
2928 struct net_device
*netdev
= adapter
->port
[i
];
2930 if (netif_running(netdev
)) {
2931 if (cxgb_open(netdev
)) {
2932 dev_err(&adapter
->pdev
->dev
,
2933 "can't bring device back up"
2940 if (is_offload(adapter
) && !ofld_disable
)
2941 cxgb3_event_notify(&adapter
->tdev
, OFFLOAD_STATUS_UP
, 0);
2945 * processes a fatal error.
2946 * Bring the ports down, reset the chip, bring the ports back up.
2948 static void fatal_error_task(struct work_struct
*work
)
2950 struct adapter
*adapter
= container_of(work
, struct adapter
,
2951 fatal_error_handler_task
);
2955 err
= t3_adapter_error(adapter
, 1, 1);
2957 err
= t3_reenable_adapter(adapter
);
2959 t3_resume_ports(adapter
);
2961 CH_ALERT(adapter
, "adapter reset %s\n", err
? "failed" : "succeeded");
2965 void t3_fatal_err(struct adapter
*adapter
)
2967 unsigned int fw_status
[4];
2969 if (adapter
->flags
& FULL_INIT_DONE
) {
2970 t3_sge_stop(adapter
);
2971 t3_write_reg(adapter
, A_XGM_TX_CTRL
, 0);
2972 t3_write_reg(adapter
, A_XGM_RX_CTRL
, 0);
2973 t3_write_reg(adapter
, XGM_REG(A_XGM_TX_CTRL
, 1), 0);
2974 t3_write_reg(adapter
, XGM_REG(A_XGM_RX_CTRL
, 1), 0);
2976 spin_lock(&adapter
->work_lock
);
2977 t3_intr_disable(adapter
);
2978 queue_work(cxgb3_wq
, &adapter
->fatal_error_handler_task
);
2979 spin_unlock(&adapter
->work_lock
);
2981 CH_ALERT(adapter
, "encountered fatal error, operation suspended\n");
2982 if (!t3_cim_ctl_blk_read(adapter
, 0xa0, 4, fw_status
))
2983 CH_ALERT(adapter
, "FW status: 0x%x, 0x%x, 0x%x, 0x%x\n",
2984 fw_status
[0], fw_status
[1],
2985 fw_status
[2], fw_status
[3]);
2989 * t3_io_error_detected - called when PCI error is detected
2990 * @pdev: Pointer to PCI device
2991 * @state: The current pci connection state
2993 * This function is called after a PCI bus error affecting
2994 * this device has been detected.
2996 static pci_ers_result_t
t3_io_error_detected(struct pci_dev
*pdev
,
2997 pci_channel_state_t state
)
2999 struct adapter
*adapter
= pci_get_drvdata(pdev
);
3001 if (state
== pci_channel_io_perm_failure
)
3002 return PCI_ERS_RESULT_DISCONNECT
;
3004 t3_adapter_error(adapter
, 0, 0);
3006 /* Request a slot reset. */
3007 return PCI_ERS_RESULT_NEED_RESET
;
3011 * t3_io_slot_reset - called after the pci bus has been reset.
3012 * @pdev: Pointer to PCI device
3014 * Restart the card from scratch, as if from a cold-boot.
3016 static pci_ers_result_t
t3_io_slot_reset(struct pci_dev
*pdev
)
3018 struct adapter
*adapter
= pci_get_drvdata(pdev
);
3020 if (!t3_reenable_adapter(adapter
))
3021 return PCI_ERS_RESULT_RECOVERED
;
3023 return PCI_ERS_RESULT_DISCONNECT
;
3027 * t3_io_resume - called when traffic can start flowing again.
3028 * @pdev: Pointer to PCI device
3030 * This callback is called when the error recovery driver tells us that
3031 * its OK to resume normal operation.
3033 static void t3_io_resume(struct pci_dev
*pdev
)
3035 struct adapter
*adapter
= pci_get_drvdata(pdev
);
3037 CH_ALERT(adapter
, "adapter recovering, PEX ERR 0x%x\n",
3038 t3_read_reg(adapter
, A_PCIE_PEX_ERR
));
3041 t3_resume_ports(adapter
);
3045 static const struct pci_error_handlers t3_err_handler
= {
3046 .error_detected
= t3_io_error_detected
,
3047 .slot_reset
= t3_io_slot_reset
,
3048 .resume
= t3_io_resume
,
3052 * Set the number of qsets based on the number of CPUs and the number of ports,
3053 * not to exceed the number of available qsets, assuming there are enough qsets
3056 static void set_nqsets(struct adapter
*adap
)
3059 int num_cpus
= netif_get_num_default_rss_queues();
3060 int hwports
= adap
->params
.nports
;
3061 int nqsets
= adap
->msix_nvectors
- 1;
3063 if (adap
->params
.rev
> 0 && adap
->flags
& USING_MSIX
) {
3065 (hwports
* nqsets
> SGE_QSETS
||
3066 num_cpus
>= nqsets
/ hwports
))
3068 if (nqsets
> num_cpus
)
3070 if (nqsets
< 1 || hwports
== 4)
3075 for_each_port(adap
, i
) {
3076 struct port_info
*pi
= adap2pinfo(adap
, i
);
3079 pi
->nqsets
= nqsets
;
3080 j
= pi
->first_qset
+ nqsets
;
3082 dev_info(&adap
->pdev
->dev
,
3083 "Port %d using %d queue sets.\n", i
, nqsets
);
3087 static int cxgb_enable_msix(struct adapter
*adap
)
3089 struct msix_entry entries
[SGE_QSETS
+ 1];
3093 vectors
= ARRAY_SIZE(entries
);
3094 for (i
= 0; i
< vectors
; ++i
)
3095 entries
[i
].entry
= i
;
3097 while ((err
= pci_enable_msix(adap
->pdev
, entries
, vectors
)) > 0)
3101 pci_disable_msix(adap
->pdev
);
3103 if (!err
&& vectors
< (adap
->params
.nports
+ 1)) {
3104 pci_disable_msix(adap
->pdev
);
3109 for (i
= 0; i
< vectors
; ++i
)
3110 adap
->msix_info
[i
].vec
= entries
[i
].vector
;
3111 adap
->msix_nvectors
= vectors
;
3117 static void print_port_info(struct adapter
*adap
, const struct adapter_info
*ai
)
3119 static const char *pci_variant
[] = {
3120 "PCI", "PCI-X", "PCI-X ECC", "PCI-X 266", "PCI Express"
3127 snprintf(buf
, sizeof(buf
), "%s x%d",
3128 pci_variant
[adap
->params
.pci
.variant
],
3129 adap
->params
.pci
.width
);
3131 snprintf(buf
, sizeof(buf
), "%s %dMHz/%d-bit",
3132 pci_variant
[adap
->params
.pci
.variant
],
3133 adap
->params
.pci
.speed
, adap
->params
.pci
.width
);
3135 for_each_port(adap
, i
) {
3136 struct net_device
*dev
= adap
->port
[i
];
3137 const struct port_info
*pi
= netdev_priv(dev
);
3139 if (!test_bit(i
, &adap
->registered_device_map
))
3141 netdev_info(dev
, "%s %s %sNIC (rev %d) %s%s\n",
3142 ai
->desc
, pi
->phy
.desc
,
3143 is_offload(adap
) ? "R" : "", adap
->params
.rev
, buf
,
3144 (adap
->flags
& USING_MSIX
) ? " MSI-X" :
3145 (adap
->flags
& USING_MSI
) ? " MSI" : "");
3146 if (adap
->name
== dev
->name
&& adap
->params
.vpd
.mclk
)
3147 pr_info("%s: %uMB CM, %uMB PMTX, %uMB PMRX, S/N: %s\n",
3148 adap
->name
, t3_mc7_size(&adap
->cm
) >> 20,
3149 t3_mc7_size(&adap
->pmtx
) >> 20,
3150 t3_mc7_size(&adap
->pmrx
) >> 20,
3151 adap
->params
.vpd
.sn
);
3155 static const struct net_device_ops cxgb_netdev_ops
= {
3156 .ndo_open
= cxgb_open
,
3157 .ndo_stop
= cxgb_close
,
3158 .ndo_start_xmit
= t3_eth_xmit
,
3159 .ndo_get_stats
= cxgb_get_stats
,
3160 .ndo_validate_addr
= eth_validate_addr
,
3161 .ndo_set_rx_mode
= cxgb_set_rxmode
,
3162 .ndo_do_ioctl
= cxgb_ioctl
,
3163 .ndo_change_mtu
= cxgb_change_mtu
,
3164 .ndo_set_mac_address
= cxgb_set_mac_addr
,
3165 .ndo_fix_features
= cxgb_fix_features
,
3166 .ndo_set_features
= cxgb_set_features
,
3167 #ifdef CONFIG_NET_POLL_CONTROLLER
3168 .ndo_poll_controller
= cxgb_netpoll
,
3172 static void cxgb3_init_iscsi_mac(struct net_device
*dev
)
3174 struct port_info
*pi
= netdev_priv(dev
);
3176 memcpy(pi
->iscsic
.mac_addr
, dev
->dev_addr
, ETH_ALEN
);
3177 pi
->iscsic
.mac_addr
[3] |= 0x80;
3180 #define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN)
3181 #define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
3182 NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
3183 static int init_one(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
3185 int i
, err
, pci_using_dac
= 0;
3186 resource_size_t mmio_start
, mmio_len
;
3187 const struct adapter_info
*ai
;
3188 struct adapter
*adapter
= NULL
;
3189 struct port_info
*pi
;
3191 pr_info_once("%s - version %s\n", DRV_DESC
, DRV_VERSION
);
3194 cxgb3_wq
= create_singlethread_workqueue(DRV_NAME
);
3196 pr_err("cannot initialize work queue\n");
3201 err
= pci_enable_device(pdev
);
3203 dev_err(&pdev
->dev
, "cannot enable PCI device\n");
3207 err
= pci_request_regions(pdev
, DRV_NAME
);
3209 /* Just info, some other driver may have claimed the device. */
3210 dev_info(&pdev
->dev
, "cannot obtain PCI resources\n");
3211 goto out_disable_device
;
3214 if (!pci_set_dma_mask(pdev
, DMA_BIT_MASK(64))) {
3216 err
= pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(64));
3218 dev_err(&pdev
->dev
, "unable to obtain 64-bit DMA for "
3219 "coherent allocations\n");
3220 goto out_release_regions
;
3222 } else if ((err
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32))) != 0) {
3223 dev_err(&pdev
->dev
, "no usable DMA configuration\n");
3224 goto out_release_regions
;
3227 pci_set_master(pdev
);
3228 pci_save_state(pdev
);
3230 mmio_start
= pci_resource_start(pdev
, 0);
3231 mmio_len
= pci_resource_len(pdev
, 0);
3232 ai
= t3_get_adapter_info(ent
->driver_data
);
3234 adapter
= kzalloc(sizeof(*adapter
), GFP_KERNEL
);
3237 goto out_release_regions
;
3240 adapter
->nofail_skb
=
3241 alloc_skb(sizeof(struct cpl_set_tcb_field
), GFP_KERNEL
);
3242 if (!adapter
->nofail_skb
) {
3243 dev_err(&pdev
->dev
, "cannot allocate nofail buffer\n");
3245 goto out_free_adapter
;
3248 adapter
->regs
= ioremap_nocache(mmio_start
, mmio_len
);
3249 if (!adapter
->regs
) {
3250 dev_err(&pdev
->dev
, "cannot map device registers\n");
3252 goto out_free_adapter
;
3255 adapter
->pdev
= pdev
;
3256 adapter
->name
= pci_name(pdev
);
3257 adapter
->msg_enable
= dflt_msg_enable
;
3258 adapter
->mmio_len
= mmio_len
;
3260 mutex_init(&adapter
->mdio_lock
);
3261 spin_lock_init(&adapter
->work_lock
);
3262 spin_lock_init(&adapter
->stats_lock
);
3264 INIT_LIST_HEAD(&adapter
->adapter_list
);
3265 INIT_WORK(&adapter
->ext_intr_handler_task
, ext_intr_task
);
3266 INIT_WORK(&adapter
->fatal_error_handler_task
, fatal_error_task
);
3268 INIT_WORK(&adapter
->db_full_task
, db_full_task
);
3269 INIT_WORK(&adapter
->db_empty_task
, db_empty_task
);
3270 INIT_WORK(&adapter
->db_drop_task
, db_drop_task
);
3272 INIT_DELAYED_WORK(&adapter
->adap_check_task
, t3_adap_check_task
);
3274 for (i
= 0; i
< ai
->nports0
+ ai
->nports1
; ++i
) {
3275 struct net_device
*netdev
;
3277 netdev
= alloc_etherdev_mq(sizeof(struct port_info
), SGE_QSETS
);
3283 SET_NETDEV_DEV(netdev
, &pdev
->dev
);
3285 adapter
->port
[i
] = netdev
;
3286 pi
= netdev_priv(netdev
);
3287 pi
->adapter
= adapter
;
3289 netif_carrier_off(netdev
);
3290 netdev
->irq
= pdev
->irq
;
3291 netdev
->mem_start
= mmio_start
;
3292 netdev
->mem_end
= mmio_start
+ mmio_len
- 1;
3293 netdev
->hw_features
= NETIF_F_SG
| NETIF_F_IP_CSUM
|
3294 NETIF_F_TSO
| NETIF_F_RXCSUM
| NETIF_F_HW_VLAN_CTAG_RX
;
3295 netdev
->features
|= netdev
->hw_features
|
3296 NETIF_F_HW_VLAN_CTAG_TX
;
3297 netdev
->vlan_features
|= netdev
->features
& VLAN_FEAT
;
3299 netdev
->features
|= NETIF_F_HIGHDMA
;
3301 netdev
->netdev_ops
= &cxgb_netdev_ops
;
3302 SET_ETHTOOL_OPS(netdev
, &cxgb_ethtool_ops
);
3305 pci_set_drvdata(pdev
, adapter
);
3306 if (t3_prep_adapter(adapter
, ai
, 1) < 0) {
3312 * The card is now ready to go. If any errors occur during device
3313 * registration we do not fail the whole card but rather proceed only
3314 * with the ports we manage to register successfully. However we must
3315 * register at least one net device.
3317 for_each_port(adapter
, i
) {
3318 err
= register_netdev(adapter
->port
[i
]);
3320 dev_warn(&pdev
->dev
,
3321 "cannot register net device %s, skipping\n",
3322 adapter
->port
[i
]->name
);
3325 * Change the name we use for messages to the name of
3326 * the first successfully registered interface.
3328 if (!adapter
->registered_device_map
)
3329 adapter
->name
= adapter
->port
[i
]->name
;
3331 __set_bit(i
, &adapter
->registered_device_map
);
3334 if (!adapter
->registered_device_map
) {
3335 dev_err(&pdev
->dev
, "could not register any net devices\n");
3339 for_each_port(adapter
, i
)
3340 cxgb3_init_iscsi_mac(adapter
->port
[i
]);
3342 /* Driver's ready. Reflect it on LEDs */
3343 t3_led_ready(adapter
);
3345 if (is_offload(adapter
)) {
3346 __set_bit(OFFLOAD_DEVMAP_BIT
, &adapter
->registered_device_map
);
3347 cxgb3_adapter_ofld(adapter
);
3350 /* See what interrupts we'll be using */
3351 if (msi
> 1 && cxgb_enable_msix(adapter
) == 0)
3352 adapter
->flags
|= USING_MSIX
;
3353 else if (msi
> 0 && pci_enable_msi(pdev
) == 0)
3354 adapter
->flags
|= USING_MSI
;
3356 set_nqsets(adapter
);
3358 err
= sysfs_create_group(&adapter
->port
[0]->dev
.kobj
,
3361 print_port_info(adapter
, ai
);
3365 iounmap(adapter
->regs
);
3366 for (i
= ai
->nports0
+ ai
->nports1
- 1; i
>= 0; --i
)
3367 if (adapter
->port
[i
])
3368 free_netdev(adapter
->port
[i
]);
3373 out_release_regions
:
3374 pci_release_regions(pdev
);
3376 pci_disable_device(pdev
);
3381 static void remove_one(struct pci_dev
*pdev
)
3383 struct adapter
*adapter
= pci_get_drvdata(pdev
);
3388 t3_sge_stop(adapter
);
3389 sysfs_remove_group(&adapter
->port
[0]->dev
.kobj
,
3392 if (is_offload(adapter
)) {
3393 cxgb3_adapter_unofld(adapter
);
3394 if (test_bit(OFFLOAD_DEVMAP_BIT
,
3395 &adapter
->open_device_map
))
3396 offload_close(&adapter
->tdev
);
3399 for_each_port(adapter
, i
)
3400 if (test_bit(i
, &adapter
->registered_device_map
))
3401 unregister_netdev(adapter
->port
[i
]);
3403 t3_stop_sge_timers(adapter
);
3404 t3_free_sge_resources(adapter
);
3405 cxgb_disable_msi(adapter
);
3407 for_each_port(adapter
, i
)
3408 if (adapter
->port
[i
])
3409 free_netdev(adapter
->port
[i
]);
3411 iounmap(adapter
->regs
);
3412 if (adapter
->nofail_skb
)
3413 kfree_skb(adapter
->nofail_skb
);
3415 pci_release_regions(pdev
);
3416 pci_disable_device(pdev
);
3420 static struct pci_driver driver
= {
3422 .id_table
= cxgb3_pci_tbl
,
3424 .remove
= remove_one
,
3425 .err_handler
= &t3_err_handler
,
3428 static int __init
cxgb3_init_module(void)
3432 cxgb3_offload_init();
3434 ret
= pci_register_driver(&driver
);
3438 static void __exit
cxgb3_cleanup_module(void)
3440 pci_unregister_driver(&driver
);
3442 destroy_workqueue(cxgb3_wq
);
3445 module_init(cxgb3_init_module
);
3446 module_exit(cxgb3_cleanup_module
);