PM / sleep: Asynchronous threads for suspend_noirq
[linux/fpc-iii.git] / drivers / net / ethernet / ibm / emac / mal.c
blob9d75fef6396f399383b58d677e965e9d69ddf67d
1 /*
2 * drivers/net/ethernet/ibm/emac/mal.c
4 * Memory Access Layer (MAL) support
6 * Copyright 2007 Benjamin Herrenschmidt, IBM Corp.
7 * <benh@kernel.crashing.org>
9 * Based on the arch/ppc version of the driver:
11 * Copyright (c) 2004, 2005 Zultys Technologies.
12 * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
14 * Based on original work by
15 * Benjamin Herrenschmidt <benh@kernel.crashing.org>,
16 * David Gibson <hermes@gibson.dropbear.id.au>,
18 * Armin Kuster <akuster@mvista.com>
19 * Copyright 2002 MontaVista Softare Inc.
21 * This program is free software; you can redistribute it and/or modify it
22 * under the terms of the GNU General Public License as published by the
23 * Free Software Foundation; either version 2 of the License, or (at your
24 * option) any later version.
28 #include <linux/delay.h>
29 #include <linux/slab.h>
30 #include <linux/of_irq.h>
32 #include "core.h"
33 #include <asm/dcr-regs.h>
35 static int mal_count;
37 int mal_register_commac(struct mal_instance *mal, struct mal_commac *commac)
39 unsigned long flags;
41 spin_lock_irqsave(&mal->lock, flags);
43 MAL_DBG(mal, "reg(%08x, %08x)" NL,
44 commac->tx_chan_mask, commac->rx_chan_mask);
46 /* Don't let multiple commacs claim the same channel(s) */
47 if ((mal->tx_chan_mask & commac->tx_chan_mask) ||
48 (mal->rx_chan_mask & commac->rx_chan_mask)) {
49 spin_unlock_irqrestore(&mal->lock, flags);
50 printk(KERN_WARNING "mal%d: COMMAC channels conflict!\n",
51 mal->index);
52 return -EBUSY;
55 if (list_empty(&mal->list))
56 napi_enable(&mal->napi);
57 mal->tx_chan_mask |= commac->tx_chan_mask;
58 mal->rx_chan_mask |= commac->rx_chan_mask;
59 list_add(&commac->list, &mal->list);
61 spin_unlock_irqrestore(&mal->lock, flags);
63 return 0;
66 void mal_unregister_commac(struct mal_instance *mal,
67 struct mal_commac *commac)
69 unsigned long flags;
71 spin_lock_irqsave(&mal->lock, flags);
73 MAL_DBG(mal, "unreg(%08x, %08x)" NL,
74 commac->tx_chan_mask, commac->rx_chan_mask);
76 mal->tx_chan_mask &= ~commac->tx_chan_mask;
77 mal->rx_chan_mask &= ~commac->rx_chan_mask;
78 list_del_init(&commac->list);
79 if (list_empty(&mal->list))
80 napi_disable(&mal->napi);
82 spin_unlock_irqrestore(&mal->lock, flags);
85 int mal_set_rcbs(struct mal_instance *mal, int channel, unsigned long size)
87 BUG_ON(channel < 0 || channel >= mal->num_rx_chans ||
88 size > MAL_MAX_RX_SIZE);
90 MAL_DBG(mal, "set_rbcs(%d, %lu)" NL, channel, size);
92 if (size & 0xf) {
93 printk(KERN_WARNING
94 "mal%d: incorrect RX size %lu for the channel %d\n",
95 mal->index, size, channel);
96 return -EINVAL;
99 set_mal_dcrn(mal, MAL_RCBS(channel), size >> 4);
100 return 0;
103 int mal_tx_bd_offset(struct mal_instance *mal, int channel)
105 BUG_ON(channel < 0 || channel >= mal->num_tx_chans);
107 return channel * NUM_TX_BUFF;
110 int mal_rx_bd_offset(struct mal_instance *mal, int channel)
112 BUG_ON(channel < 0 || channel >= mal->num_rx_chans);
113 return mal->num_tx_chans * NUM_TX_BUFF + channel * NUM_RX_BUFF;
116 void mal_enable_tx_channel(struct mal_instance *mal, int channel)
118 unsigned long flags;
120 spin_lock_irqsave(&mal->lock, flags);
122 MAL_DBG(mal, "enable_tx(%d)" NL, channel);
124 set_mal_dcrn(mal, MAL_TXCASR,
125 get_mal_dcrn(mal, MAL_TXCASR) | MAL_CHAN_MASK(channel));
127 spin_unlock_irqrestore(&mal->lock, flags);
130 void mal_disable_tx_channel(struct mal_instance *mal, int channel)
132 set_mal_dcrn(mal, MAL_TXCARR, MAL_CHAN_MASK(channel));
134 MAL_DBG(mal, "disable_tx(%d)" NL, channel);
137 void mal_enable_rx_channel(struct mal_instance *mal, int channel)
139 unsigned long flags;
142 * On some 4xx PPC's (e.g. 460EX/GT), the rx channel is a multiple
143 * of 8, but enabling in MAL_RXCASR needs the divided by 8 value
144 * for the bitmask
146 if (!(channel % 8))
147 channel >>= 3;
149 spin_lock_irqsave(&mal->lock, flags);
151 MAL_DBG(mal, "enable_rx(%d)" NL, channel);
153 set_mal_dcrn(mal, MAL_RXCASR,
154 get_mal_dcrn(mal, MAL_RXCASR) | MAL_CHAN_MASK(channel));
156 spin_unlock_irqrestore(&mal->lock, flags);
159 void mal_disable_rx_channel(struct mal_instance *mal, int channel)
162 * On some 4xx PPC's (e.g. 460EX/GT), the rx channel is a multiple
163 * of 8, but enabling in MAL_RXCASR needs the divided by 8 value
164 * for the bitmask
166 if (!(channel % 8))
167 channel >>= 3;
169 set_mal_dcrn(mal, MAL_RXCARR, MAL_CHAN_MASK(channel));
171 MAL_DBG(mal, "disable_rx(%d)" NL, channel);
174 void mal_poll_add(struct mal_instance *mal, struct mal_commac *commac)
176 unsigned long flags;
178 spin_lock_irqsave(&mal->lock, flags);
180 MAL_DBG(mal, "poll_add(%p)" NL, commac);
182 /* starts disabled */
183 set_bit(MAL_COMMAC_POLL_DISABLED, &commac->flags);
185 list_add_tail(&commac->poll_list, &mal->poll_list);
187 spin_unlock_irqrestore(&mal->lock, flags);
190 void mal_poll_del(struct mal_instance *mal, struct mal_commac *commac)
192 unsigned long flags;
194 spin_lock_irqsave(&mal->lock, flags);
196 MAL_DBG(mal, "poll_del(%p)" NL, commac);
198 list_del(&commac->poll_list);
200 spin_unlock_irqrestore(&mal->lock, flags);
203 /* synchronized by mal_poll() */
204 static inline void mal_enable_eob_irq(struct mal_instance *mal)
206 MAL_DBG2(mal, "enable_irq" NL);
208 // XXX might want to cache MAL_CFG as the DCR read can be slooooow
209 set_mal_dcrn(mal, MAL_CFG, get_mal_dcrn(mal, MAL_CFG) | MAL_CFG_EOPIE);
212 /* synchronized by NAPI state */
213 static inline void mal_disable_eob_irq(struct mal_instance *mal)
215 // XXX might want to cache MAL_CFG as the DCR read can be slooooow
216 set_mal_dcrn(mal, MAL_CFG, get_mal_dcrn(mal, MAL_CFG) & ~MAL_CFG_EOPIE);
218 MAL_DBG2(mal, "disable_irq" NL);
221 static irqreturn_t mal_serr(int irq, void *dev_instance)
223 struct mal_instance *mal = dev_instance;
225 u32 esr = get_mal_dcrn(mal, MAL_ESR);
227 /* Clear the error status register */
228 set_mal_dcrn(mal, MAL_ESR, esr);
230 MAL_DBG(mal, "SERR %08x" NL, esr);
232 if (esr & MAL_ESR_EVB) {
233 if (esr & MAL_ESR_DE) {
234 /* We ignore Descriptor error,
235 * TXDE or RXDE interrupt will be generated anyway.
237 return IRQ_HANDLED;
240 if (esr & MAL_ESR_PEIN) {
241 /* PLB error, it's probably buggy hardware or
242 * incorrect physical address in BD (i.e. bug)
244 if (net_ratelimit())
245 printk(KERN_ERR
246 "mal%d: system error, "
247 "PLB (ESR = 0x%08x)\n",
248 mal->index, esr);
249 return IRQ_HANDLED;
252 /* OPB error, it's probably buggy hardware or incorrect
253 * EBC setup
255 if (net_ratelimit())
256 printk(KERN_ERR
257 "mal%d: system error, OPB (ESR = 0x%08x)\n",
258 mal->index, esr);
260 return IRQ_HANDLED;
263 static inline void mal_schedule_poll(struct mal_instance *mal)
265 if (likely(napi_schedule_prep(&mal->napi))) {
266 MAL_DBG2(mal, "schedule_poll" NL);
267 spin_lock(&mal->lock);
268 mal_disable_eob_irq(mal);
269 spin_unlock(&mal->lock);
270 __napi_schedule(&mal->napi);
271 } else
272 MAL_DBG2(mal, "already in poll" NL);
275 static irqreturn_t mal_txeob(int irq, void *dev_instance)
277 struct mal_instance *mal = dev_instance;
279 u32 r = get_mal_dcrn(mal, MAL_TXEOBISR);
281 MAL_DBG2(mal, "txeob %08x" NL, r);
283 mal_schedule_poll(mal);
284 set_mal_dcrn(mal, MAL_TXEOBISR, r);
286 #ifdef CONFIG_PPC_DCR_NATIVE
287 if (mal_has_feature(mal, MAL_FTR_CLEAR_ICINTSTAT))
288 mtdcri(SDR0, DCRN_SDR_ICINTSTAT,
289 (mfdcri(SDR0, DCRN_SDR_ICINTSTAT) | ICINTSTAT_ICTX));
290 #endif
292 return IRQ_HANDLED;
295 static irqreturn_t mal_rxeob(int irq, void *dev_instance)
297 struct mal_instance *mal = dev_instance;
299 u32 r = get_mal_dcrn(mal, MAL_RXEOBISR);
301 MAL_DBG2(mal, "rxeob %08x" NL, r);
303 mal_schedule_poll(mal);
304 set_mal_dcrn(mal, MAL_RXEOBISR, r);
306 #ifdef CONFIG_PPC_DCR_NATIVE
307 if (mal_has_feature(mal, MAL_FTR_CLEAR_ICINTSTAT))
308 mtdcri(SDR0, DCRN_SDR_ICINTSTAT,
309 (mfdcri(SDR0, DCRN_SDR_ICINTSTAT) | ICINTSTAT_ICRX));
310 #endif
312 return IRQ_HANDLED;
315 static irqreturn_t mal_txde(int irq, void *dev_instance)
317 struct mal_instance *mal = dev_instance;
319 u32 deir = get_mal_dcrn(mal, MAL_TXDEIR);
320 set_mal_dcrn(mal, MAL_TXDEIR, deir);
322 MAL_DBG(mal, "txde %08x" NL, deir);
324 if (net_ratelimit())
325 printk(KERN_ERR
326 "mal%d: TX descriptor error (TXDEIR = 0x%08x)\n",
327 mal->index, deir);
329 return IRQ_HANDLED;
332 static irqreturn_t mal_rxde(int irq, void *dev_instance)
334 struct mal_instance *mal = dev_instance;
335 struct list_head *l;
337 u32 deir = get_mal_dcrn(mal, MAL_RXDEIR);
339 MAL_DBG(mal, "rxde %08x" NL, deir);
341 list_for_each(l, &mal->list) {
342 struct mal_commac *mc = list_entry(l, struct mal_commac, list);
343 if (deir & mc->rx_chan_mask) {
344 set_bit(MAL_COMMAC_RX_STOPPED, &mc->flags);
345 mc->ops->rxde(mc->dev);
349 mal_schedule_poll(mal);
350 set_mal_dcrn(mal, MAL_RXDEIR, deir);
352 return IRQ_HANDLED;
355 static irqreturn_t mal_int(int irq, void *dev_instance)
357 struct mal_instance *mal = dev_instance;
358 u32 esr = get_mal_dcrn(mal, MAL_ESR);
360 if (esr & MAL_ESR_EVB) {
361 /* descriptor error */
362 if (esr & MAL_ESR_DE) {
363 if (esr & MAL_ESR_CIDT)
364 return mal_rxde(irq, dev_instance);
365 else
366 return mal_txde(irq, dev_instance);
367 } else { /* SERR */
368 return mal_serr(irq, dev_instance);
371 return IRQ_HANDLED;
374 void mal_poll_disable(struct mal_instance *mal, struct mal_commac *commac)
376 /* Spinlock-type semantics: only one caller disable poll at a time */
377 while (test_and_set_bit(MAL_COMMAC_POLL_DISABLED, &commac->flags))
378 msleep(1);
380 /* Synchronize with the MAL NAPI poller */
381 napi_synchronize(&mal->napi);
384 void mal_poll_enable(struct mal_instance *mal, struct mal_commac *commac)
386 smp_wmb();
387 clear_bit(MAL_COMMAC_POLL_DISABLED, &commac->flags);
389 /* Feels better to trigger a poll here to catch up with events that
390 * may have happened on this channel while disabled. It will most
391 * probably be delayed until the next interrupt but that's mostly a
392 * non-issue in the context where this is called.
394 napi_schedule(&mal->napi);
397 static int mal_poll(struct napi_struct *napi, int budget)
399 struct mal_instance *mal = container_of(napi, struct mal_instance, napi);
400 struct list_head *l;
401 int received = 0;
402 unsigned long flags;
404 MAL_DBG2(mal, "poll(%d)" NL, budget);
405 again:
406 /* Process TX skbs */
407 list_for_each(l, &mal->poll_list) {
408 struct mal_commac *mc =
409 list_entry(l, struct mal_commac, poll_list);
410 mc->ops->poll_tx(mc->dev);
413 /* Process RX skbs.
415 * We _might_ need something more smart here to enforce polling
416 * fairness.
418 list_for_each(l, &mal->poll_list) {
419 struct mal_commac *mc =
420 list_entry(l, struct mal_commac, poll_list);
421 int n;
422 if (unlikely(test_bit(MAL_COMMAC_POLL_DISABLED, &mc->flags)))
423 continue;
424 n = mc->ops->poll_rx(mc->dev, budget);
425 if (n) {
426 received += n;
427 budget -= n;
428 if (budget <= 0)
429 goto more_work; // XXX What if this is the last one ?
433 /* We need to disable IRQs to protect from RXDE IRQ here */
434 spin_lock_irqsave(&mal->lock, flags);
435 __napi_complete(napi);
436 mal_enable_eob_irq(mal);
437 spin_unlock_irqrestore(&mal->lock, flags);
439 /* Check for "rotting" packet(s) */
440 list_for_each(l, &mal->poll_list) {
441 struct mal_commac *mc =
442 list_entry(l, struct mal_commac, poll_list);
443 if (unlikely(test_bit(MAL_COMMAC_POLL_DISABLED, &mc->flags)))
444 continue;
445 if (unlikely(mc->ops->peek_rx(mc->dev) ||
446 test_bit(MAL_COMMAC_RX_STOPPED, &mc->flags))) {
447 MAL_DBG2(mal, "rotting packet" NL);
448 if (!napi_reschedule(napi))
449 goto more_work;
451 spin_lock_irqsave(&mal->lock, flags);
452 mal_disable_eob_irq(mal);
453 spin_unlock_irqrestore(&mal->lock, flags);
454 goto again;
456 mc->ops->poll_tx(mc->dev);
459 more_work:
460 MAL_DBG2(mal, "poll() %d <- %d" NL, budget, received);
461 return received;
464 static void mal_reset(struct mal_instance *mal)
466 int n = 10;
468 MAL_DBG(mal, "reset" NL);
470 set_mal_dcrn(mal, MAL_CFG, MAL_CFG_SR);
472 /* Wait for reset to complete (1 system clock) */
473 while ((get_mal_dcrn(mal, MAL_CFG) & MAL_CFG_SR) && n)
474 --n;
476 if (unlikely(!n))
477 printk(KERN_ERR "mal%d: reset timeout\n", mal->index);
480 int mal_get_regs_len(struct mal_instance *mal)
482 return sizeof(struct emac_ethtool_regs_subhdr) +
483 sizeof(struct mal_regs);
486 void *mal_dump_regs(struct mal_instance *mal, void *buf)
488 struct emac_ethtool_regs_subhdr *hdr = buf;
489 struct mal_regs *regs = (struct mal_regs *)(hdr + 1);
490 int i;
492 hdr->version = mal->version;
493 hdr->index = mal->index;
495 regs->tx_count = mal->num_tx_chans;
496 regs->rx_count = mal->num_rx_chans;
498 regs->cfg = get_mal_dcrn(mal, MAL_CFG);
499 regs->esr = get_mal_dcrn(mal, MAL_ESR);
500 regs->ier = get_mal_dcrn(mal, MAL_IER);
501 regs->tx_casr = get_mal_dcrn(mal, MAL_TXCASR);
502 regs->tx_carr = get_mal_dcrn(mal, MAL_TXCARR);
503 regs->tx_eobisr = get_mal_dcrn(mal, MAL_TXEOBISR);
504 regs->tx_deir = get_mal_dcrn(mal, MAL_TXDEIR);
505 regs->rx_casr = get_mal_dcrn(mal, MAL_RXCASR);
506 regs->rx_carr = get_mal_dcrn(mal, MAL_RXCARR);
507 regs->rx_eobisr = get_mal_dcrn(mal, MAL_RXEOBISR);
508 regs->rx_deir = get_mal_dcrn(mal, MAL_RXDEIR);
510 for (i = 0; i < regs->tx_count; ++i)
511 regs->tx_ctpr[i] = get_mal_dcrn(mal, MAL_TXCTPR(i));
513 for (i = 0; i < regs->rx_count; ++i) {
514 regs->rx_ctpr[i] = get_mal_dcrn(mal, MAL_RXCTPR(i));
515 regs->rcbs[i] = get_mal_dcrn(mal, MAL_RCBS(i));
517 return regs + 1;
520 static int mal_probe(struct platform_device *ofdev)
522 struct mal_instance *mal;
523 int err = 0, i, bd_size;
524 int index = mal_count++;
525 unsigned int dcr_base;
526 const u32 *prop;
527 u32 cfg;
528 unsigned long irqflags;
529 irq_handler_t hdlr_serr, hdlr_txde, hdlr_rxde;
531 mal = kzalloc(sizeof(struct mal_instance), GFP_KERNEL);
532 if (!mal)
533 return -ENOMEM;
535 mal->index = index;
536 mal->ofdev = ofdev;
537 mal->version = of_device_is_compatible(ofdev->dev.of_node, "ibm,mcmal2") ? 2 : 1;
539 MAL_DBG(mal, "probe" NL);
541 prop = of_get_property(ofdev->dev.of_node, "num-tx-chans", NULL);
542 if (prop == NULL) {
543 printk(KERN_ERR
544 "mal%d: can't find MAL num-tx-chans property!\n",
545 index);
546 err = -ENODEV;
547 goto fail;
549 mal->num_tx_chans = prop[0];
551 prop = of_get_property(ofdev->dev.of_node, "num-rx-chans", NULL);
552 if (prop == NULL) {
553 printk(KERN_ERR
554 "mal%d: can't find MAL num-rx-chans property!\n",
555 index);
556 err = -ENODEV;
557 goto fail;
559 mal->num_rx_chans = prop[0];
561 dcr_base = dcr_resource_start(ofdev->dev.of_node, 0);
562 if (dcr_base == 0) {
563 printk(KERN_ERR
564 "mal%d: can't find DCR resource!\n", index);
565 err = -ENODEV;
566 goto fail;
568 mal->dcr_host = dcr_map(ofdev->dev.of_node, dcr_base, 0x100);
569 if (!DCR_MAP_OK(mal->dcr_host)) {
570 printk(KERN_ERR
571 "mal%d: failed to map DCRs !\n", index);
572 err = -ENODEV;
573 goto fail;
576 if (of_device_is_compatible(ofdev->dev.of_node, "ibm,mcmal-405ez")) {
577 #if defined(CONFIG_IBM_EMAC_MAL_CLR_ICINTSTAT) && \
578 defined(CONFIG_IBM_EMAC_MAL_COMMON_ERR)
579 mal->features |= (MAL_FTR_CLEAR_ICINTSTAT |
580 MAL_FTR_COMMON_ERR_INT);
581 #else
582 printk(KERN_ERR "%s: Support for 405EZ not enabled!\n",
583 ofdev->dev.of_node->full_name);
584 err = -ENODEV;
585 goto fail;
586 #endif
589 mal->txeob_irq = irq_of_parse_and_map(ofdev->dev.of_node, 0);
590 mal->rxeob_irq = irq_of_parse_and_map(ofdev->dev.of_node, 1);
591 mal->serr_irq = irq_of_parse_and_map(ofdev->dev.of_node, 2);
593 if (mal_has_feature(mal, MAL_FTR_COMMON_ERR_INT)) {
594 mal->txde_irq = mal->rxde_irq = mal->serr_irq;
595 } else {
596 mal->txde_irq = irq_of_parse_and_map(ofdev->dev.of_node, 3);
597 mal->rxde_irq = irq_of_parse_and_map(ofdev->dev.of_node, 4);
600 if (mal->txeob_irq == NO_IRQ || mal->rxeob_irq == NO_IRQ ||
601 mal->serr_irq == NO_IRQ || mal->txde_irq == NO_IRQ ||
602 mal->rxde_irq == NO_IRQ) {
603 printk(KERN_ERR
604 "mal%d: failed to map interrupts !\n", index);
605 err = -ENODEV;
606 goto fail_unmap;
609 INIT_LIST_HEAD(&mal->poll_list);
610 INIT_LIST_HEAD(&mal->list);
611 spin_lock_init(&mal->lock);
613 init_dummy_netdev(&mal->dummy_dev);
615 netif_napi_add(&mal->dummy_dev, &mal->napi, mal_poll,
616 CONFIG_IBM_EMAC_POLL_WEIGHT);
618 /* Load power-on reset defaults */
619 mal_reset(mal);
621 /* Set the MAL configuration register */
622 cfg = (mal->version == 2) ? MAL2_CFG_DEFAULT : MAL1_CFG_DEFAULT;
623 cfg |= MAL_CFG_PLBB | MAL_CFG_OPBBL | MAL_CFG_LEA;
625 /* Current Axon is not happy with priority being non-0, it can
626 * deadlock, fix it up here
628 if (of_device_is_compatible(ofdev->dev.of_node, "ibm,mcmal-axon"))
629 cfg &= ~(MAL2_CFG_RPP_10 | MAL2_CFG_WPP_10);
631 /* Apply configuration */
632 set_mal_dcrn(mal, MAL_CFG, cfg);
634 /* Allocate space for BD rings */
635 BUG_ON(mal->num_tx_chans <= 0 || mal->num_tx_chans > 32);
636 BUG_ON(mal->num_rx_chans <= 0 || mal->num_rx_chans > 32);
638 bd_size = sizeof(struct mal_descriptor) *
639 (NUM_TX_BUFF * mal->num_tx_chans +
640 NUM_RX_BUFF * mal->num_rx_chans);
641 mal->bd_virt = dma_zalloc_coherent(&ofdev->dev, bd_size, &mal->bd_dma,
642 GFP_KERNEL);
643 if (mal->bd_virt == NULL) {
644 err = -ENOMEM;
645 goto fail_unmap;
648 for (i = 0; i < mal->num_tx_chans; ++i)
649 set_mal_dcrn(mal, MAL_TXCTPR(i), mal->bd_dma +
650 sizeof(struct mal_descriptor) *
651 mal_tx_bd_offset(mal, i));
653 for (i = 0; i < mal->num_rx_chans; ++i)
654 set_mal_dcrn(mal, MAL_RXCTPR(i), mal->bd_dma +
655 sizeof(struct mal_descriptor) *
656 mal_rx_bd_offset(mal, i));
658 if (mal_has_feature(mal, MAL_FTR_COMMON_ERR_INT)) {
659 irqflags = IRQF_SHARED;
660 hdlr_serr = hdlr_txde = hdlr_rxde = mal_int;
661 } else {
662 irqflags = 0;
663 hdlr_serr = mal_serr;
664 hdlr_txde = mal_txde;
665 hdlr_rxde = mal_rxde;
668 err = request_irq(mal->serr_irq, hdlr_serr, irqflags, "MAL SERR", mal);
669 if (err)
670 goto fail2;
671 err = request_irq(mal->txde_irq, hdlr_txde, irqflags, "MAL TX DE", mal);
672 if (err)
673 goto fail3;
674 err = request_irq(mal->txeob_irq, mal_txeob, 0, "MAL TX EOB", mal);
675 if (err)
676 goto fail4;
677 err = request_irq(mal->rxde_irq, hdlr_rxde, irqflags, "MAL RX DE", mal);
678 if (err)
679 goto fail5;
680 err = request_irq(mal->rxeob_irq, mal_rxeob, 0, "MAL RX EOB", mal);
681 if (err)
682 goto fail6;
684 /* Enable all MAL SERR interrupt sources */
685 if (mal->version == 2)
686 set_mal_dcrn(mal, MAL_IER, MAL2_IER_EVENTS);
687 else
688 set_mal_dcrn(mal, MAL_IER, MAL1_IER_EVENTS);
690 /* Enable EOB interrupt */
691 mal_enable_eob_irq(mal);
693 printk(KERN_INFO
694 "MAL v%d %s, %d TX channels, %d RX channels\n",
695 mal->version, ofdev->dev.of_node->full_name,
696 mal->num_tx_chans, mal->num_rx_chans);
698 /* Advertise this instance to the rest of the world */
699 wmb();
700 platform_set_drvdata(ofdev, mal);
702 mal_dbg_register(mal);
704 return 0;
706 fail6:
707 free_irq(mal->rxde_irq, mal);
708 fail5:
709 free_irq(mal->txeob_irq, mal);
710 fail4:
711 free_irq(mal->txde_irq, mal);
712 fail3:
713 free_irq(mal->serr_irq, mal);
714 fail2:
715 dma_free_coherent(&ofdev->dev, bd_size, mal->bd_virt, mal->bd_dma);
716 fail_unmap:
717 dcr_unmap(mal->dcr_host, 0x100);
718 fail:
719 kfree(mal);
721 return err;
724 static int mal_remove(struct platform_device *ofdev)
726 struct mal_instance *mal = platform_get_drvdata(ofdev);
728 MAL_DBG(mal, "remove" NL);
730 /* Synchronize with scheduled polling */
731 napi_disable(&mal->napi);
733 if (!list_empty(&mal->list))
734 /* This is *very* bad */
735 WARN(1, KERN_EMERG
736 "mal%d: commac list is not empty on remove!\n",
737 mal->index);
739 free_irq(mal->serr_irq, mal);
740 free_irq(mal->txde_irq, mal);
741 free_irq(mal->txeob_irq, mal);
742 free_irq(mal->rxde_irq, mal);
743 free_irq(mal->rxeob_irq, mal);
745 mal_reset(mal);
747 mal_dbg_unregister(mal);
749 dma_free_coherent(&ofdev->dev,
750 sizeof(struct mal_descriptor) *
751 (NUM_TX_BUFF * mal->num_tx_chans +
752 NUM_RX_BUFF * mal->num_rx_chans), mal->bd_virt,
753 mal->bd_dma);
754 kfree(mal);
756 return 0;
759 static struct of_device_id mal_platform_match[] =
762 .compatible = "ibm,mcmal",
765 .compatible = "ibm,mcmal2",
767 /* Backward compat */
769 .type = "mcmal-dma",
770 .compatible = "ibm,mcmal",
773 .type = "mcmal-dma",
774 .compatible = "ibm,mcmal2",
779 static struct platform_driver mal_of_driver = {
780 .driver = {
781 .name = "mcmal",
782 .owner = THIS_MODULE,
783 .of_match_table = mal_platform_match,
785 .probe = mal_probe,
786 .remove = mal_remove,
789 int __init mal_init(void)
791 return platform_driver_register(&mal_of_driver);
794 void mal_exit(void)
796 platform_driver_unregister(&mal_of_driver);