4 * Copyright (C) 2009 Intel Corporation, Yu Zhao <yu.zhao@intel.com>
5 * Copyright (C) 2011 Advanced Micro Devices,
7 * PCI Express I/O Virtualization (IOV) support.
8 * Address Translation Service 1.0
9 * Page Request Interface added by Joerg Roedel <joerg.roedel@amd.com>
10 * PASID support added by Joerg Roedel <joerg.roedel@amd.com>
13 #include <linux/export.h>
14 #include <linux/pci-ats.h>
15 #include <linux/pci.h>
16 #include <linux/slab.h>
20 static int ats_alloc_one(struct pci_dev
*dev
, int ps
)
26 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_ATS
);
30 ats
= kzalloc(sizeof(*ats
), GFP_KERNEL
);
36 pci_read_config_word(dev
, pos
+ PCI_ATS_CAP
, &cap
);
37 ats
->qdep
= PCI_ATS_CAP_QDEP(cap
) ? PCI_ATS_CAP_QDEP(cap
) :
44 static void ats_free_one(struct pci_dev
*dev
)
51 * pci_enable_ats - enable the ATS capability
52 * @dev: the PCI device
53 * @ps: the IOMMU page shift
55 * Returns 0 on success, or negative on failure.
57 int pci_enable_ats(struct pci_dev
*dev
, int ps
)
62 BUG_ON(dev
->ats
&& dev
->ats
->is_enabled
);
64 if (ps
< PCI_ATS_MIN_STU
)
67 if (dev
->is_physfn
|| dev
->is_virtfn
) {
68 struct pci_dev
*pdev
= dev
->is_physfn
? dev
: dev
->physfn
;
70 mutex_lock(&pdev
->sriov
->lock
);
72 rc
= pdev
->ats
->stu
== ps
? 0 : -EINVAL
;
74 rc
= ats_alloc_one(pdev
, ps
);
78 mutex_unlock(&pdev
->sriov
->lock
);
83 if (!dev
->is_physfn
) {
84 rc
= ats_alloc_one(dev
, ps
);
89 ctrl
= PCI_ATS_CTRL_ENABLE
;
91 ctrl
|= PCI_ATS_CTRL_STU(ps
- PCI_ATS_MIN_STU
);
92 pci_write_config_word(dev
, dev
->ats
->pos
+ PCI_ATS_CTRL
, ctrl
);
94 dev
->ats
->is_enabled
= 1;
98 EXPORT_SYMBOL_GPL(pci_enable_ats
);
101 * pci_disable_ats - disable the ATS capability
102 * @dev: the PCI device
104 void pci_disable_ats(struct pci_dev
*dev
)
108 BUG_ON(!dev
->ats
|| !dev
->ats
->is_enabled
);
110 pci_read_config_word(dev
, dev
->ats
->pos
+ PCI_ATS_CTRL
, &ctrl
);
111 ctrl
&= ~PCI_ATS_CTRL_ENABLE
;
112 pci_write_config_word(dev
, dev
->ats
->pos
+ PCI_ATS_CTRL
, ctrl
);
114 dev
->ats
->is_enabled
= 0;
116 if (dev
->is_physfn
|| dev
->is_virtfn
) {
117 struct pci_dev
*pdev
= dev
->is_physfn
? dev
: dev
->physfn
;
119 mutex_lock(&pdev
->sriov
->lock
);
120 pdev
->ats
->ref_cnt
--;
121 if (!pdev
->ats
->ref_cnt
)
123 mutex_unlock(&pdev
->sriov
->lock
);
129 EXPORT_SYMBOL_GPL(pci_disable_ats
);
131 void pci_restore_ats_state(struct pci_dev
*dev
)
135 if (!pci_ats_enabled(dev
))
137 if (!pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_ATS
))
140 ctrl
= PCI_ATS_CTRL_ENABLE
;
142 ctrl
|= PCI_ATS_CTRL_STU(dev
->ats
->stu
- PCI_ATS_MIN_STU
);
144 pci_write_config_word(dev
, dev
->ats
->pos
+ PCI_ATS_CTRL
, ctrl
);
146 EXPORT_SYMBOL_GPL(pci_restore_ats_state
);
149 * pci_ats_queue_depth - query the ATS Invalidate Queue Depth
150 * @dev: the PCI device
152 * Returns the queue depth on success, or negative on failure.
154 * The ATS spec uses 0 in the Invalidate Queue Depth field to
155 * indicate that the function can accept 32 Invalidate Request.
156 * But here we use the `real' values (i.e. 1~32) for the Queue
157 * Depth; and 0 indicates the function shares the Queue with
158 * other functions (doesn't exclusively own a Queue).
160 int pci_ats_queue_depth(struct pci_dev
*dev
)
169 return dev
->ats
->qdep
;
171 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_ATS
);
175 pci_read_config_word(dev
, pos
+ PCI_ATS_CAP
, &cap
);
177 return PCI_ATS_CAP_QDEP(cap
) ? PCI_ATS_CAP_QDEP(cap
) :
180 EXPORT_SYMBOL_GPL(pci_ats_queue_depth
);
182 #ifdef CONFIG_PCI_PRI
184 * pci_enable_pri - Enable PRI capability
185 * @ pdev: PCI device structure
187 * Returns 0 on success, negative value on error
189 int pci_enable_pri(struct pci_dev
*pdev
, u32 reqs
)
195 pos
= pci_find_ext_capability(pdev
, PCI_EXT_CAP_ID_PRI
);
199 pci_read_config_word(pdev
, pos
+ PCI_PRI_CTRL
, &control
);
200 pci_read_config_word(pdev
, pos
+ PCI_PRI_STATUS
, &status
);
201 if ((control
& PCI_PRI_CTRL_ENABLE
) ||
202 !(status
& PCI_PRI_STATUS_STOPPED
))
205 pci_read_config_dword(pdev
, pos
+ PCI_PRI_MAX_REQ
, &max_requests
);
206 reqs
= min(max_requests
, reqs
);
207 pci_write_config_dword(pdev
, pos
+ PCI_PRI_ALLOC_REQ
, reqs
);
209 control
|= PCI_PRI_CTRL_ENABLE
;
210 pci_write_config_word(pdev
, pos
+ PCI_PRI_CTRL
, control
);
214 EXPORT_SYMBOL_GPL(pci_enable_pri
);
217 * pci_disable_pri - Disable PRI capability
218 * @pdev: PCI device structure
220 * Only clears the enabled-bit, regardless of its former value
222 void pci_disable_pri(struct pci_dev
*pdev
)
227 pos
= pci_find_ext_capability(pdev
, PCI_EXT_CAP_ID_PRI
);
231 pci_read_config_word(pdev
, pos
+ PCI_PRI_CTRL
, &control
);
232 control
&= ~PCI_PRI_CTRL_ENABLE
;
233 pci_write_config_word(pdev
, pos
+ PCI_PRI_CTRL
, control
);
235 EXPORT_SYMBOL_GPL(pci_disable_pri
);
238 * pci_reset_pri - Resets device's PRI state
239 * @pdev: PCI device structure
241 * The PRI capability must be disabled before this function is called.
242 * Returns 0 on success, negative value on error.
244 int pci_reset_pri(struct pci_dev
*pdev
)
249 pos
= pci_find_ext_capability(pdev
, PCI_EXT_CAP_ID_PRI
);
253 pci_read_config_word(pdev
, pos
+ PCI_PRI_CTRL
, &control
);
254 if (control
& PCI_PRI_CTRL_ENABLE
)
257 control
|= PCI_PRI_CTRL_RESET
;
259 pci_write_config_word(pdev
, pos
+ PCI_PRI_CTRL
, control
);
263 EXPORT_SYMBOL_GPL(pci_reset_pri
);
264 #endif /* CONFIG_PCI_PRI */
266 #ifdef CONFIG_PCI_PASID
268 * pci_enable_pasid - Enable the PASID capability
269 * @pdev: PCI device structure
270 * @features: Features to enable
272 * Returns 0 on success, negative value on error. This function checks
273 * whether the features are actually supported by the device and returns
276 int pci_enable_pasid(struct pci_dev
*pdev
, int features
)
278 u16 control
, supported
;
281 pos
= pci_find_ext_capability(pdev
, PCI_EXT_CAP_ID_PASID
);
285 pci_read_config_word(pdev
, pos
+ PCI_PASID_CTRL
, &control
);
286 pci_read_config_word(pdev
, pos
+ PCI_PASID_CAP
, &supported
);
288 if (control
& PCI_PASID_CTRL_ENABLE
)
291 supported
&= PCI_PASID_CAP_EXEC
| PCI_PASID_CAP_PRIV
;
293 /* User wants to enable anything unsupported? */
294 if ((supported
& features
) != features
)
297 control
= PCI_PASID_CTRL_ENABLE
| features
;
299 pci_write_config_word(pdev
, pos
+ PCI_PASID_CTRL
, control
);
303 EXPORT_SYMBOL_GPL(pci_enable_pasid
);
306 * pci_disable_pasid - Disable the PASID capability
307 * @pdev: PCI device structure
310 void pci_disable_pasid(struct pci_dev
*pdev
)
315 pos
= pci_find_ext_capability(pdev
, PCI_EXT_CAP_ID_PASID
);
319 pci_write_config_word(pdev
, pos
+ PCI_PASID_CTRL
, control
);
321 EXPORT_SYMBOL_GPL(pci_disable_pasid
);
324 * pci_pasid_features - Check which PASID features are supported
325 * @pdev: PCI device structure
327 * Returns a negative value when no PASI capability is present.
328 * Otherwise is returns a bitmask with supported features. Current
329 * features reported are:
330 * PCI_PASID_CAP_EXEC - Execute permission supported
331 * PCI_PASID_CAP_PRIV - Privileged mode supported
333 int pci_pasid_features(struct pci_dev
*pdev
)
338 pos
= pci_find_ext_capability(pdev
, PCI_EXT_CAP_ID_PASID
);
342 pci_read_config_word(pdev
, pos
+ PCI_PASID_CAP
, &supported
);
344 supported
&= PCI_PASID_CAP_EXEC
| PCI_PASID_CAP_PRIV
;
348 EXPORT_SYMBOL_GPL(pci_pasid_features
);
350 #define PASID_NUMBER_SHIFT 8
351 #define PASID_NUMBER_MASK (0x1f << PASID_NUMBER_SHIFT)
353 * pci_max_pasid - Get maximum number of PASIDs supported by device
354 * @pdev: PCI device structure
356 * Returns negative value when PASID capability is not present.
357 * Otherwise it returns the numer of supported PASIDs.
359 int pci_max_pasids(struct pci_dev
*pdev
)
364 pos
= pci_find_ext_capability(pdev
, PCI_EXT_CAP_ID_PASID
);
368 pci_read_config_word(pdev
, pos
+ PCI_PASID_CAP
, &supported
);
370 supported
= (supported
& PASID_NUMBER_MASK
) >> PASID_NUMBER_SHIFT
;
372 return (1 << supported
);
374 EXPORT_SYMBOL_GPL(pci_max_pasids
);
375 #endif /* CONFIG_PCI_PASID */