2 * C-Media CMI8788 driver - PCM code
4 * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
7 * This driver is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License, version 2.
10 * This driver is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this driver; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 #include <linux/pci.h>
21 #include <sound/control.h>
22 #include <sound/core.h>
23 #include <sound/pcm.h>
24 #include <sound/pcm_params.h>
27 /* most DMA channels have a 16-bit counter for 32-bit words */
28 #define BUFFER_BYTES_MAX ((1 << 16) * 4)
29 /* the multichannel DMA channel has a 24-bit counter */
30 #define BUFFER_BYTES_MAX_MULTICH ((1 << 24) * 4)
32 #define FIFO_BYTES 256
33 #define FIFO_BYTES_MULTICH 1024
35 #define PERIOD_BYTES_MIN 64
37 #define DEFAULT_BUFFER_BYTES (BUFFER_BYTES_MAX / 2)
38 #define DEFAULT_BUFFER_BYTES_MULTICH (1024 * 1024)
40 static const struct snd_pcm_hardware oxygen_stereo_hardware
= {
41 .info
= SNDRV_PCM_INFO_MMAP
|
42 SNDRV_PCM_INFO_MMAP_VALID
|
43 SNDRV_PCM_INFO_INTERLEAVED
|
44 SNDRV_PCM_INFO_PAUSE
|
45 SNDRV_PCM_INFO_SYNC_START
|
46 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP
,
47 .formats
= SNDRV_PCM_FMTBIT_S16_LE
|
48 SNDRV_PCM_FMTBIT_S32_LE
,
49 .rates
= SNDRV_PCM_RATE_32000
|
50 SNDRV_PCM_RATE_44100
|
51 SNDRV_PCM_RATE_48000
|
52 SNDRV_PCM_RATE_64000
|
53 SNDRV_PCM_RATE_88200
|
54 SNDRV_PCM_RATE_96000
|
55 SNDRV_PCM_RATE_176400
|
56 SNDRV_PCM_RATE_192000
,
61 .buffer_bytes_max
= BUFFER_BYTES_MAX
,
62 .period_bytes_min
= PERIOD_BYTES_MIN
,
63 .period_bytes_max
= BUFFER_BYTES_MAX
,
65 .periods_max
= BUFFER_BYTES_MAX
/ PERIOD_BYTES_MIN
,
66 .fifo_size
= FIFO_BYTES
,
68 static const struct snd_pcm_hardware oxygen_multichannel_hardware
= {
69 .info
= SNDRV_PCM_INFO_MMAP
|
70 SNDRV_PCM_INFO_MMAP_VALID
|
71 SNDRV_PCM_INFO_INTERLEAVED
|
72 SNDRV_PCM_INFO_PAUSE
|
73 SNDRV_PCM_INFO_SYNC_START
|
74 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP
,
75 .formats
= SNDRV_PCM_FMTBIT_S16_LE
|
76 SNDRV_PCM_FMTBIT_S32_LE
,
77 .rates
= SNDRV_PCM_RATE_32000
|
78 SNDRV_PCM_RATE_44100
|
79 SNDRV_PCM_RATE_48000
|
80 SNDRV_PCM_RATE_64000
|
81 SNDRV_PCM_RATE_88200
|
82 SNDRV_PCM_RATE_96000
|
83 SNDRV_PCM_RATE_176400
|
84 SNDRV_PCM_RATE_192000
,
89 .buffer_bytes_max
= BUFFER_BYTES_MAX_MULTICH
,
90 .period_bytes_min
= PERIOD_BYTES_MIN
,
91 .period_bytes_max
= BUFFER_BYTES_MAX_MULTICH
,
93 .periods_max
= BUFFER_BYTES_MAX_MULTICH
/ PERIOD_BYTES_MIN
,
94 .fifo_size
= FIFO_BYTES_MULTICH
,
96 static const struct snd_pcm_hardware oxygen_ac97_hardware
= {
97 .info
= SNDRV_PCM_INFO_MMAP
|
98 SNDRV_PCM_INFO_MMAP_VALID
|
99 SNDRV_PCM_INFO_INTERLEAVED
|
100 SNDRV_PCM_INFO_PAUSE
|
101 SNDRV_PCM_INFO_SYNC_START
|
102 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP
,
103 .formats
= SNDRV_PCM_FMTBIT_S16_LE
,
104 .rates
= SNDRV_PCM_RATE_48000
,
109 .buffer_bytes_max
= BUFFER_BYTES_MAX
,
110 .period_bytes_min
= PERIOD_BYTES_MIN
,
111 .period_bytes_max
= BUFFER_BYTES_MAX
,
113 .periods_max
= BUFFER_BYTES_MAX
/ PERIOD_BYTES_MIN
,
114 .fifo_size
= FIFO_BYTES
,
117 static const struct snd_pcm_hardware
*const oxygen_hardware
[PCM_COUNT
] = {
118 [PCM_A
] = &oxygen_stereo_hardware
,
119 [PCM_B
] = &oxygen_stereo_hardware
,
120 [PCM_C
] = &oxygen_stereo_hardware
,
121 [PCM_SPDIF
] = &oxygen_stereo_hardware
,
122 [PCM_MULTICH
] = &oxygen_multichannel_hardware
,
123 [PCM_AC97
] = &oxygen_ac97_hardware
,
126 static inline unsigned int
127 oxygen_substream_channel(struct snd_pcm_substream
*substream
)
129 return (unsigned int)(uintptr_t)substream
->runtime
->private_data
;
132 static int oxygen_open(struct snd_pcm_substream
*substream
,
133 unsigned int channel
)
135 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
136 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
139 runtime
->private_data
= (void *)(uintptr_t)channel
;
140 if (channel
== PCM_B
&& chip
->has_ac97_1
&&
141 (chip
->model
.device_config
& CAPTURE_2_FROM_AC97_1
))
142 runtime
->hw
= oxygen_ac97_hardware
;
144 runtime
->hw
= *oxygen_hardware
[channel
];
147 if (chip
->model
.device_config
& CAPTURE_1_FROM_SPDIF
) {
148 runtime
->hw
.rates
&= ~(SNDRV_PCM_RATE_32000
|
149 SNDRV_PCM_RATE_64000
);
150 runtime
->hw
.rate_min
= 44100;
155 runtime
->hw
.fifo_size
= 0;
158 runtime
->hw
.channels_max
= chip
->model
.dac_channels_pcm
;
161 if (chip
->model
.pcm_hardware_filter
)
162 chip
->model
.pcm_hardware_filter(channel
, &runtime
->hw
);
163 err
= snd_pcm_hw_constraint_step(runtime
, 0,
164 SNDRV_PCM_HW_PARAM_PERIOD_BYTES
, 32);
167 err
= snd_pcm_hw_constraint_step(runtime
, 0,
168 SNDRV_PCM_HW_PARAM_BUFFER_BYTES
, 32);
171 if (runtime
->hw
.formats
& SNDRV_PCM_FMTBIT_S32_LE
) {
172 err
= snd_pcm_hw_constraint_msbits(runtime
, 0, 32, 24);
176 if (runtime
->hw
.channels_max
> 2) {
177 err
= snd_pcm_hw_constraint_step(runtime
, 0,
178 SNDRV_PCM_HW_PARAM_CHANNELS
,
183 snd_pcm_set_sync(substream
);
184 chip
->streams
[channel
] = substream
;
186 mutex_lock(&chip
->mutex
);
187 chip
->pcm_active
|= 1 << channel
;
188 if (channel
== PCM_SPDIF
) {
189 chip
->spdif_pcm_bits
= chip
->spdif_bits
;
190 chip
->controls
[CONTROL_SPDIF_PCM
]->vd
[0].access
&=
191 ~SNDRV_CTL_ELEM_ACCESS_INACTIVE
;
192 snd_ctl_notify(chip
->card
, SNDRV_CTL_EVENT_MASK_VALUE
|
193 SNDRV_CTL_EVENT_MASK_INFO
,
194 &chip
->controls
[CONTROL_SPDIF_PCM
]->id
);
196 mutex_unlock(&chip
->mutex
);
201 static int oxygen_rec_a_open(struct snd_pcm_substream
*substream
)
203 return oxygen_open(substream
, PCM_A
);
206 static int oxygen_rec_b_open(struct snd_pcm_substream
*substream
)
208 return oxygen_open(substream
, PCM_B
);
211 static int oxygen_rec_c_open(struct snd_pcm_substream
*substream
)
213 return oxygen_open(substream
, PCM_C
);
216 static int oxygen_spdif_open(struct snd_pcm_substream
*substream
)
218 return oxygen_open(substream
, PCM_SPDIF
);
221 static int oxygen_multich_open(struct snd_pcm_substream
*substream
)
223 return oxygen_open(substream
, PCM_MULTICH
);
226 static int oxygen_ac97_open(struct snd_pcm_substream
*substream
)
228 return oxygen_open(substream
, PCM_AC97
);
231 static int oxygen_close(struct snd_pcm_substream
*substream
)
233 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
234 unsigned int channel
= oxygen_substream_channel(substream
);
236 mutex_lock(&chip
->mutex
);
237 chip
->pcm_active
&= ~(1 << channel
);
238 if (channel
== PCM_SPDIF
) {
239 chip
->controls
[CONTROL_SPDIF_PCM
]->vd
[0].access
|=
240 SNDRV_CTL_ELEM_ACCESS_INACTIVE
;
241 snd_ctl_notify(chip
->card
, SNDRV_CTL_EVENT_MASK_VALUE
|
242 SNDRV_CTL_EVENT_MASK_INFO
,
243 &chip
->controls
[CONTROL_SPDIF_PCM
]->id
);
245 if (channel
== PCM_SPDIF
|| channel
== PCM_MULTICH
)
246 oxygen_update_spdif_source(chip
);
247 mutex_unlock(&chip
->mutex
);
249 chip
->streams
[channel
] = NULL
;
253 static unsigned int oxygen_format(struct snd_pcm_hw_params
*hw_params
)
255 if (params_format(hw_params
) == SNDRV_PCM_FORMAT_S32_LE
)
256 return OXYGEN_FORMAT_24
;
258 return OXYGEN_FORMAT_16
;
261 static unsigned int oxygen_rate(struct snd_pcm_hw_params
*hw_params
)
263 switch (params_rate(hw_params
)) {
265 return OXYGEN_RATE_32000
;
267 return OXYGEN_RATE_44100
;
269 return OXYGEN_RATE_48000
;
271 return OXYGEN_RATE_64000
;
273 return OXYGEN_RATE_88200
;
275 return OXYGEN_RATE_96000
;
277 return OXYGEN_RATE_176400
;
279 return OXYGEN_RATE_192000
;
283 static unsigned int oxygen_i2s_bits(struct snd_pcm_hw_params
*hw_params
)
285 if (params_format(hw_params
) == SNDRV_PCM_FORMAT_S32_LE
)
286 return OXYGEN_I2S_BITS_24
;
288 return OXYGEN_I2S_BITS_16
;
291 static unsigned int oxygen_play_channels(struct snd_pcm_hw_params
*hw_params
)
293 switch (params_channels(hw_params
)) {
295 return OXYGEN_PLAY_CHANNELS_2
;
297 return OXYGEN_PLAY_CHANNELS_4
;
299 return OXYGEN_PLAY_CHANNELS_6
;
301 return OXYGEN_PLAY_CHANNELS_8
;
305 static const unsigned int channel_base_registers
[PCM_COUNT
] = {
306 [PCM_A
] = OXYGEN_DMA_A_ADDRESS
,
307 [PCM_B
] = OXYGEN_DMA_B_ADDRESS
,
308 [PCM_C
] = OXYGEN_DMA_C_ADDRESS
,
309 [PCM_SPDIF
] = OXYGEN_DMA_SPDIF_ADDRESS
,
310 [PCM_MULTICH
] = OXYGEN_DMA_MULTICH_ADDRESS
,
311 [PCM_AC97
] = OXYGEN_DMA_AC97_ADDRESS
,
314 static int oxygen_hw_params(struct snd_pcm_substream
*substream
,
315 struct snd_pcm_hw_params
*hw_params
)
317 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
318 unsigned int channel
= oxygen_substream_channel(substream
);
321 err
= snd_pcm_lib_malloc_pages(substream
,
322 params_buffer_bytes(hw_params
));
326 oxygen_write32(chip
, channel_base_registers
[channel
],
327 (u32
)substream
->runtime
->dma_addr
);
328 if (channel
== PCM_MULTICH
) {
329 oxygen_write32(chip
, OXYGEN_DMA_MULTICH_COUNT
,
330 params_buffer_bytes(hw_params
) / 4 - 1);
331 oxygen_write32(chip
, OXYGEN_DMA_MULTICH_TCOUNT
,
332 params_period_bytes(hw_params
) / 4 - 1);
334 oxygen_write16(chip
, channel_base_registers
[channel
] + 4,
335 params_buffer_bytes(hw_params
) / 4 - 1);
336 oxygen_write16(chip
, channel_base_registers
[channel
] + 6,
337 params_period_bytes(hw_params
) / 4 - 1);
342 static u16
get_mclk(struct oxygen
*chip
, unsigned int channel
,
343 struct snd_pcm_hw_params
*params
)
345 unsigned int mclks
, shift
;
347 if (channel
== PCM_MULTICH
)
348 mclks
= chip
->model
.dac_mclks
;
350 mclks
= chip
->model
.adc_mclks
;
352 if (params_rate(params
) <= 48000)
354 else if (params_rate(params
) <= 96000)
359 return OXYGEN_I2S_MCLK(mclks
>> shift
);
362 static int oxygen_rec_a_hw_params(struct snd_pcm_substream
*substream
,
363 struct snd_pcm_hw_params
*hw_params
)
365 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
368 err
= oxygen_hw_params(substream
, hw_params
);
372 spin_lock_irq(&chip
->reg_lock
);
373 oxygen_write8_masked(chip
, OXYGEN_REC_FORMAT
,
374 oxygen_format(hw_params
) << OXYGEN_REC_FORMAT_A_SHIFT
,
375 OXYGEN_REC_FORMAT_A_MASK
);
376 oxygen_write16_masked(chip
, OXYGEN_I2S_A_FORMAT
,
377 oxygen_rate(hw_params
) |
378 chip
->model
.adc_i2s_format
|
379 get_mclk(chip
, PCM_A
, hw_params
) |
380 oxygen_i2s_bits(hw_params
),
381 OXYGEN_I2S_RATE_MASK
|
382 OXYGEN_I2S_FORMAT_MASK
|
383 OXYGEN_I2S_MCLK_MASK
|
384 OXYGEN_I2S_BITS_MASK
);
385 spin_unlock_irq(&chip
->reg_lock
);
387 mutex_lock(&chip
->mutex
);
388 chip
->model
.set_adc_params(chip
, hw_params
);
389 mutex_unlock(&chip
->mutex
);
393 static int oxygen_rec_b_hw_params(struct snd_pcm_substream
*substream
,
394 struct snd_pcm_hw_params
*hw_params
)
396 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
400 err
= oxygen_hw_params(substream
, hw_params
);
404 is_ac97
= chip
->has_ac97_1
&&
405 (chip
->model
.device_config
& CAPTURE_2_FROM_AC97_1
);
407 spin_lock_irq(&chip
->reg_lock
);
408 oxygen_write8_masked(chip
, OXYGEN_REC_FORMAT
,
409 oxygen_format(hw_params
) << OXYGEN_REC_FORMAT_B_SHIFT
,
410 OXYGEN_REC_FORMAT_B_MASK
);
412 oxygen_write16_masked(chip
, OXYGEN_I2S_B_FORMAT
,
413 oxygen_rate(hw_params
) |
414 chip
->model
.adc_i2s_format
|
415 get_mclk(chip
, PCM_B
, hw_params
) |
416 oxygen_i2s_bits(hw_params
),
417 OXYGEN_I2S_RATE_MASK
|
418 OXYGEN_I2S_FORMAT_MASK
|
419 OXYGEN_I2S_MCLK_MASK
|
420 OXYGEN_I2S_BITS_MASK
);
421 spin_unlock_irq(&chip
->reg_lock
);
424 mutex_lock(&chip
->mutex
);
425 chip
->model
.set_adc_params(chip
, hw_params
);
426 mutex_unlock(&chip
->mutex
);
431 static int oxygen_rec_c_hw_params(struct snd_pcm_substream
*substream
,
432 struct snd_pcm_hw_params
*hw_params
)
434 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
438 err
= oxygen_hw_params(substream
, hw_params
);
442 is_spdif
= chip
->model
.device_config
& CAPTURE_1_FROM_SPDIF
;
444 spin_lock_irq(&chip
->reg_lock
);
445 oxygen_write8_masked(chip
, OXYGEN_REC_FORMAT
,
446 oxygen_format(hw_params
) << OXYGEN_REC_FORMAT_C_SHIFT
,
447 OXYGEN_REC_FORMAT_C_MASK
);
449 oxygen_write16_masked(chip
, OXYGEN_I2S_C_FORMAT
,
450 oxygen_rate(hw_params
) |
451 chip
->model
.adc_i2s_format
|
452 get_mclk(chip
, PCM_B
, hw_params
) |
453 oxygen_i2s_bits(hw_params
),
454 OXYGEN_I2S_RATE_MASK
|
455 OXYGEN_I2S_FORMAT_MASK
|
456 OXYGEN_I2S_MCLK_MASK
|
457 OXYGEN_I2S_BITS_MASK
);
458 spin_unlock_irq(&chip
->reg_lock
);
461 mutex_lock(&chip
->mutex
);
462 chip
->model
.set_adc_params(chip
, hw_params
);
463 mutex_unlock(&chip
->mutex
);
468 static int oxygen_spdif_hw_params(struct snd_pcm_substream
*substream
,
469 struct snd_pcm_hw_params
*hw_params
)
471 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
474 err
= oxygen_hw_params(substream
, hw_params
);
478 mutex_lock(&chip
->mutex
);
479 spin_lock_irq(&chip
->reg_lock
);
480 oxygen_clear_bits32(chip
, OXYGEN_SPDIF_CONTROL
,
481 OXYGEN_SPDIF_OUT_ENABLE
);
482 oxygen_write8_masked(chip
, OXYGEN_PLAY_FORMAT
,
483 oxygen_format(hw_params
) << OXYGEN_SPDIF_FORMAT_SHIFT
,
484 OXYGEN_SPDIF_FORMAT_MASK
);
485 oxygen_write32_masked(chip
, OXYGEN_SPDIF_CONTROL
,
486 oxygen_rate(hw_params
) << OXYGEN_SPDIF_OUT_RATE_SHIFT
,
487 OXYGEN_SPDIF_OUT_RATE_MASK
);
488 oxygen_update_spdif_source(chip
);
489 spin_unlock_irq(&chip
->reg_lock
);
490 mutex_unlock(&chip
->mutex
);
494 static int oxygen_multich_hw_params(struct snd_pcm_substream
*substream
,
495 struct snd_pcm_hw_params
*hw_params
)
497 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
500 err
= oxygen_hw_params(substream
, hw_params
);
504 mutex_lock(&chip
->mutex
);
505 spin_lock_irq(&chip
->reg_lock
);
506 oxygen_write8_masked(chip
, OXYGEN_PLAY_CHANNELS
,
507 oxygen_play_channels(hw_params
),
508 OXYGEN_PLAY_CHANNELS_MASK
);
509 oxygen_write8_masked(chip
, OXYGEN_PLAY_FORMAT
,
510 oxygen_format(hw_params
) << OXYGEN_MULTICH_FORMAT_SHIFT
,
511 OXYGEN_MULTICH_FORMAT_MASK
);
512 oxygen_write16_masked(chip
, OXYGEN_I2S_MULTICH_FORMAT
,
513 oxygen_rate(hw_params
) |
514 chip
->model
.dac_i2s_format
|
515 get_mclk(chip
, PCM_MULTICH
, hw_params
) |
516 oxygen_i2s_bits(hw_params
),
517 OXYGEN_I2S_RATE_MASK
|
518 OXYGEN_I2S_FORMAT_MASK
|
519 OXYGEN_I2S_MCLK_MASK
|
520 OXYGEN_I2S_BITS_MASK
);
521 oxygen_update_spdif_source(chip
);
522 spin_unlock_irq(&chip
->reg_lock
);
524 chip
->model
.set_dac_params(chip
, hw_params
);
525 oxygen_update_dac_routing(chip
);
526 mutex_unlock(&chip
->mutex
);
530 static int oxygen_hw_free(struct snd_pcm_substream
*substream
)
532 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
533 unsigned int channel
= oxygen_substream_channel(substream
);
534 unsigned int channel_mask
= 1 << channel
;
536 spin_lock_irq(&chip
->reg_lock
);
537 chip
->interrupt_mask
&= ~channel_mask
;
538 oxygen_write16(chip
, OXYGEN_INTERRUPT_MASK
, chip
->interrupt_mask
);
540 oxygen_set_bits8(chip
, OXYGEN_DMA_FLUSH
, channel_mask
);
541 oxygen_clear_bits8(chip
, OXYGEN_DMA_FLUSH
, channel_mask
);
542 spin_unlock_irq(&chip
->reg_lock
);
544 return snd_pcm_lib_free_pages(substream
);
547 static int oxygen_spdif_hw_free(struct snd_pcm_substream
*substream
)
549 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
551 spin_lock_irq(&chip
->reg_lock
);
552 oxygen_clear_bits32(chip
, OXYGEN_SPDIF_CONTROL
,
553 OXYGEN_SPDIF_OUT_ENABLE
);
554 spin_unlock_irq(&chip
->reg_lock
);
555 return oxygen_hw_free(substream
);
558 static int oxygen_prepare(struct snd_pcm_substream
*substream
)
560 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
561 unsigned int channel
= oxygen_substream_channel(substream
);
562 unsigned int channel_mask
= 1 << channel
;
564 spin_lock_irq(&chip
->reg_lock
);
565 oxygen_set_bits8(chip
, OXYGEN_DMA_FLUSH
, channel_mask
);
566 oxygen_clear_bits8(chip
, OXYGEN_DMA_FLUSH
, channel_mask
);
568 if (substream
->runtime
->no_period_wakeup
)
569 chip
->interrupt_mask
&= ~channel_mask
;
571 chip
->interrupt_mask
|= channel_mask
;
572 oxygen_write16(chip
, OXYGEN_INTERRUPT_MASK
, chip
->interrupt_mask
);
573 spin_unlock_irq(&chip
->reg_lock
);
577 static int oxygen_trigger(struct snd_pcm_substream
*substream
, int cmd
)
579 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
580 struct snd_pcm_substream
*s
;
581 unsigned int mask
= 0;
585 case SNDRV_PCM_TRIGGER_STOP
:
586 case SNDRV_PCM_TRIGGER_START
:
587 case SNDRV_PCM_TRIGGER_SUSPEND
:
590 case SNDRV_PCM_TRIGGER_PAUSE_PUSH
:
591 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE
:
598 snd_pcm_group_for_each_entry(s
, substream
) {
599 if (snd_pcm_substream_chip(s
) == chip
) {
600 mask
|= 1 << oxygen_substream_channel(s
);
601 snd_pcm_trigger_done(s
, substream
);
605 spin_lock(&chip
->reg_lock
);
607 if (cmd
== SNDRV_PCM_TRIGGER_START
)
608 chip
->pcm_running
|= mask
;
610 chip
->pcm_running
&= ~mask
;
611 oxygen_write8(chip
, OXYGEN_DMA_STATUS
, chip
->pcm_running
);
613 if (cmd
== SNDRV_PCM_TRIGGER_PAUSE_PUSH
)
614 oxygen_set_bits8(chip
, OXYGEN_DMA_PAUSE
, mask
);
616 oxygen_clear_bits8(chip
, OXYGEN_DMA_PAUSE
, mask
);
618 spin_unlock(&chip
->reg_lock
);
622 static snd_pcm_uframes_t
oxygen_pointer(struct snd_pcm_substream
*substream
)
624 struct oxygen
*chip
= snd_pcm_substream_chip(substream
);
625 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
626 unsigned int channel
= oxygen_substream_channel(substream
);
629 /* no spinlock, this read should be atomic */
630 curr_addr
= oxygen_read32(chip
, channel_base_registers
[channel
]);
631 return bytes_to_frames(runtime
, curr_addr
- (u32
)runtime
->dma_addr
);
634 static const struct snd_pcm_ops oxygen_rec_a_ops
= {
635 .open
= oxygen_rec_a_open
,
636 .close
= oxygen_close
,
637 .ioctl
= snd_pcm_lib_ioctl
,
638 .hw_params
= oxygen_rec_a_hw_params
,
639 .hw_free
= oxygen_hw_free
,
640 .prepare
= oxygen_prepare
,
641 .trigger
= oxygen_trigger
,
642 .pointer
= oxygen_pointer
,
645 static const struct snd_pcm_ops oxygen_rec_b_ops
= {
646 .open
= oxygen_rec_b_open
,
647 .close
= oxygen_close
,
648 .ioctl
= snd_pcm_lib_ioctl
,
649 .hw_params
= oxygen_rec_b_hw_params
,
650 .hw_free
= oxygen_hw_free
,
651 .prepare
= oxygen_prepare
,
652 .trigger
= oxygen_trigger
,
653 .pointer
= oxygen_pointer
,
656 static const struct snd_pcm_ops oxygen_rec_c_ops
= {
657 .open
= oxygen_rec_c_open
,
658 .close
= oxygen_close
,
659 .ioctl
= snd_pcm_lib_ioctl
,
660 .hw_params
= oxygen_rec_c_hw_params
,
661 .hw_free
= oxygen_hw_free
,
662 .prepare
= oxygen_prepare
,
663 .trigger
= oxygen_trigger
,
664 .pointer
= oxygen_pointer
,
667 static const struct snd_pcm_ops oxygen_spdif_ops
= {
668 .open
= oxygen_spdif_open
,
669 .close
= oxygen_close
,
670 .ioctl
= snd_pcm_lib_ioctl
,
671 .hw_params
= oxygen_spdif_hw_params
,
672 .hw_free
= oxygen_spdif_hw_free
,
673 .prepare
= oxygen_prepare
,
674 .trigger
= oxygen_trigger
,
675 .pointer
= oxygen_pointer
,
678 static const struct snd_pcm_ops oxygen_multich_ops
= {
679 .open
= oxygen_multich_open
,
680 .close
= oxygen_close
,
681 .ioctl
= snd_pcm_lib_ioctl
,
682 .hw_params
= oxygen_multich_hw_params
,
683 .hw_free
= oxygen_hw_free
,
684 .prepare
= oxygen_prepare
,
685 .trigger
= oxygen_trigger
,
686 .pointer
= oxygen_pointer
,
689 static const struct snd_pcm_ops oxygen_ac97_ops
= {
690 .open
= oxygen_ac97_open
,
691 .close
= oxygen_close
,
692 .ioctl
= snd_pcm_lib_ioctl
,
693 .hw_params
= oxygen_hw_params
,
694 .hw_free
= oxygen_hw_free
,
695 .prepare
= oxygen_prepare
,
696 .trigger
= oxygen_trigger
,
697 .pointer
= oxygen_pointer
,
700 int oxygen_pcm_init(struct oxygen
*chip
)
706 outs
= !!(chip
->model
.device_config
& PLAYBACK_0_TO_I2S
);
707 ins
= !!(chip
->model
.device_config
& (CAPTURE_0_FROM_I2S_1
|
708 CAPTURE_0_FROM_I2S_2
));
710 err
= snd_pcm_new(chip
->card
, "Multichannel",
715 snd_pcm_set_ops(pcm
, SNDRV_PCM_STREAM_PLAYBACK
,
716 &oxygen_multich_ops
);
717 if (chip
->model
.device_config
& CAPTURE_0_FROM_I2S_1
)
718 snd_pcm_set_ops(pcm
, SNDRV_PCM_STREAM_CAPTURE
,
720 else if (chip
->model
.device_config
& CAPTURE_0_FROM_I2S_2
)
721 snd_pcm_set_ops(pcm
, SNDRV_PCM_STREAM_CAPTURE
,
723 pcm
->private_data
= chip
;
724 strcpy(pcm
->name
, "Multichannel");
726 snd_pcm_lib_preallocate_pages(pcm
->streams
[SNDRV_PCM_STREAM_PLAYBACK
].substream
,
728 snd_dma_pci_data(chip
->pci
),
729 DEFAULT_BUFFER_BYTES_MULTICH
,
730 BUFFER_BYTES_MAX_MULTICH
);
732 snd_pcm_lib_preallocate_pages(pcm
->streams
[SNDRV_PCM_STREAM_CAPTURE
].substream
,
734 snd_dma_pci_data(chip
->pci
),
735 DEFAULT_BUFFER_BYTES
,
739 outs
= !!(chip
->model
.device_config
& PLAYBACK_1_TO_SPDIF
);
740 ins
= !!(chip
->model
.device_config
& CAPTURE_1_FROM_SPDIF
);
742 err
= snd_pcm_new(chip
->card
, "Digital", 1, outs
, ins
, &pcm
);
746 snd_pcm_set_ops(pcm
, SNDRV_PCM_STREAM_PLAYBACK
,
749 snd_pcm_set_ops(pcm
, SNDRV_PCM_STREAM_CAPTURE
,
751 pcm
->private_data
= chip
;
752 strcpy(pcm
->name
, "Digital");
753 snd_pcm_lib_preallocate_pages_for_all(pcm
, SNDRV_DMA_TYPE_DEV
,
754 snd_dma_pci_data(chip
->pci
),
755 DEFAULT_BUFFER_BYTES
,
759 if (chip
->has_ac97_1
) {
760 outs
= !!(chip
->model
.device_config
& PLAYBACK_2_TO_AC97_1
);
761 ins
= !!(chip
->model
.device_config
& CAPTURE_2_FROM_AC97_1
);
764 ins
= !!(chip
->model
.device_config
& CAPTURE_2_FROM_I2S_2
);
767 err
= snd_pcm_new(chip
->card
, outs
? "AC97" : "Analog2",
772 snd_pcm_set_ops(pcm
, SNDRV_PCM_STREAM_PLAYBACK
,
774 oxygen_write8_masked(chip
, OXYGEN_REC_ROUTING
,
775 OXYGEN_REC_B_ROUTE_AC97_1
,
776 OXYGEN_REC_B_ROUTE_MASK
);
779 snd_pcm_set_ops(pcm
, SNDRV_PCM_STREAM_CAPTURE
,
781 pcm
->private_data
= chip
;
782 strcpy(pcm
->name
, outs
? "Front Panel" : "Analog 2");
783 snd_pcm_lib_preallocate_pages_for_all(pcm
, SNDRV_DMA_TYPE_DEV
,
784 snd_dma_pci_data(chip
->pci
),
785 DEFAULT_BUFFER_BYTES
,
789 ins
= !!(chip
->model
.device_config
& CAPTURE_3_FROM_I2S_3
);
791 err
= snd_pcm_new(chip
->card
, "Analog3", 3, 0, ins
, &pcm
);
794 snd_pcm_set_ops(pcm
, SNDRV_PCM_STREAM_CAPTURE
,
796 oxygen_write8_masked(chip
, OXYGEN_REC_ROUTING
,
797 OXYGEN_REC_C_ROUTE_I2S_ADC_3
,
798 OXYGEN_REC_C_ROUTE_MASK
);
799 pcm
->private_data
= chip
;
800 strcpy(pcm
->name
, "Analog 3");
801 snd_pcm_lib_preallocate_pages_for_all(pcm
, SNDRV_DMA_TYPE_DEV
,
802 snd_dma_pci_data(chip
->pci
),
803 DEFAULT_BUFFER_BYTES
,