2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 #include <linux/crc32.h>
26 #include <linux/kernel.h>
27 #include <linux/module.h>
28 #include <linux/netdevice.h>
29 #include <linux/dma-mapping.h>
30 #include <linux/etherdevice.h>
31 #include <linux/ethtool.h>
32 #include <linux/pci.h>
35 #include <linux/tcp.h>
37 #include <linux/delay.h>
38 #include <linux/workqueue.h>
39 #include <linux/if_vlan.h>
40 #include <linux/prefetch.h>
41 #include <linux/debugfs.h>
42 #include <linux/mii.h>
46 #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47 #define SKY2_VLAN_TAG_USED 1
52 #define DRV_NAME "sky2"
53 #define DRV_VERSION "1.25"
54 #define PFX DRV_NAME " "
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
62 #define RX_LE_SIZE 1024
63 #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
64 #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
65 #define RX_DEF_PENDING RX_MAX_PENDING
67 /* This is the worst case number of transmit list elements for a single skb:
68 VLAN + TSO + CKSUM + Data + skb_frags * DMA */
69 #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
70 #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
71 #define TX_MAX_PENDING 4096
72 #define TX_DEF_PENDING 127
74 #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
75 #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
76 #define TX_WATCHDOG (5 * HZ)
77 #define NAPI_WEIGHT 64
78 #define PHY_RETRIES 1000
80 #define SKY2_EEPROM_MAGIC 0x9955aabb
83 #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
85 static const u32 default_msg
=
86 NETIF_MSG_DRV
| NETIF_MSG_PROBE
| NETIF_MSG_LINK
87 | NETIF_MSG_TIMER
| NETIF_MSG_TX_ERR
| NETIF_MSG_RX_ERR
88 | NETIF_MSG_IFUP
| NETIF_MSG_IFDOWN
;
90 static int debug
= -1; /* defaults above */
91 module_param(debug
, int, 0);
92 MODULE_PARM_DESC(debug
, "Debug level (0=none,...,16=all)");
94 static int copybreak __read_mostly
= 128;
95 module_param(copybreak
, int, 0);
96 MODULE_PARM_DESC(copybreak
, "Receive copy threshold");
98 static int disable_msi
= 0;
99 module_param(disable_msi
, int, 0);
100 MODULE_PARM_DESC(disable_msi
, "Disable Message Signaled Interrupt (MSI)");
102 static DEFINE_PCI_DEVICE_TABLE(sky2_id_table
) = {
103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT
, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT
, 0x9E00) }, /* SK-9Exx */
105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4b00) }, /* DGE-560T */
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4001) }, /* DGE-550SX */
107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4B02) }, /* DGE-560SX */
108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK
, 0x4B03) }, /* DGE-550T */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4353) }, /* 88E8039 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4354) }, /* 88E8040 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4355) }, /* 88E8040T */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4356) }, /* 88EC033 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4357) }, /* 88E8042 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x435A) }, /* 88E8048 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4364) }, /* 88E8056 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4365) }, /* 88E8070 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4366) }, /* 88EC036 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4367) }, /* 88EC032 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4368) }, /* 88EC034 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4369) }, /* 88EC042 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x436A) }, /* 88E8058 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x436B) }, /* 88E8071 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x436C) }, /* 88E8072 */
139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x436D) }, /* 88E8055 */
140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4370) }, /* 88E8075 */
141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL
, 0x4380) }, /* 88E8057 */
145 MODULE_DEVICE_TABLE(pci
, sky2_id_table
);
147 /* Avoid conditionals by using array */
148 static const unsigned txqaddr
[] = { Q_XA1
, Q_XA2
};
149 static const unsigned rxqaddr
[] = { Q_R1
, Q_R2
};
150 static const u32 portirq_msk
[] = { Y2_IS_PORT_1
, Y2_IS_PORT_2
};
152 static void sky2_set_multicast(struct net_device
*dev
);
154 /* Access to PHY via serial interconnect */
155 static int gm_phy_write(struct sky2_hw
*hw
, unsigned port
, u16 reg
, u16 val
)
159 gma_write16(hw
, port
, GM_SMI_DATA
, val
);
160 gma_write16(hw
, port
, GM_SMI_CTRL
,
161 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV
) | GM_SMI_CT_REG_AD(reg
));
163 for (i
= 0; i
< PHY_RETRIES
; i
++) {
164 u16 ctrl
= gma_read16(hw
, port
, GM_SMI_CTRL
);
168 if (!(ctrl
& GM_SMI_CT_BUSY
))
174 dev_warn(&hw
->pdev
->dev
,"%s: phy write timeout\n", hw
->dev
[port
]->name
);
178 dev_err(&hw
->pdev
->dev
, "%s: phy I/O error\n", hw
->dev
[port
]->name
);
182 static int __gm_phy_read(struct sky2_hw
*hw
, unsigned port
, u16 reg
, u16
*val
)
186 gma_write16(hw
, port
, GM_SMI_CTRL
, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV
)
187 | GM_SMI_CT_REG_AD(reg
) | GM_SMI_CT_OP_RD
);
189 for (i
= 0; i
< PHY_RETRIES
; i
++) {
190 u16 ctrl
= gma_read16(hw
, port
, GM_SMI_CTRL
);
194 if (ctrl
& GM_SMI_CT_RD_VAL
) {
195 *val
= gma_read16(hw
, port
, GM_SMI_DATA
);
202 dev_warn(&hw
->pdev
->dev
, "%s: phy read timeout\n", hw
->dev
[port
]->name
);
205 dev_err(&hw
->pdev
->dev
, "%s: phy I/O error\n", hw
->dev
[port
]->name
);
209 static inline u16
gm_phy_read(struct sky2_hw
*hw
, unsigned port
, u16 reg
)
212 __gm_phy_read(hw
, port
, reg
, &v
);
217 static void sky2_power_on(struct sky2_hw
*hw
)
219 /* switch power to VCC (WA for VAUX problem) */
220 sky2_write8(hw
, B0_POWER_CTRL
,
221 PC_VAUX_ENA
| PC_VCC_ENA
| PC_VAUX_OFF
| PC_VCC_ON
);
223 /* disable Core Clock Division, */
224 sky2_write32(hw
, B2_Y2_CLK_CTRL
, Y2_CLK_DIV_DIS
);
226 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
> 1)
227 /* enable bits are inverted */
228 sky2_write8(hw
, B2_Y2_CLK_GATE
,
229 Y2_PCI_CLK_LNK1_DIS
| Y2_COR_CLK_LNK1_DIS
|
230 Y2_CLK_GAT_LNK1_DIS
| Y2_PCI_CLK_LNK2_DIS
|
231 Y2_COR_CLK_LNK2_DIS
| Y2_CLK_GAT_LNK2_DIS
);
233 sky2_write8(hw
, B2_Y2_CLK_GATE
, 0);
235 if (hw
->flags
& SKY2_HW_ADV_POWER_CTL
) {
238 sky2_pci_write32(hw
, PCI_DEV_REG3
, 0);
240 reg
= sky2_pci_read32(hw
, PCI_DEV_REG4
);
241 /* set all bits to 0 except bits 15..12 and 8 */
242 reg
&= P_ASPM_CONTROL_MSK
;
243 sky2_pci_write32(hw
, PCI_DEV_REG4
, reg
);
245 reg
= sky2_pci_read32(hw
, PCI_DEV_REG5
);
246 /* set all bits to 0 except bits 28 & 27 */
247 reg
&= P_CTL_TIM_VMAIN_AV_MSK
;
248 sky2_pci_write32(hw
, PCI_DEV_REG5
, reg
);
250 sky2_pci_write32(hw
, PCI_CFG_REG_1
, 0);
252 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
253 reg
= sky2_read32(hw
, B2_GP_IO
);
254 reg
|= GLB_GPIO_STAT_RACE_DIS
;
255 sky2_write32(hw
, B2_GP_IO
, reg
);
257 sky2_read32(hw
, B2_GP_IO
);
260 /* Turn on "driver loaded" LED */
261 sky2_write16(hw
, B0_CTST
, Y2_LED_STAT_ON
);
264 static void sky2_power_aux(struct sky2_hw
*hw
)
266 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
> 1)
267 sky2_write8(hw
, B2_Y2_CLK_GATE
, 0);
269 /* enable bits are inverted */
270 sky2_write8(hw
, B2_Y2_CLK_GATE
,
271 Y2_PCI_CLK_LNK1_DIS
| Y2_COR_CLK_LNK1_DIS
|
272 Y2_CLK_GAT_LNK1_DIS
| Y2_PCI_CLK_LNK2_DIS
|
273 Y2_COR_CLK_LNK2_DIS
| Y2_CLK_GAT_LNK2_DIS
);
275 /* switch power to VAUX if supported and PME from D3cold */
276 if ( (sky2_read32(hw
, B0_CTST
) & Y2_VAUX_AVAIL
) &&
277 pci_pme_capable(hw
->pdev
, PCI_D3cold
))
278 sky2_write8(hw
, B0_POWER_CTRL
,
279 (PC_VAUX_ENA
| PC_VCC_ENA
|
280 PC_VAUX_ON
| PC_VCC_OFF
));
282 /* turn off "driver loaded LED" */
283 sky2_write16(hw
, B0_CTST
, Y2_LED_STAT_OFF
);
286 static void sky2_gmac_reset(struct sky2_hw
*hw
, unsigned port
)
290 /* disable all GMAC IRQ's */
291 sky2_write8(hw
, SK_REG(port
, GMAC_IRQ_MSK
), 0);
293 gma_write16(hw
, port
, GM_MC_ADDR_H1
, 0); /* clear MC hash */
294 gma_write16(hw
, port
, GM_MC_ADDR_H2
, 0);
295 gma_write16(hw
, port
, GM_MC_ADDR_H3
, 0);
296 gma_write16(hw
, port
, GM_MC_ADDR_H4
, 0);
298 reg
= gma_read16(hw
, port
, GM_RX_CTRL
);
299 reg
|= GM_RXCR_UCF_ENA
| GM_RXCR_MCF_ENA
;
300 gma_write16(hw
, port
, GM_RX_CTRL
, reg
);
303 /* flow control to advertise bits */
304 static const u16 copper_fc_adv
[] = {
306 [FC_TX
] = PHY_M_AN_ASP
,
307 [FC_RX
] = PHY_M_AN_PC
,
308 [FC_BOTH
] = PHY_M_AN_PC
| PHY_M_AN_ASP
,
311 /* flow control to advertise bits when using 1000BaseX */
312 static const u16 fiber_fc_adv
[] = {
313 [FC_NONE
] = PHY_M_P_NO_PAUSE_X
,
314 [FC_TX
] = PHY_M_P_ASYM_MD_X
,
315 [FC_RX
] = PHY_M_P_SYM_MD_X
,
316 [FC_BOTH
] = PHY_M_P_BOTH_MD_X
,
319 /* flow control to GMA disable bits */
320 static const u16 gm_fc_disable
[] = {
321 [FC_NONE
] = GM_GPCR_FC_RX_DIS
| GM_GPCR_FC_TX_DIS
,
322 [FC_TX
] = GM_GPCR_FC_RX_DIS
,
323 [FC_RX
] = GM_GPCR_FC_TX_DIS
,
328 static void sky2_phy_init(struct sky2_hw
*hw
, unsigned port
)
330 struct sky2_port
*sky2
= netdev_priv(hw
->dev
[port
]);
331 u16 ctrl
, ct1000
, adv
, pg
, ledctrl
, ledover
, reg
;
333 if ( (sky2
->flags
& SKY2_FLAG_AUTO_SPEED
) &&
334 !(hw
->flags
& SKY2_HW_NEWER_PHY
)) {
335 u16 ectrl
= gm_phy_read(hw
, port
, PHY_MARV_EXT_CTRL
);
337 ectrl
&= ~(PHY_M_EC_M_DSC_MSK
| PHY_M_EC_S_DSC_MSK
|
339 ectrl
|= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ
);
341 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
342 if (hw
->chip_id
== CHIP_ID_YUKON_EC
)
343 /* set downshift counter to 3x and enable downshift */
344 ectrl
|= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA
;
346 /* set master & slave downshift counter to 1x */
347 ectrl
|= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
349 gm_phy_write(hw
, port
, PHY_MARV_EXT_CTRL
, ectrl
);
352 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
353 if (sky2_is_copper(hw
)) {
354 if (!(hw
->flags
& SKY2_HW_GIGABIT
)) {
355 /* enable automatic crossover */
356 ctrl
|= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO
) >> 1;
358 if (hw
->chip_id
== CHIP_ID_YUKON_FE_P
&&
359 hw
->chip_rev
== CHIP_REV_YU_FE2_A0
) {
362 /* Enable Class A driver for FE+ A0 */
363 spec
= gm_phy_read(hw
, port
, PHY_MARV_FE_SPEC_2
);
364 spec
|= PHY_M_FESC_SEL_CL_A
;
365 gm_phy_write(hw
, port
, PHY_MARV_FE_SPEC_2
, spec
);
368 /* disable energy detect */
369 ctrl
&= ~PHY_M_PC_EN_DET_MSK
;
371 /* enable automatic crossover */
372 ctrl
|= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO
);
374 /* downshift on PHY 88E1112 and 88E1149 is changed */
375 if ( (sky2
->flags
& SKY2_FLAG_AUTO_SPEED
)
376 && (hw
->flags
& SKY2_HW_NEWER_PHY
)) {
377 /* set downshift counter to 3x and enable downshift */
378 ctrl
&= ~PHY_M_PC_DSC_MSK
;
379 ctrl
|= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA
;
383 /* workaround for deviation #4.88 (CRC errors) */
384 /* disable Automatic Crossover */
386 ctrl
&= ~PHY_M_PC_MDIX_MSK
;
389 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
391 /* special setup for PHY 88E1112 Fiber */
392 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& (hw
->flags
& SKY2_HW_FIBRE_PHY
)) {
393 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
395 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
396 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 2);
397 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
398 ctrl
&= ~PHY_M_MAC_MD_MSK
;
399 ctrl
|= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX
);
400 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
402 if (hw
->pmd_type
== 'P') {
403 /* select page 1 to access Fiber registers */
404 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 1);
406 /* for SFP-module set SIGDET polarity to low */
407 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
408 ctrl
|= PHY_M_FIB_SIGD_POL
;
409 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
412 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
420 if (sky2
->flags
& SKY2_FLAG_AUTO_SPEED
) {
421 if (sky2_is_copper(hw
)) {
422 if (sky2
->advertising
& ADVERTISED_1000baseT_Full
)
423 ct1000
|= PHY_M_1000C_AFD
;
424 if (sky2
->advertising
& ADVERTISED_1000baseT_Half
)
425 ct1000
|= PHY_M_1000C_AHD
;
426 if (sky2
->advertising
& ADVERTISED_100baseT_Full
)
427 adv
|= PHY_M_AN_100_FD
;
428 if (sky2
->advertising
& ADVERTISED_100baseT_Half
)
429 adv
|= PHY_M_AN_100_HD
;
430 if (sky2
->advertising
& ADVERTISED_10baseT_Full
)
431 adv
|= PHY_M_AN_10_FD
;
432 if (sky2
->advertising
& ADVERTISED_10baseT_Half
)
433 adv
|= PHY_M_AN_10_HD
;
435 } else { /* special defines for FIBER (88E1040S only) */
436 if (sky2
->advertising
& ADVERTISED_1000baseT_Full
)
437 adv
|= PHY_M_AN_1000X_AFD
;
438 if (sky2
->advertising
& ADVERTISED_1000baseT_Half
)
439 adv
|= PHY_M_AN_1000X_AHD
;
442 /* Restart Auto-negotiation */
443 ctrl
|= PHY_CT_ANE
| PHY_CT_RE_CFG
;
445 /* forced speed/duplex settings */
446 ct1000
= PHY_M_1000C_MSE
;
448 /* Disable auto update for duplex flow control and duplex */
449 reg
|= GM_GPCR_AU_DUP_DIS
| GM_GPCR_AU_SPD_DIS
;
451 switch (sky2
->speed
) {
453 ctrl
|= PHY_CT_SP1000
;
454 reg
|= GM_GPCR_SPEED_1000
;
457 ctrl
|= PHY_CT_SP100
;
458 reg
|= GM_GPCR_SPEED_100
;
462 if (sky2
->duplex
== DUPLEX_FULL
) {
463 reg
|= GM_GPCR_DUP_FULL
;
464 ctrl
|= PHY_CT_DUP_MD
;
465 } else if (sky2
->speed
< SPEED_1000
)
466 sky2
->flow_mode
= FC_NONE
;
469 if (sky2
->flags
& SKY2_FLAG_AUTO_PAUSE
) {
470 if (sky2_is_copper(hw
))
471 adv
|= copper_fc_adv
[sky2
->flow_mode
];
473 adv
|= fiber_fc_adv
[sky2
->flow_mode
];
475 reg
|= GM_GPCR_AU_FCT_DIS
;
476 reg
|= gm_fc_disable
[sky2
->flow_mode
];
478 /* Forward pause packets to GMAC? */
479 if (sky2
->flow_mode
& FC_RX
)
480 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_ON
);
482 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_OFF
);
485 gma_write16(hw
, port
, GM_GP_CTRL
, reg
);
487 if (hw
->flags
& SKY2_HW_GIGABIT
)
488 gm_phy_write(hw
, port
, PHY_MARV_1000T_CTRL
, ct1000
);
490 gm_phy_write(hw
, port
, PHY_MARV_AUNE_ADV
, adv
);
491 gm_phy_write(hw
, port
, PHY_MARV_CTRL
, ctrl
);
493 /* Setup Phy LED's */
494 ledctrl
= PHY_M_LED_PULS_DUR(PULS_170MS
);
497 switch (hw
->chip_id
) {
498 case CHIP_ID_YUKON_FE
:
499 /* on 88E3082 these bits are at 11..9 (shifted left) */
500 ledctrl
|= PHY_M_LED_BLINK_RT(BLINK_84MS
) << 1;
502 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_FE_LED_PAR
);
504 /* delete ACT LED control bits */
505 ctrl
&= ~PHY_M_FELP_LED1_MSK
;
506 /* change ACT LED control to blink mode */
507 ctrl
|= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL
);
508 gm_phy_write(hw
, port
, PHY_MARV_FE_LED_PAR
, ctrl
);
511 case CHIP_ID_YUKON_FE_P
:
512 /* Enable Link Partner Next Page */
513 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
514 ctrl
|= PHY_M_PC_ENA_LIP_NP
;
516 /* disable Energy Detect and enable scrambler */
517 ctrl
&= ~(PHY_M_PC_ENA_ENE_DT
| PHY_M_PC_DIS_SCRAMB
);
518 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
520 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
521 ctrl
= PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL
) |
522 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK
) |
523 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED
);
525 gm_phy_write(hw
, port
, PHY_MARV_FE_LED_PAR
, ctrl
);
528 case CHIP_ID_YUKON_XL
:
529 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
531 /* select page 3 to access LED control register */
532 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
534 /* set LED Function Control register */
535 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
536 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
537 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
538 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
539 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
541 /* set Polarity Control register */
542 gm_phy_write(hw
, port
, PHY_MARV_PHY_STAT
,
543 (PHY_M_POLC_LS1_P_MIX(4) |
544 PHY_M_POLC_IS0_P_MIX(4) |
545 PHY_M_POLC_LOS_CTRL(2) |
546 PHY_M_POLC_INIT_CTRL(2) |
547 PHY_M_POLC_STA1_CTRL(2) |
548 PHY_M_POLC_STA0_CTRL(2)));
550 /* restore page register */
551 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
554 case CHIP_ID_YUKON_EC_U
:
555 case CHIP_ID_YUKON_EX
:
556 case CHIP_ID_YUKON_SUPR
:
557 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
559 /* select page 3 to access LED control register */
560 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
562 /* set LED Function Control register */
563 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
564 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
565 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
566 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
567 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
569 /* set Blink Rate in LED Timer Control Register */
570 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
,
571 ledctrl
| PHY_M_LED_BLINK_RT(BLINK_84MS
));
572 /* restore page register */
573 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
577 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
578 ledctrl
|= PHY_M_LED_BLINK_RT(BLINK_84MS
) | PHY_M_LEDC_TX_CTRL
;
580 /* turn off the Rx LED (LED_RX) */
581 ledover
|= PHY_M_LED_MO_RX(MO_LED_OFF
);
584 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
|| hw
->chip_id
== CHIP_ID_YUKON_UL_2
) {
585 /* apply fixes in PHY AFE */
586 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 255);
588 /* increase differential signal amplitude in 10BASE-T */
589 gm_phy_write(hw
, port
, 0x18, 0xaa99);
590 gm_phy_write(hw
, port
, 0x17, 0x2011);
592 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
) {
593 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
594 gm_phy_write(hw
, port
, 0x18, 0xa204);
595 gm_phy_write(hw
, port
, 0x17, 0x2002);
598 /* set page register to 0 */
599 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 0);
600 } else if (hw
->chip_id
== CHIP_ID_YUKON_FE_P
&&
601 hw
->chip_rev
== CHIP_REV_YU_FE2_A0
) {
602 /* apply workaround for integrated resistors calibration */
603 gm_phy_write(hw
, port
, PHY_MARV_PAGE_ADDR
, 17);
604 gm_phy_write(hw
, port
, PHY_MARV_PAGE_DATA
, 0x3f60);
605 } else if (hw
->chip_id
!= CHIP_ID_YUKON_EX
&&
606 hw
->chip_id
< CHIP_ID_YUKON_SUPR
) {
607 /* no effect on Yukon-XL */
608 gm_phy_write(hw
, port
, PHY_MARV_LED_CTRL
, ledctrl
);
610 if ( !(sky2
->flags
& SKY2_FLAG_AUTO_SPEED
)
611 || sky2
->speed
== SPEED_100
) {
612 /* turn on 100 Mbps LED (LED_LINK100) */
613 ledover
|= PHY_M_LED_MO_100(MO_LED_ON
);
617 gm_phy_write(hw
, port
, PHY_MARV_LED_OVER
, ledover
);
621 /* Enable phy interrupt on auto-negotiation complete (or link up) */
622 if (sky2
->flags
& SKY2_FLAG_AUTO_SPEED
)
623 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, PHY_M_IS_AN_COMPL
);
625 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, PHY_M_DEF_MSK
);
628 static const u32 phy_power
[] = { PCI_Y2_PHY1_POWD
, PCI_Y2_PHY2_POWD
};
629 static const u32 coma_mode
[] = { PCI_Y2_PHY1_COMA
, PCI_Y2_PHY2_COMA
};
631 static void sky2_phy_power_up(struct sky2_hw
*hw
, unsigned port
)
635 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
636 reg1
= sky2_pci_read32(hw
, PCI_DEV_REG1
);
637 reg1
&= ~phy_power
[port
];
639 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
> 1)
640 reg1
|= coma_mode
[port
];
642 sky2_pci_write32(hw
, PCI_DEV_REG1
, reg1
);
643 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
644 sky2_pci_read32(hw
, PCI_DEV_REG1
);
646 if (hw
->chip_id
== CHIP_ID_YUKON_FE
)
647 gm_phy_write(hw
, port
, PHY_MARV_CTRL
, PHY_CT_ANE
);
648 else if (hw
->flags
& SKY2_HW_ADV_POWER_CTL
)
649 sky2_write8(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_CLR
);
652 static void sky2_phy_power_down(struct sky2_hw
*hw
, unsigned port
)
657 /* release GPHY Control reset */
658 sky2_write8(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_CLR
);
660 /* release GMAC reset */
661 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_RST_CLR
);
663 if (hw
->flags
& SKY2_HW_NEWER_PHY
) {
664 /* select page 2 to access MAC control register */
665 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 2);
667 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
668 /* allow GMII Power Down */
669 ctrl
&= ~PHY_M_MAC_GMIF_PUP
;
670 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
672 /* set page register back to 0 */
673 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 0);
676 /* setup General Purpose Control Register */
677 gma_write16(hw
, port
, GM_GP_CTRL
,
678 GM_GPCR_FL_PASS
| GM_GPCR_SPEED_100
|
679 GM_GPCR_AU_DUP_DIS
| GM_GPCR_AU_FCT_DIS
|
682 if (hw
->chip_id
!= CHIP_ID_YUKON_EC
) {
683 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
) {
684 /* select page 2 to access MAC control register */
685 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 2);
687 ctrl
= gm_phy_read(hw
, port
, PHY_MARV_PHY_CTRL
);
688 /* enable Power Down */
689 ctrl
|= PHY_M_PC_POW_D_ENA
;
690 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
, ctrl
);
692 /* set page register back to 0 */
693 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 0);
696 /* set IEEE compatible Power Down Mode (dev. #4.99) */
697 gm_phy_write(hw
, port
, PHY_MARV_CTRL
, PHY_CT_PDOWN
);
700 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
701 reg1
= sky2_pci_read32(hw
, PCI_DEV_REG1
);
702 reg1
|= phy_power
[port
]; /* set PHY to PowerDown/COMA Mode */
703 sky2_pci_write32(hw
, PCI_DEV_REG1
, reg1
);
704 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
707 /* Force a renegotiation */
708 static void sky2_phy_reinit(struct sky2_port
*sky2
)
710 spin_lock_bh(&sky2
->phy_lock
);
711 sky2_phy_init(sky2
->hw
, sky2
->port
);
712 spin_unlock_bh(&sky2
->phy_lock
);
715 /* Put device in state to listen for Wake On Lan */
716 static void sky2_wol_init(struct sky2_port
*sky2
)
718 struct sky2_hw
*hw
= sky2
->hw
;
719 unsigned port
= sky2
->port
;
720 enum flow_control save_mode
;
724 /* Bring hardware out of reset */
725 sky2_write16(hw
, B0_CTST
, CS_RST_CLR
);
726 sky2_write16(hw
, SK_REG(port
, GMAC_LINK_CTRL
), GMLC_RST_CLR
);
728 sky2_write8(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_CLR
);
729 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_RST_CLR
);
732 * sky2_reset will re-enable on resume
734 save_mode
= sky2
->flow_mode
;
735 ctrl
= sky2
->advertising
;
737 sky2
->advertising
&= ~(ADVERTISED_1000baseT_Half
|ADVERTISED_1000baseT_Full
);
738 sky2
->flow_mode
= FC_NONE
;
740 spin_lock_bh(&sky2
->phy_lock
);
741 sky2_phy_power_up(hw
, port
);
742 sky2_phy_init(hw
, port
);
743 spin_unlock_bh(&sky2
->phy_lock
);
745 sky2
->flow_mode
= save_mode
;
746 sky2
->advertising
= ctrl
;
748 /* Set GMAC to no flow control and auto update for speed/duplex */
749 gma_write16(hw
, port
, GM_GP_CTRL
,
750 GM_GPCR_FC_TX_DIS
|GM_GPCR_TX_ENA
|GM_GPCR_RX_ENA
|
751 GM_GPCR_DUP_FULL
|GM_GPCR_FC_RX_DIS
|GM_GPCR_AU_FCT_DIS
);
753 /* Set WOL address */
754 memcpy_toio(hw
->regs
+ WOL_REGS(port
, WOL_MAC_ADDR
),
755 sky2
->netdev
->dev_addr
, ETH_ALEN
);
757 /* Turn on appropriate WOL control bits */
758 sky2_write16(hw
, WOL_REGS(port
, WOL_CTRL_STAT
), WOL_CTL_CLEAR_RESULT
);
760 if (sky2
->wol
& WAKE_PHY
)
761 ctrl
|= WOL_CTL_ENA_PME_ON_LINK_CHG
|WOL_CTL_ENA_LINK_CHG_UNIT
;
763 ctrl
|= WOL_CTL_DIS_PME_ON_LINK_CHG
|WOL_CTL_DIS_LINK_CHG_UNIT
;
765 if (sky2
->wol
& WAKE_MAGIC
)
766 ctrl
|= WOL_CTL_ENA_PME_ON_MAGIC_PKT
|WOL_CTL_ENA_MAGIC_PKT_UNIT
;
768 ctrl
|= WOL_CTL_DIS_PME_ON_MAGIC_PKT
|WOL_CTL_DIS_MAGIC_PKT_UNIT
;;
770 ctrl
|= WOL_CTL_DIS_PME_ON_PATTERN
|WOL_CTL_DIS_PATTERN_UNIT
;
771 sky2_write16(hw
, WOL_REGS(port
, WOL_CTRL_STAT
), ctrl
);
773 /* Turn on legacy PCI-Express PME mode */
774 reg1
= sky2_pci_read32(hw
, PCI_DEV_REG1
);
775 reg1
|= PCI_Y2_PME_LEGACY
;
776 sky2_pci_write32(hw
, PCI_DEV_REG1
, reg1
);
779 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_RST_SET
);
783 static void sky2_set_tx_stfwd(struct sky2_hw
*hw
, unsigned port
)
785 struct net_device
*dev
= hw
->dev
[port
];
787 if ( (hw
->chip_id
== CHIP_ID_YUKON_EX
&&
788 hw
->chip_rev
!= CHIP_REV_YU_EX_A0
) ||
789 hw
->chip_id
== CHIP_ID_YUKON_FE_P
||
790 hw
->chip_id
== CHIP_ID_YUKON_SUPR
) {
791 /* Yukon-Extreme B0 and further Extreme devices */
792 /* enable Store & Forward mode for TX */
794 if (dev
->mtu
<= ETH_DATA_LEN
)
795 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
),
796 TX_JUMBO_DIS
| TX_STFW_ENA
);
799 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
),
800 TX_JUMBO_ENA
| TX_STFW_ENA
);
802 if (dev
->mtu
<= ETH_DATA_LEN
)
803 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
), TX_STFW_ENA
);
805 /* set Tx GMAC FIFO Almost Empty Threshold */
806 sky2_write32(hw
, SK_REG(port
, TX_GMF_AE_THR
),
807 (ECU_JUMBO_WM
<< 16) | ECU_AE_THR
);
809 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
), TX_STFW_DIS
);
811 /* Can't do offload because of lack of store/forward */
812 dev
->features
&= ~(NETIF_F_TSO
| NETIF_F_SG
| NETIF_F_ALL_CSUM
);
817 static void sky2_mac_init(struct sky2_hw
*hw
, unsigned port
)
819 struct sky2_port
*sky2
= netdev_priv(hw
->dev
[port
]);
823 const u8
*addr
= hw
->dev
[port
]->dev_addr
;
825 sky2_write8(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_SET
);
826 sky2_write8(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_CLR
);
828 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_RST_CLR
);
830 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
== 0 && port
== 1) {
831 /* WA DEV_472 -- looks like crossed wires on port 2 */
832 /* clear GMAC 1 Control reset */
833 sky2_write8(hw
, SK_REG(0, GMAC_CTRL
), GMC_RST_CLR
);
835 sky2_write8(hw
, SK_REG(1, GMAC_CTRL
), GMC_RST_SET
);
836 sky2_write8(hw
, SK_REG(1, GMAC_CTRL
), GMC_RST_CLR
);
837 } while (gm_phy_read(hw
, 1, PHY_MARV_ID0
) != PHY_MARV_ID0_VAL
||
838 gm_phy_read(hw
, 1, PHY_MARV_ID1
) != PHY_MARV_ID1_Y2
||
839 gm_phy_read(hw
, 1, PHY_MARV_INT_MASK
) != 0);
842 sky2_read16(hw
, SK_REG(port
, GMAC_IRQ_SRC
));
844 /* Enable Transmit FIFO Underrun */
845 sky2_write8(hw
, SK_REG(port
, GMAC_IRQ_MSK
), GMAC_DEF_MSK
);
847 spin_lock_bh(&sky2
->phy_lock
);
848 sky2_phy_power_up(hw
, port
);
849 sky2_phy_init(hw
, port
);
850 spin_unlock_bh(&sky2
->phy_lock
);
853 reg
= gma_read16(hw
, port
, GM_PHY_ADDR
);
854 gma_write16(hw
, port
, GM_PHY_ADDR
, reg
| GM_PAR_MIB_CLR
);
856 for (i
= GM_MIB_CNT_BASE
; i
<= GM_MIB_CNT_END
; i
+= 4)
857 gma_read16(hw
, port
, i
);
858 gma_write16(hw
, port
, GM_PHY_ADDR
, reg
);
860 /* transmit control */
861 gma_write16(hw
, port
, GM_TX_CTRL
, TX_COL_THR(TX_COL_DEF
));
863 /* receive control reg: unicast + multicast + no FCS */
864 gma_write16(hw
, port
, GM_RX_CTRL
,
865 GM_RXCR_UCF_ENA
| GM_RXCR_CRC_DIS
| GM_RXCR_MCF_ENA
);
867 /* transmit flow control */
868 gma_write16(hw
, port
, GM_TX_FLOW_CTRL
, 0xffff);
870 /* transmit parameter */
871 gma_write16(hw
, port
, GM_TX_PARAM
,
872 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF
) |
873 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF
) |
874 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF
) |
875 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF
));
877 /* serial mode register */
878 reg
= DATA_BLIND_VAL(DATA_BLIND_DEF
) |
879 GM_SMOD_VLAN_ENA
| IPG_DATA_VAL(IPG_DATA_DEF
);
881 if (hw
->dev
[port
]->mtu
> ETH_DATA_LEN
)
882 reg
|= GM_SMOD_JUMBO_ENA
;
884 gma_write16(hw
, port
, GM_SERIAL_MODE
, reg
);
886 /* virtual address for data */
887 gma_set_addr(hw
, port
, GM_SRC_ADDR_2L
, addr
);
889 /* physical address: used for pause frames */
890 gma_set_addr(hw
, port
, GM_SRC_ADDR_1L
, addr
);
892 /* ignore counter overflows */
893 gma_write16(hw
, port
, GM_TX_IRQ_MSK
, 0);
894 gma_write16(hw
, port
, GM_RX_IRQ_MSK
, 0);
895 gma_write16(hw
, port
, GM_TR_IRQ_MSK
, 0);
897 /* Configure Rx MAC FIFO */
898 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_RST_CLR
);
899 rx_reg
= GMF_OPER_ON
| GMF_RX_F_FL_ON
;
900 if (hw
->chip_id
== CHIP_ID_YUKON_EX
||
901 hw
->chip_id
== CHIP_ID_YUKON_FE_P
)
902 rx_reg
|= GMF_RX_OVER_ON
;
904 sky2_write32(hw
, SK_REG(port
, RX_GMF_CTRL_T
), rx_reg
);
906 if (hw
->chip_id
== CHIP_ID_YUKON_XL
) {
907 /* Hardware errata - clear flush mask */
908 sky2_write16(hw
, SK_REG(port
, RX_GMF_FL_MSK
), 0);
910 /* Flush Rx MAC FIFO on any flow control or error */
911 sky2_write16(hw
, SK_REG(port
, RX_GMF_FL_MSK
), GMR_FS_ANY_ERR
);
914 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
915 reg
= RX_GMF_FL_THR_DEF
+ 1;
916 /* Another magic mystery workaround from sk98lin */
917 if (hw
->chip_id
== CHIP_ID_YUKON_FE_P
&&
918 hw
->chip_rev
== CHIP_REV_YU_FE2_A0
)
920 sky2_write16(hw
, SK_REG(port
, RX_GMF_FL_THR
), reg
);
922 /* Configure Tx MAC FIFO */
923 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_RST_CLR
);
924 sky2_write16(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_OPER_ON
);
926 /* On chips without ram buffer, pause is controled by MAC level */
927 if (!(hw
->flags
& SKY2_HW_RAM_BUFFER
)) {
928 sky2_write8(hw
, SK_REG(port
, RX_GMF_LP_THR
), 768/8);
929 sky2_write8(hw
, SK_REG(port
, RX_GMF_UP_THR
), 1024/8);
931 sky2_set_tx_stfwd(hw
, port
);
934 if (hw
->chip_id
== CHIP_ID_YUKON_FE_P
&&
935 hw
->chip_rev
== CHIP_REV_YU_FE2_A0
) {
936 /* disable dynamic watermark */
937 reg
= sky2_read16(hw
, SK_REG(port
, TX_GMF_EA
));
938 reg
&= ~TX_DYN_WM_ENA
;
939 sky2_write16(hw
, SK_REG(port
, TX_GMF_EA
), reg
);
943 /* Assign Ram Buffer allocation to queue */
944 static void sky2_ramset(struct sky2_hw
*hw
, u16 q
, u32 start
, u32 space
)
948 /* convert from K bytes to qwords used for hw register */
951 end
= start
+ space
- 1;
953 sky2_write8(hw
, RB_ADDR(q
, RB_CTRL
), RB_RST_CLR
);
954 sky2_write32(hw
, RB_ADDR(q
, RB_START
), start
);
955 sky2_write32(hw
, RB_ADDR(q
, RB_END
), end
);
956 sky2_write32(hw
, RB_ADDR(q
, RB_WP
), start
);
957 sky2_write32(hw
, RB_ADDR(q
, RB_RP
), start
);
959 if (q
== Q_R1
|| q
== Q_R2
) {
960 u32 tp
= space
- space
/4;
962 /* On receive queue's set the thresholds
963 * give receiver priority when > 3/4 full
964 * send pause when down to 2K
966 sky2_write32(hw
, RB_ADDR(q
, RB_RX_UTHP
), tp
);
967 sky2_write32(hw
, RB_ADDR(q
, RB_RX_LTHP
), space
/2);
970 sky2_write32(hw
, RB_ADDR(q
, RB_RX_UTPP
), tp
);
971 sky2_write32(hw
, RB_ADDR(q
, RB_RX_LTPP
), space
/4);
973 /* Enable store & forward on Tx queue's because
974 * Tx FIFO is only 1K on Yukon
976 sky2_write8(hw
, RB_ADDR(q
, RB_CTRL
), RB_ENA_STFWD
);
979 sky2_write8(hw
, RB_ADDR(q
, RB_CTRL
), RB_ENA_OP_MD
);
980 sky2_read8(hw
, RB_ADDR(q
, RB_CTRL
));
983 /* Setup Bus Memory Interface */
984 static void sky2_qset(struct sky2_hw
*hw
, u16 q
)
986 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_CLR_RESET
);
987 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_OPER_INIT
);
988 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_FIFO_OP_ON
);
989 sky2_write32(hw
, Q_ADDR(q
, Q_WM
), BMU_WM_DEFAULT
);
992 /* Setup prefetch unit registers. This is the interface between
993 * hardware and driver list elements
995 static void sky2_prefetch_init(struct sky2_hw
*hw
, u32 qaddr
,
996 dma_addr_t addr
, u32 last
)
998 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
), PREF_UNIT_RST_SET
);
999 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
), PREF_UNIT_RST_CLR
);
1000 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_ADDR_HI
), upper_32_bits(addr
));
1001 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_ADDR_LO
), lower_32_bits(addr
));
1002 sky2_write16(hw
, Y2_QADDR(qaddr
, PREF_UNIT_LAST_IDX
), last
);
1003 sky2_write32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
), PREF_UNIT_OP_ON
);
1005 sky2_read32(hw
, Y2_QADDR(qaddr
, PREF_UNIT_CTRL
));
1008 static inline struct sky2_tx_le
*get_tx_le(struct sky2_port
*sky2
, u16
*slot
)
1010 struct sky2_tx_le
*le
= sky2
->tx_le
+ *slot
;
1011 struct tx_ring_info
*re
= sky2
->tx_ring
+ *slot
;
1013 *slot
= RING_NEXT(*slot
, sky2
->tx_ring_size
);
1020 static void tx_init(struct sky2_port
*sky2
)
1022 struct sky2_tx_le
*le
;
1024 sky2
->tx_prod
= sky2
->tx_cons
= 0;
1025 sky2
->tx_tcpsum
= 0;
1026 sky2
->tx_last_mss
= 0;
1028 le
= get_tx_le(sky2
, &sky2
->tx_prod
);
1030 le
->opcode
= OP_ADDR64
| HW_OWNER
;
1031 sky2
->tx_last_upper
= 0;
1034 /* Update chip's next pointer */
1035 static inline void sky2_put_idx(struct sky2_hw
*hw
, unsigned q
, u16 idx
)
1037 /* Make sure write' to descriptors are complete before we tell hardware */
1039 sky2_write16(hw
, Y2_QADDR(q
, PREF_UNIT_PUT_IDX
), idx
);
1041 /* Synchronize I/O on since next processor may write to tail */
1046 static inline struct sky2_rx_le
*sky2_next_rx(struct sky2_port
*sky2
)
1048 struct sky2_rx_le
*le
= sky2
->rx_le
+ sky2
->rx_put
;
1049 sky2
->rx_put
= RING_NEXT(sky2
->rx_put
, RX_LE_SIZE
);
1054 /* Build description to hardware for one receive segment */
1055 static void sky2_rx_add(struct sky2_port
*sky2
, u8 op
,
1056 dma_addr_t map
, unsigned len
)
1058 struct sky2_rx_le
*le
;
1060 if (sizeof(dma_addr_t
) > sizeof(u32
)) {
1061 le
= sky2_next_rx(sky2
);
1062 le
->addr
= cpu_to_le32(upper_32_bits(map
));
1063 le
->opcode
= OP_ADDR64
| HW_OWNER
;
1066 le
= sky2_next_rx(sky2
);
1067 le
->addr
= cpu_to_le32(lower_32_bits(map
));
1068 le
->length
= cpu_to_le16(len
);
1069 le
->opcode
= op
| HW_OWNER
;
1072 /* Build description to hardware for one possibly fragmented skb */
1073 static void sky2_rx_submit(struct sky2_port
*sky2
,
1074 const struct rx_ring_info
*re
)
1078 sky2_rx_add(sky2
, OP_PACKET
, re
->data_addr
, sky2
->rx_data_size
);
1080 for (i
= 0; i
< skb_shinfo(re
->skb
)->nr_frags
; i
++)
1081 sky2_rx_add(sky2
, OP_BUFFER
, re
->frag_addr
[i
], PAGE_SIZE
);
1085 static int sky2_rx_map_skb(struct pci_dev
*pdev
, struct rx_ring_info
*re
,
1088 struct sk_buff
*skb
= re
->skb
;
1091 re
->data_addr
= pci_map_single(pdev
, skb
->data
, size
, PCI_DMA_FROMDEVICE
);
1092 if (unlikely(pci_dma_mapping_error(pdev
, re
->data_addr
)))
1095 pci_unmap_len_set(re
, data_size
, size
);
1097 for (i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++)
1098 re
->frag_addr
[i
] = pci_map_page(pdev
,
1099 skb_shinfo(skb
)->frags
[i
].page
,
1100 skb_shinfo(skb
)->frags
[i
].page_offset
,
1101 skb_shinfo(skb
)->frags
[i
].size
,
1102 PCI_DMA_FROMDEVICE
);
1106 static void sky2_rx_unmap_skb(struct pci_dev
*pdev
, struct rx_ring_info
*re
)
1108 struct sk_buff
*skb
= re
->skb
;
1111 pci_unmap_single(pdev
, re
->data_addr
, pci_unmap_len(re
, data_size
),
1112 PCI_DMA_FROMDEVICE
);
1114 for (i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++)
1115 pci_unmap_page(pdev
, re
->frag_addr
[i
],
1116 skb_shinfo(skb
)->frags
[i
].size
,
1117 PCI_DMA_FROMDEVICE
);
1120 /* Tell chip where to start receive checksum.
1121 * Actually has two checksums, but set both same to avoid possible byte
1124 static void rx_set_checksum(struct sky2_port
*sky2
)
1126 struct sky2_rx_le
*le
= sky2_next_rx(sky2
);
1128 le
->addr
= cpu_to_le32((ETH_HLEN
<< 16) | ETH_HLEN
);
1130 le
->opcode
= OP_TCPSTART
| HW_OWNER
;
1132 sky2_write32(sky2
->hw
,
1133 Q_ADDR(rxqaddr
[sky2
->port
], Q_CSR
),
1134 (sky2
->flags
& SKY2_FLAG_RX_CHECKSUM
)
1135 ? BMU_ENA_RX_CHKSUM
: BMU_DIS_RX_CHKSUM
);
1139 * The RX Stop command will not work for Yukon-2 if the BMU does not
1140 * reach the end of packet and since we can't make sure that we have
1141 * incoming data, we must reset the BMU while it is not doing a DMA
1142 * transfer. Since it is possible that the RX path is still active,
1143 * the RX RAM buffer will be stopped first, so any possible incoming
1144 * data will not trigger a DMA. After the RAM buffer is stopped, the
1145 * BMU is polled until any DMA in progress is ended and only then it
1148 static void sky2_rx_stop(struct sky2_port
*sky2
)
1150 struct sky2_hw
*hw
= sky2
->hw
;
1151 unsigned rxq
= rxqaddr
[sky2
->port
];
1154 /* disable the RAM Buffer receive queue */
1155 sky2_write8(hw
, RB_ADDR(rxq
, RB_CTRL
), RB_DIS_OP_MD
);
1157 for (i
= 0; i
< 0xffff; i
++)
1158 if (sky2_read8(hw
, RB_ADDR(rxq
, Q_RSL
))
1159 == sky2_read8(hw
, RB_ADDR(rxq
, Q_RL
)))
1162 printk(KERN_WARNING PFX
"%s: receiver stop failed\n",
1163 sky2
->netdev
->name
);
1165 sky2_write32(hw
, Q_ADDR(rxq
, Q_CSR
), BMU_RST_SET
| BMU_FIFO_RST
);
1167 /* reset the Rx prefetch unit */
1168 sky2_write32(hw
, Y2_QADDR(rxq
, PREF_UNIT_CTRL
), PREF_UNIT_RST_SET
);
1172 /* Clean out receive buffer area, assumes receiver hardware stopped */
1173 static void sky2_rx_clean(struct sky2_port
*sky2
)
1177 memset(sky2
->rx_le
, 0, RX_LE_BYTES
);
1178 for (i
= 0; i
< sky2
->rx_pending
; i
++) {
1179 struct rx_ring_info
*re
= sky2
->rx_ring
+ i
;
1182 sky2_rx_unmap_skb(sky2
->hw
->pdev
, re
);
1189 /* Basic MII support */
1190 static int sky2_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
1192 struct mii_ioctl_data
*data
= if_mii(ifr
);
1193 struct sky2_port
*sky2
= netdev_priv(dev
);
1194 struct sky2_hw
*hw
= sky2
->hw
;
1195 int err
= -EOPNOTSUPP
;
1197 if (!netif_running(dev
))
1198 return -ENODEV
; /* Phy still in reset */
1202 data
->phy_id
= PHY_ADDR_MARV
;
1208 spin_lock_bh(&sky2
->phy_lock
);
1209 err
= __gm_phy_read(hw
, sky2
->port
, data
->reg_num
& 0x1f, &val
);
1210 spin_unlock_bh(&sky2
->phy_lock
);
1212 data
->val_out
= val
;
1217 spin_lock_bh(&sky2
->phy_lock
);
1218 err
= gm_phy_write(hw
, sky2
->port
, data
->reg_num
& 0x1f,
1220 spin_unlock_bh(&sky2
->phy_lock
);
1226 #ifdef SKY2_VLAN_TAG_USED
1227 static void sky2_set_vlan_mode(struct sky2_hw
*hw
, u16 port
, bool onoff
)
1230 sky2_write32(hw
, SK_REG(port
, RX_GMF_CTRL_T
),
1232 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
),
1235 sky2_write32(hw
, SK_REG(port
, RX_GMF_CTRL_T
),
1237 sky2_write32(hw
, SK_REG(port
, TX_GMF_CTRL_T
),
1242 static void sky2_vlan_rx_register(struct net_device
*dev
, struct vlan_group
*grp
)
1244 struct sky2_port
*sky2
= netdev_priv(dev
);
1245 struct sky2_hw
*hw
= sky2
->hw
;
1246 u16 port
= sky2
->port
;
1248 netif_tx_lock_bh(dev
);
1249 napi_disable(&hw
->napi
);
1252 sky2_set_vlan_mode(hw
, port
, grp
!= NULL
);
1254 sky2_read32(hw
, B0_Y2_SP_LISR
);
1255 napi_enable(&hw
->napi
);
1256 netif_tx_unlock_bh(dev
);
1260 /* Amount of required worst case padding in rx buffer */
1261 static inline unsigned sky2_rx_pad(const struct sky2_hw
*hw
)
1263 return (hw
->flags
& SKY2_HW_RAM_BUFFER
) ? 8 : 2;
1267 * Allocate an skb for receiving. If the MTU is large enough
1268 * make the skb non-linear with a fragment list of pages.
1270 static struct sk_buff
*sky2_rx_alloc(struct sky2_port
*sky2
)
1272 struct sk_buff
*skb
;
1275 skb
= netdev_alloc_skb(sky2
->netdev
,
1276 sky2
->rx_data_size
+ sky2_rx_pad(sky2
->hw
));
1280 if (sky2
->hw
->flags
& SKY2_HW_RAM_BUFFER
) {
1281 unsigned char *start
;
1283 * Workaround for a bug in FIFO that cause hang
1284 * if the FIFO if the receive buffer is not 64 byte aligned.
1285 * The buffer returned from netdev_alloc_skb is
1286 * aligned except if slab debugging is enabled.
1288 start
= PTR_ALIGN(skb
->data
, 8);
1289 skb_reserve(skb
, start
- skb
->data
);
1291 skb_reserve(skb
, NET_IP_ALIGN
);
1293 for (i
= 0; i
< sky2
->rx_nfrags
; i
++) {
1294 struct page
*page
= alloc_page(GFP_ATOMIC
);
1298 skb_fill_page_desc(skb
, i
, page
, 0, PAGE_SIZE
);
1308 static inline void sky2_rx_update(struct sky2_port
*sky2
, unsigned rxq
)
1310 sky2_put_idx(sky2
->hw
, rxq
, sky2
->rx_put
);
1314 * Allocate and setup receiver buffer pool.
1315 * Normal case this ends up creating one list element for skb
1316 * in the receive ring. Worst case if using large MTU and each
1317 * allocation falls on a different 64 bit region, that results
1318 * in 6 list elements per ring entry.
1319 * One element is used for checksum enable/disable, and one
1320 * extra to avoid wrap.
1322 static int sky2_rx_start(struct sky2_port
*sky2
)
1324 struct sky2_hw
*hw
= sky2
->hw
;
1325 struct rx_ring_info
*re
;
1326 unsigned rxq
= rxqaddr
[sky2
->port
];
1327 unsigned i
, size
, thresh
;
1329 sky2
->rx_put
= sky2
->rx_next
= 0;
1332 /* On PCI express lowering the watermark gives better performance */
1333 if (pci_find_capability(hw
->pdev
, PCI_CAP_ID_EXP
))
1334 sky2_write32(hw
, Q_ADDR(rxq
, Q_WM
), BMU_WM_PEX
);
1336 /* These chips have no ram buffer?
1337 * MAC Rx RAM Read is controlled by hardware */
1338 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
&&
1339 (hw
->chip_rev
== CHIP_REV_YU_EC_U_A1
1340 || hw
->chip_rev
== CHIP_REV_YU_EC_U_B0
))
1341 sky2_write32(hw
, Q_ADDR(rxq
, Q_TEST
), F_M_RX_RAM_DIS
);
1343 sky2_prefetch_init(hw
, rxq
, sky2
->rx_le_map
, RX_LE_SIZE
- 1);
1345 if (!(hw
->flags
& SKY2_HW_NEW_LE
))
1346 rx_set_checksum(sky2
);
1348 /* Space needed for frame data + headers rounded up */
1349 size
= roundup(sky2
->netdev
->mtu
+ ETH_HLEN
+ VLAN_HLEN
, 8);
1351 /* Stopping point for hardware truncation */
1352 thresh
= (size
- 8) / sizeof(u32
);
1354 sky2
->rx_nfrags
= size
>> PAGE_SHIFT
;
1355 BUG_ON(sky2
->rx_nfrags
> ARRAY_SIZE(re
->frag_addr
));
1357 /* Compute residue after pages */
1358 size
-= sky2
->rx_nfrags
<< PAGE_SHIFT
;
1360 /* Optimize to handle small packets and headers */
1361 if (size
< copybreak
)
1363 if (size
< ETH_HLEN
)
1366 sky2
->rx_data_size
= size
;
1369 for (i
= 0; i
< sky2
->rx_pending
; i
++) {
1370 re
= sky2
->rx_ring
+ i
;
1372 re
->skb
= sky2_rx_alloc(sky2
);
1376 if (sky2_rx_map_skb(hw
->pdev
, re
, sky2
->rx_data_size
)) {
1377 dev_kfree_skb(re
->skb
);
1382 sky2_rx_submit(sky2
, re
);
1386 * The receiver hangs if it receives frames larger than the
1387 * packet buffer. As a workaround, truncate oversize frames, but
1388 * the register is limited to 9 bits, so if you do frames > 2052
1389 * you better get the MTU right!
1392 sky2_write32(hw
, SK_REG(sky2
->port
, RX_GMF_CTRL_T
), RX_TRUNC_OFF
);
1394 sky2_write16(hw
, SK_REG(sky2
->port
, RX_GMF_TR_THR
), thresh
);
1395 sky2_write32(hw
, SK_REG(sky2
->port
, RX_GMF_CTRL_T
), RX_TRUNC_ON
);
1398 /* Tell chip about available buffers */
1399 sky2_rx_update(sky2
, rxq
);
1402 sky2_rx_clean(sky2
);
1406 static int sky2_alloc_buffers(struct sky2_port
*sky2
)
1408 struct sky2_hw
*hw
= sky2
->hw
;
1410 /* must be power of 2 */
1411 sky2
->tx_le
= pci_alloc_consistent(hw
->pdev
,
1412 sky2
->tx_ring_size
*
1413 sizeof(struct sky2_tx_le
),
1418 sky2
->tx_ring
= kcalloc(sky2
->tx_ring_size
, sizeof(struct tx_ring_info
),
1423 sky2
->rx_le
= pci_alloc_consistent(hw
->pdev
, RX_LE_BYTES
,
1427 memset(sky2
->rx_le
, 0, RX_LE_BYTES
);
1429 sky2
->rx_ring
= kcalloc(sky2
->rx_pending
, sizeof(struct rx_ring_info
),
1439 static void sky2_free_buffers(struct sky2_port
*sky2
)
1441 struct sky2_hw
*hw
= sky2
->hw
;
1444 pci_free_consistent(hw
->pdev
, RX_LE_BYTES
,
1445 sky2
->rx_le
, sky2
->rx_le_map
);
1449 pci_free_consistent(hw
->pdev
,
1450 sky2
->tx_ring_size
* sizeof(struct sky2_tx_le
),
1451 sky2
->tx_le
, sky2
->tx_le_map
);
1454 kfree(sky2
->tx_ring
);
1455 kfree(sky2
->rx_ring
);
1457 sky2
->tx_ring
= NULL
;
1458 sky2
->rx_ring
= NULL
;
1461 /* Bring up network interface. */
1462 static int sky2_up(struct net_device
*dev
)
1464 struct sky2_port
*sky2
= netdev_priv(dev
);
1465 struct sky2_hw
*hw
= sky2
->hw
;
1466 unsigned port
= sky2
->port
;
1469 struct net_device
*otherdev
= hw
->dev
[sky2
->port
^1];
1472 * On dual port PCI-X card, there is an problem where status
1473 * can be received out of order due to split transactions
1475 if (otherdev
&& netif_running(otherdev
) &&
1476 (cap
= pci_find_capability(hw
->pdev
, PCI_CAP_ID_PCIX
))) {
1479 cmd
= sky2_pci_read16(hw
, cap
+ PCI_X_CMD
);
1480 cmd
&= ~PCI_X_CMD_MAX_SPLIT
;
1481 sky2_pci_write16(hw
, cap
+ PCI_X_CMD
, cmd
);
1485 netif_carrier_off(dev
);
1487 err
= sky2_alloc_buffers(sky2
);
1493 sky2_mac_init(hw
, port
);
1495 /* Register is number of 4K blocks on internal RAM buffer. */
1496 ramsize
= sky2_read8(hw
, B2_E_0
) * 4;
1500 hw
->flags
|= SKY2_HW_RAM_BUFFER
;
1501 pr_debug(PFX
"%s: ram buffer %dK\n", dev
->name
, ramsize
);
1503 rxspace
= ramsize
/ 2;
1505 rxspace
= 8 + (2*(ramsize
- 16))/3;
1507 sky2_ramset(hw
, rxqaddr
[port
], 0, rxspace
);
1508 sky2_ramset(hw
, txqaddr
[port
], rxspace
, ramsize
- rxspace
);
1510 /* Make sure SyncQ is disabled */
1511 sky2_write8(hw
, RB_ADDR(port
== 0 ? Q_XS1
: Q_XS2
, RB_CTRL
),
1515 sky2_qset(hw
, txqaddr
[port
]);
1517 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1518 if (hw
->chip_id
== CHIP_ID_YUKON_EX
&& hw
->chip_rev
== CHIP_REV_YU_EX_B0
)
1519 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_TEST
), F_TX_CHK_AUTO_OFF
);
1521 /* Set almost empty threshold */
1522 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
1523 && hw
->chip_rev
== CHIP_REV_YU_EC_U_A0
)
1524 sky2_write16(hw
, Q_ADDR(txqaddr
[port
], Q_AL
), ECU_TXFF_LEV
);
1526 sky2_prefetch_init(hw
, txqaddr
[port
], sky2
->tx_le_map
,
1527 sky2
->tx_ring_size
- 1);
1529 #ifdef SKY2_VLAN_TAG_USED
1530 sky2_set_vlan_mode(hw
, port
, sky2
->vlgrp
!= NULL
);
1533 err
= sky2_rx_start(sky2
);
1537 /* Enable interrupts from phy/mac for port */
1538 imask
= sky2_read32(hw
, B0_IMSK
);
1539 imask
|= portirq_msk
[port
];
1540 sky2_write32(hw
, B0_IMSK
, imask
);
1541 sky2_read32(hw
, B0_IMSK
);
1543 if (netif_msg_ifup(sky2
))
1544 printk(KERN_INFO PFX
"%s: enabling interface\n", dev
->name
);
1549 sky2_free_buffers(sky2
);
1553 /* Modular subtraction in ring */
1554 static inline int tx_inuse(const struct sky2_port
*sky2
)
1556 return (sky2
->tx_prod
- sky2
->tx_cons
) & (sky2
->tx_ring_size
- 1);
1559 /* Number of list elements available for next tx */
1560 static inline int tx_avail(const struct sky2_port
*sky2
)
1562 return sky2
->tx_pending
- tx_inuse(sky2
);
1565 /* Estimate of number of transmit list elements required */
1566 static unsigned tx_le_req(const struct sk_buff
*skb
)
1570 count
= sizeof(dma_addr_t
) / sizeof(u32
);
1571 count
+= skb_shinfo(skb
)->nr_frags
* count
;
1573 if (skb_is_gso(skb
))
1576 if (skb
->ip_summed
== CHECKSUM_PARTIAL
)
1582 static void sky2_tx_unmap(struct pci_dev
*pdev
,
1583 const struct tx_ring_info
*re
)
1585 if (re
->flags
& TX_MAP_SINGLE
)
1586 pci_unmap_single(pdev
, pci_unmap_addr(re
, mapaddr
),
1587 pci_unmap_len(re
, maplen
),
1589 else if (re
->flags
& TX_MAP_PAGE
)
1590 pci_unmap_page(pdev
, pci_unmap_addr(re
, mapaddr
),
1591 pci_unmap_len(re
, maplen
),
1596 * Put one packet in ring for transmit.
1597 * A single packet can generate multiple list elements, and
1598 * the number of ring elements will probably be less than the number
1599 * of list elements used.
1601 static netdev_tx_t
sky2_xmit_frame(struct sk_buff
*skb
,
1602 struct net_device
*dev
)
1604 struct sky2_port
*sky2
= netdev_priv(dev
);
1605 struct sky2_hw
*hw
= sky2
->hw
;
1606 struct sky2_tx_le
*le
= NULL
;
1607 struct tx_ring_info
*re
;
1615 if (unlikely(tx_avail(sky2
) < tx_le_req(skb
)))
1616 return NETDEV_TX_BUSY
;
1618 len
= skb_headlen(skb
);
1619 mapping
= pci_map_single(hw
->pdev
, skb
->data
, len
, PCI_DMA_TODEVICE
);
1621 if (pci_dma_mapping_error(hw
->pdev
, mapping
))
1624 slot
= sky2
->tx_prod
;
1625 if (unlikely(netif_msg_tx_queued(sky2
)))
1626 printk(KERN_DEBUG
"%s: tx queued, slot %u, len %d\n",
1627 dev
->name
, slot
, skb
->len
);
1629 /* Send high bits if needed */
1630 upper
= upper_32_bits(mapping
);
1631 if (upper
!= sky2
->tx_last_upper
) {
1632 le
= get_tx_le(sky2
, &slot
);
1633 le
->addr
= cpu_to_le32(upper
);
1634 sky2
->tx_last_upper
= upper
;
1635 le
->opcode
= OP_ADDR64
| HW_OWNER
;
1638 /* Check for TCP Segmentation Offload */
1639 mss
= skb_shinfo(skb
)->gso_size
;
1642 if (!(hw
->flags
& SKY2_HW_NEW_LE
))
1643 mss
+= ETH_HLEN
+ ip_hdrlen(skb
) + tcp_hdrlen(skb
);
1645 if (mss
!= sky2
->tx_last_mss
) {
1646 le
= get_tx_le(sky2
, &slot
);
1647 le
->addr
= cpu_to_le32(mss
);
1649 if (hw
->flags
& SKY2_HW_NEW_LE
)
1650 le
->opcode
= OP_MSS
| HW_OWNER
;
1652 le
->opcode
= OP_LRGLEN
| HW_OWNER
;
1653 sky2
->tx_last_mss
= mss
;
1658 #ifdef SKY2_VLAN_TAG_USED
1659 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1660 if (sky2
->vlgrp
&& vlan_tx_tag_present(skb
)) {
1662 le
= get_tx_le(sky2
, &slot
);
1664 le
->opcode
= OP_VLAN
|HW_OWNER
;
1666 le
->opcode
|= OP_VLAN
;
1667 le
->length
= cpu_to_be16(vlan_tx_tag_get(skb
));
1672 /* Handle TCP checksum offload */
1673 if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
1674 /* On Yukon EX (some versions) encoding change. */
1675 if (hw
->flags
& SKY2_HW_AUTO_TX_SUM
)
1676 ctrl
|= CALSUM
; /* auto checksum */
1678 const unsigned offset
= skb_transport_offset(skb
);
1681 tcpsum
= offset
<< 16; /* sum start */
1682 tcpsum
|= offset
+ skb
->csum_offset
; /* sum write */
1684 ctrl
|= CALSUM
| WR_SUM
| INIT_SUM
| LOCK_SUM
;
1685 if (ip_hdr(skb
)->protocol
== IPPROTO_UDP
)
1688 if (tcpsum
!= sky2
->tx_tcpsum
) {
1689 sky2
->tx_tcpsum
= tcpsum
;
1691 le
= get_tx_le(sky2
, &slot
);
1692 le
->addr
= cpu_to_le32(tcpsum
);
1693 le
->length
= 0; /* initial checksum value */
1694 le
->ctrl
= 1; /* one packet */
1695 le
->opcode
= OP_TCPLISW
| HW_OWNER
;
1700 re
= sky2
->tx_ring
+ slot
;
1701 re
->flags
= TX_MAP_SINGLE
;
1702 pci_unmap_addr_set(re
, mapaddr
, mapping
);
1703 pci_unmap_len_set(re
, maplen
, len
);
1705 le
= get_tx_le(sky2
, &slot
);
1706 le
->addr
= cpu_to_le32(lower_32_bits(mapping
));
1707 le
->length
= cpu_to_le16(len
);
1709 le
->opcode
= mss
? (OP_LARGESEND
| HW_OWNER
) : (OP_PACKET
| HW_OWNER
);
1712 for (i
= 0; i
< skb_shinfo(skb
)->nr_frags
; i
++) {
1713 const skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
1715 mapping
= pci_map_page(hw
->pdev
, frag
->page
, frag
->page_offset
,
1716 frag
->size
, PCI_DMA_TODEVICE
);
1718 if (pci_dma_mapping_error(hw
->pdev
, mapping
))
1719 goto mapping_unwind
;
1721 upper
= upper_32_bits(mapping
);
1722 if (upper
!= sky2
->tx_last_upper
) {
1723 le
= get_tx_le(sky2
, &slot
);
1724 le
->addr
= cpu_to_le32(upper
);
1725 sky2
->tx_last_upper
= upper
;
1726 le
->opcode
= OP_ADDR64
| HW_OWNER
;
1729 re
= sky2
->tx_ring
+ slot
;
1730 re
->flags
= TX_MAP_PAGE
;
1731 pci_unmap_addr_set(re
, mapaddr
, mapping
);
1732 pci_unmap_len_set(re
, maplen
, frag
->size
);
1734 le
= get_tx_le(sky2
, &slot
);
1735 le
->addr
= cpu_to_le32(lower_32_bits(mapping
));
1736 le
->length
= cpu_to_le16(frag
->size
);
1738 le
->opcode
= OP_BUFFER
| HW_OWNER
;
1744 sky2
->tx_prod
= slot
;
1746 if (tx_avail(sky2
) <= MAX_SKB_TX_LE
)
1747 netif_stop_queue(dev
);
1749 sky2_put_idx(hw
, txqaddr
[sky2
->port
], sky2
->tx_prod
);
1751 return NETDEV_TX_OK
;
1754 for (i
= sky2
->tx_prod
; i
!= slot
; i
= RING_NEXT(i
, sky2
->tx_ring_size
)) {
1755 re
= sky2
->tx_ring
+ i
;
1757 sky2_tx_unmap(hw
->pdev
, re
);
1761 if (net_ratelimit())
1762 dev_warn(&hw
->pdev
->dev
, "%s: tx mapping error\n", dev
->name
);
1764 return NETDEV_TX_OK
;
1768 * Free ring elements from starting at tx_cons until "done"
1771 * 1. The hardware will tell us about partial completion of multi-part
1772 * buffers so make sure not to free skb to early.
1773 * 2. This may run in parallel start_xmit because the it only
1774 * looks at the tail of the queue of FIFO (tx_cons), not
1775 * the head (tx_prod)
1777 static void sky2_tx_complete(struct sky2_port
*sky2
, u16 done
)
1779 struct net_device
*dev
= sky2
->netdev
;
1782 BUG_ON(done
>= sky2
->tx_ring_size
);
1784 for (idx
= sky2
->tx_cons
; idx
!= done
;
1785 idx
= RING_NEXT(idx
, sky2
->tx_ring_size
)) {
1786 struct tx_ring_info
*re
= sky2
->tx_ring
+ idx
;
1787 struct sk_buff
*skb
= re
->skb
;
1789 sky2_tx_unmap(sky2
->hw
->pdev
, re
);
1792 if (unlikely(netif_msg_tx_done(sky2
)))
1793 printk(KERN_DEBUG
"%s: tx done %u\n",
1796 dev
->stats
.tx_packets
++;
1797 dev
->stats
.tx_bytes
+= skb
->len
;
1799 dev_kfree_skb_any(skb
);
1801 sky2
->tx_next
= RING_NEXT(idx
, sky2
->tx_ring_size
);
1805 sky2
->tx_cons
= idx
;
1808 if (tx_avail(sky2
) > MAX_SKB_TX_LE
+ 4)
1809 netif_wake_queue(dev
);
1812 static void sky2_tx_reset(struct sky2_hw
*hw
, unsigned port
)
1814 /* Disable Force Sync bit and Enable Alloc bit */
1815 sky2_write8(hw
, SK_REG(port
, TXA_CTRL
),
1816 TXA_DIS_FSYNC
| TXA_DIS_ALLOC
| TXA_STOP_RC
);
1818 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1819 sky2_write32(hw
, SK_REG(port
, TXA_ITI_INI
), 0L);
1820 sky2_write32(hw
, SK_REG(port
, TXA_LIM_INI
), 0L);
1822 /* Reset the PCI FIFO of the async Tx queue */
1823 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
),
1824 BMU_RST_SET
| BMU_FIFO_RST
);
1826 /* Reset the Tx prefetch units */
1827 sky2_write32(hw
, Y2_QADDR(txqaddr
[port
], PREF_UNIT_CTRL
),
1830 sky2_write32(hw
, RB_ADDR(txqaddr
[port
], RB_CTRL
), RB_RST_SET
);
1831 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_RST_SET
);
1834 /* Network shutdown */
1835 static int sky2_down(struct net_device
*dev
)
1837 struct sky2_port
*sky2
= netdev_priv(dev
);
1838 struct sky2_hw
*hw
= sky2
->hw
;
1839 unsigned port
= sky2
->port
;
1843 /* Never really got started! */
1847 if (netif_msg_ifdown(sky2
))
1848 printk(KERN_INFO PFX
"%s: disabling interface\n", dev
->name
);
1850 /* Force flow control off */
1851 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_OFF
);
1853 /* Stop transmitter */
1854 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
), BMU_STOP
);
1855 sky2_read32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
));
1857 sky2_write32(hw
, RB_ADDR(txqaddr
[port
], RB_CTRL
),
1858 RB_RST_SET
| RB_DIS_OP_MD
);
1860 ctrl
= gma_read16(hw
, port
, GM_GP_CTRL
);
1861 ctrl
&= ~(GM_GPCR_TX_ENA
| GM_GPCR_RX_ENA
);
1862 gma_write16(hw
, port
, GM_GP_CTRL
, ctrl
);
1864 sky2_write8(hw
, SK_REG(port
, GPHY_CTRL
), GPC_RST_SET
);
1866 /* Workaround shared GMAC reset */
1867 if (!(hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
== 0
1868 && port
== 0 && hw
->dev
[1] && netif_running(hw
->dev
[1])))
1869 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_RST_SET
);
1871 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_RST_SET
);
1873 /* Force any delayed status interrrupt and NAPI */
1874 sky2_write32(hw
, STAT_LEV_TIMER_CNT
, 0);
1875 sky2_write32(hw
, STAT_TX_TIMER_CNT
, 0);
1876 sky2_write32(hw
, STAT_ISR_TIMER_CNT
, 0);
1877 sky2_read8(hw
, STAT_ISR_TIMER_CTRL
);
1881 /* Disable port IRQ */
1882 imask
= sky2_read32(hw
, B0_IMSK
);
1883 imask
&= ~portirq_msk
[port
];
1884 sky2_write32(hw
, B0_IMSK
, imask
);
1885 sky2_read32(hw
, B0_IMSK
);
1887 synchronize_irq(hw
->pdev
->irq
);
1888 napi_synchronize(&hw
->napi
);
1890 spin_lock_bh(&sky2
->phy_lock
);
1891 sky2_phy_power_down(hw
, port
);
1892 spin_unlock_bh(&sky2
->phy_lock
);
1894 sky2_tx_reset(hw
, port
);
1896 /* Free any pending frames stuck in HW queue */
1897 sky2_tx_complete(sky2
, sky2
->tx_prod
);
1899 sky2_rx_clean(sky2
);
1901 sky2_free_buffers(sky2
);
1906 static u16
sky2_phy_speed(const struct sky2_hw
*hw
, u16 aux
)
1908 if (hw
->flags
& SKY2_HW_FIBRE_PHY
)
1911 if (!(hw
->flags
& SKY2_HW_GIGABIT
)) {
1912 if (aux
& PHY_M_PS_SPEED_100
)
1918 switch (aux
& PHY_M_PS_SPEED_MSK
) {
1919 case PHY_M_PS_SPEED_1000
:
1921 case PHY_M_PS_SPEED_100
:
1928 static void sky2_link_up(struct sky2_port
*sky2
)
1930 struct sky2_hw
*hw
= sky2
->hw
;
1931 unsigned port
= sky2
->port
;
1933 static const char *fc_name
[] = {
1941 reg
= gma_read16(hw
, port
, GM_GP_CTRL
);
1942 reg
|= GM_GPCR_RX_ENA
| GM_GPCR_TX_ENA
;
1943 gma_write16(hw
, port
, GM_GP_CTRL
, reg
);
1945 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, PHY_M_DEF_MSK
);
1947 netif_carrier_on(sky2
->netdev
);
1949 mod_timer(&hw
->watchdog_timer
, jiffies
+ 1);
1951 /* Turn on link LED */
1952 sky2_write8(hw
, SK_REG(port
, LNK_LED_REG
),
1953 LINKLED_ON
| LINKLED_BLINK_OFF
| LINKLED_LINKSYNC_OFF
);
1955 if (netif_msg_link(sky2
))
1956 printk(KERN_INFO PFX
1957 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1958 sky2
->netdev
->name
, sky2
->speed
,
1959 sky2
->duplex
== DUPLEX_FULL
? "full" : "half",
1960 fc_name
[sky2
->flow_status
]);
1963 static void sky2_link_down(struct sky2_port
*sky2
)
1965 struct sky2_hw
*hw
= sky2
->hw
;
1966 unsigned port
= sky2
->port
;
1969 gm_phy_write(hw
, port
, PHY_MARV_INT_MASK
, 0);
1971 reg
= gma_read16(hw
, port
, GM_GP_CTRL
);
1972 reg
&= ~(GM_GPCR_RX_ENA
| GM_GPCR_TX_ENA
);
1973 gma_write16(hw
, port
, GM_GP_CTRL
, reg
);
1975 netif_carrier_off(sky2
->netdev
);
1977 /* Turn on link LED */
1978 sky2_write8(hw
, SK_REG(port
, LNK_LED_REG
), LINKLED_OFF
);
1980 if (netif_msg_link(sky2
))
1981 printk(KERN_INFO PFX
"%s: Link is down.\n", sky2
->netdev
->name
);
1983 sky2_phy_init(hw
, port
);
1986 static enum flow_control
sky2_flow(int rx
, int tx
)
1989 return tx
? FC_BOTH
: FC_RX
;
1991 return tx
? FC_TX
: FC_NONE
;
1994 static int sky2_autoneg_done(struct sky2_port
*sky2
, u16 aux
)
1996 struct sky2_hw
*hw
= sky2
->hw
;
1997 unsigned port
= sky2
->port
;
2000 advert
= gm_phy_read(hw
, port
, PHY_MARV_AUNE_ADV
);
2001 lpa
= gm_phy_read(hw
, port
, PHY_MARV_AUNE_LP
);
2002 if (lpa
& PHY_M_AN_RF
) {
2003 printk(KERN_ERR PFX
"%s: remote fault", sky2
->netdev
->name
);
2007 if (!(aux
& PHY_M_PS_SPDUP_RES
)) {
2008 printk(KERN_ERR PFX
"%s: speed/duplex mismatch",
2009 sky2
->netdev
->name
);
2013 sky2
->speed
= sky2_phy_speed(hw
, aux
);
2014 sky2
->duplex
= (aux
& PHY_M_PS_FULL_DUP
) ? DUPLEX_FULL
: DUPLEX_HALF
;
2016 /* Since the pause result bits seem to in different positions on
2017 * different chips. look at registers.
2019 if (hw
->flags
& SKY2_HW_FIBRE_PHY
) {
2020 /* Shift for bits in fiber PHY */
2021 advert
&= ~(ADVERTISE_PAUSE_CAP
|ADVERTISE_PAUSE_ASYM
);
2022 lpa
&= ~(LPA_PAUSE_CAP
|LPA_PAUSE_ASYM
);
2024 if (advert
& ADVERTISE_1000XPAUSE
)
2025 advert
|= ADVERTISE_PAUSE_CAP
;
2026 if (advert
& ADVERTISE_1000XPSE_ASYM
)
2027 advert
|= ADVERTISE_PAUSE_ASYM
;
2028 if (lpa
& LPA_1000XPAUSE
)
2029 lpa
|= LPA_PAUSE_CAP
;
2030 if (lpa
& LPA_1000XPAUSE_ASYM
)
2031 lpa
|= LPA_PAUSE_ASYM
;
2034 sky2
->flow_status
= FC_NONE
;
2035 if (advert
& ADVERTISE_PAUSE_CAP
) {
2036 if (lpa
& LPA_PAUSE_CAP
)
2037 sky2
->flow_status
= FC_BOTH
;
2038 else if (advert
& ADVERTISE_PAUSE_ASYM
)
2039 sky2
->flow_status
= FC_RX
;
2040 } else if (advert
& ADVERTISE_PAUSE_ASYM
) {
2041 if ((lpa
& LPA_PAUSE_CAP
) && (lpa
& LPA_PAUSE_ASYM
))
2042 sky2
->flow_status
= FC_TX
;
2045 if (sky2
->duplex
== DUPLEX_HALF
&& sky2
->speed
< SPEED_1000
2046 && !(hw
->chip_id
== CHIP_ID_YUKON_EC_U
|| hw
->chip_id
== CHIP_ID_YUKON_EX
))
2047 sky2
->flow_status
= FC_NONE
;
2049 if (sky2
->flow_status
& FC_TX
)
2050 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_ON
);
2052 sky2_write8(hw
, SK_REG(port
, GMAC_CTRL
), GMC_PAUSE_OFF
);
2057 /* Interrupt from PHY */
2058 static void sky2_phy_intr(struct sky2_hw
*hw
, unsigned port
)
2060 struct net_device
*dev
= hw
->dev
[port
];
2061 struct sky2_port
*sky2
= netdev_priv(dev
);
2062 u16 istatus
, phystat
;
2064 if (!netif_running(dev
))
2067 spin_lock(&sky2
->phy_lock
);
2068 istatus
= gm_phy_read(hw
, port
, PHY_MARV_INT_STAT
);
2069 phystat
= gm_phy_read(hw
, port
, PHY_MARV_PHY_STAT
);
2071 if (netif_msg_intr(sky2
))
2072 printk(KERN_INFO PFX
"%s: phy interrupt status 0x%x 0x%x\n",
2073 sky2
->netdev
->name
, istatus
, phystat
);
2075 if (istatus
& PHY_M_IS_AN_COMPL
) {
2076 if (sky2_autoneg_done(sky2
, phystat
) == 0)
2081 if (istatus
& PHY_M_IS_LSP_CHANGE
)
2082 sky2
->speed
= sky2_phy_speed(hw
, phystat
);
2084 if (istatus
& PHY_M_IS_DUP_CHANGE
)
2086 (phystat
& PHY_M_PS_FULL_DUP
) ? DUPLEX_FULL
: DUPLEX_HALF
;
2088 if (istatus
& PHY_M_IS_LST_CHANGE
) {
2089 if (phystat
& PHY_M_PS_LINK_UP
)
2092 sky2_link_down(sky2
);
2095 spin_unlock(&sky2
->phy_lock
);
2098 /* Transmit timeout is only called if we are running, carrier is up
2099 * and tx queue is full (stopped).
2101 static void sky2_tx_timeout(struct net_device
*dev
)
2103 struct sky2_port
*sky2
= netdev_priv(dev
);
2104 struct sky2_hw
*hw
= sky2
->hw
;
2106 if (netif_msg_timer(sky2
))
2107 printk(KERN_ERR PFX
"%s: tx timeout\n", dev
->name
);
2109 printk(KERN_DEBUG PFX
"%s: transmit ring %u .. %u report=%u done=%u\n",
2110 dev
->name
, sky2
->tx_cons
, sky2
->tx_prod
,
2111 sky2_read16(hw
, sky2
->port
== 0 ? STAT_TXA1_RIDX
: STAT_TXA2_RIDX
),
2112 sky2_read16(hw
, Q_ADDR(txqaddr
[sky2
->port
], Q_DONE
)));
2114 /* can't restart safely under softirq */
2115 schedule_work(&hw
->restart_work
);
2118 static int sky2_change_mtu(struct net_device
*dev
, int new_mtu
)
2120 struct sky2_port
*sky2
= netdev_priv(dev
);
2121 struct sky2_hw
*hw
= sky2
->hw
;
2122 unsigned port
= sky2
->port
;
2127 if (new_mtu
< ETH_ZLEN
|| new_mtu
> ETH_JUMBO_MTU
)
2130 if (new_mtu
> ETH_DATA_LEN
&&
2131 (hw
->chip_id
== CHIP_ID_YUKON_FE
||
2132 hw
->chip_id
== CHIP_ID_YUKON_FE_P
))
2135 if (!netif_running(dev
)) {
2140 imask
= sky2_read32(hw
, B0_IMSK
);
2141 sky2_write32(hw
, B0_IMSK
, 0);
2143 dev
->trans_start
= jiffies
; /* prevent tx timeout */
2144 netif_stop_queue(dev
);
2145 napi_disable(&hw
->napi
);
2147 synchronize_irq(hw
->pdev
->irq
);
2149 if (!(hw
->flags
& SKY2_HW_RAM_BUFFER
))
2150 sky2_set_tx_stfwd(hw
, port
);
2152 ctl
= gma_read16(hw
, port
, GM_GP_CTRL
);
2153 gma_write16(hw
, port
, GM_GP_CTRL
, ctl
& ~GM_GPCR_RX_ENA
);
2155 sky2_rx_clean(sky2
);
2159 mode
= DATA_BLIND_VAL(DATA_BLIND_DEF
) |
2160 GM_SMOD_VLAN_ENA
| IPG_DATA_VAL(IPG_DATA_DEF
);
2162 if (dev
->mtu
> ETH_DATA_LEN
)
2163 mode
|= GM_SMOD_JUMBO_ENA
;
2165 gma_write16(hw
, port
, GM_SERIAL_MODE
, mode
);
2167 sky2_write8(hw
, RB_ADDR(rxqaddr
[port
], RB_CTRL
), RB_ENA_OP_MD
);
2169 err
= sky2_rx_start(sky2
);
2170 sky2_write32(hw
, B0_IMSK
, imask
);
2172 sky2_read32(hw
, B0_Y2_SP_LISR
);
2173 napi_enable(&hw
->napi
);
2178 gma_write16(hw
, port
, GM_GP_CTRL
, ctl
);
2180 netif_wake_queue(dev
);
2186 /* For small just reuse existing skb for next receive */
2187 static struct sk_buff
*receive_copy(struct sky2_port
*sky2
,
2188 const struct rx_ring_info
*re
,
2191 struct sk_buff
*skb
;
2193 skb
= netdev_alloc_skb(sky2
->netdev
, length
+ 2);
2195 skb_reserve(skb
, 2);
2196 pci_dma_sync_single_for_cpu(sky2
->hw
->pdev
, re
->data_addr
,
2197 length
, PCI_DMA_FROMDEVICE
);
2198 skb_copy_from_linear_data(re
->skb
, skb
->data
, length
);
2199 skb
->ip_summed
= re
->skb
->ip_summed
;
2200 skb
->csum
= re
->skb
->csum
;
2201 pci_dma_sync_single_for_device(sky2
->hw
->pdev
, re
->data_addr
,
2202 length
, PCI_DMA_FROMDEVICE
);
2203 re
->skb
->ip_summed
= CHECKSUM_NONE
;
2204 skb_put(skb
, length
);
2209 /* Adjust length of skb with fragments to match received data */
2210 static void skb_put_frags(struct sk_buff
*skb
, unsigned int hdr_space
,
2211 unsigned int length
)
2216 /* put header into skb */
2217 size
= min(length
, hdr_space
);
2222 num_frags
= skb_shinfo(skb
)->nr_frags
;
2223 for (i
= 0; i
< num_frags
; i
++) {
2224 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
2227 /* don't need this page */
2228 __free_page(frag
->page
);
2229 --skb_shinfo(skb
)->nr_frags
;
2231 size
= min(length
, (unsigned) PAGE_SIZE
);
2234 skb
->data_len
+= size
;
2235 skb
->truesize
+= size
;
2242 /* Normal packet - take skb from ring element and put in a new one */
2243 static struct sk_buff
*receive_new(struct sky2_port
*sky2
,
2244 struct rx_ring_info
*re
,
2245 unsigned int length
)
2247 struct sk_buff
*skb
, *nskb
;
2248 unsigned hdr_space
= sky2
->rx_data_size
;
2250 /* Don't be tricky about reusing pages (yet) */
2251 nskb
= sky2_rx_alloc(sky2
);
2252 if (unlikely(!nskb
))
2256 sky2_rx_unmap_skb(sky2
->hw
->pdev
, re
);
2258 prefetch(skb
->data
);
2260 if (sky2_rx_map_skb(sky2
->hw
->pdev
, re
, hdr_space
)) {
2261 dev_kfree_skb(nskb
);
2266 if (skb_shinfo(skb
)->nr_frags
)
2267 skb_put_frags(skb
, hdr_space
, length
);
2269 skb_put(skb
, length
);
2274 * Receive one packet.
2275 * For larger packets, get new buffer.
2277 static struct sk_buff
*sky2_receive(struct net_device
*dev
,
2278 u16 length
, u32 status
)
2280 struct sky2_port
*sky2
= netdev_priv(dev
);
2281 struct rx_ring_info
*re
= sky2
->rx_ring
+ sky2
->rx_next
;
2282 struct sk_buff
*skb
= NULL
;
2283 u16 count
= (status
& GMR_FS_LEN
) >> 16;
2285 #ifdef SKY2_VLAN_TAG_USED
2286 /* Account for vlan tag */
2287 if (sky2
->vlgrp
&& (status
& GMR_FS_VLAN
))
2291 if (unlikely(netif_msg_rx_status(sky2
)))
2292 printk(KERN_DEBUG PFX
"%s: rx slot %u status 0x%x len %d\n",
2293 dev
->name
, sky2
->rx_next
, status
, length
);
2295 sky2
->rx_next
= (sky2
->rx_next
+ 1) % sky2
->rx_pending
;
2296 prefetch(sky2
->rx_ring
+ sky2
->rx_next
);
2298 /* This chip has hardware problems that generates bogus status.
2299 * So do only marginal checking and expect higher level protocols
2300 * to handle crap frames.
2302 if (sky2
->hw
->chip_id
== CHIP_ID_YUKON_FE_P
&&
2303 sky2
->hw
->chip_rev
== CHIP_REV_YU_FE2_A0
&&
2307 if (status
& GMR_FS_ANY_ERR
)
2310 if (!(status
& GMR_FS_RX_OK
))
2313 /* if length reported by DMA does not match PHY, packet was truncated */
2314 if (length
!= count
)
2318 if (length
< copybreak
)
2319 skb
= receive_copy(sky2
, re
, length
);
2321 skb
= receive_new(sky2
, re
, length
);
2323 sky2_rx_submit(sky2
, re
);
2328 /* Truncation of overlength packets
2329 causes PHY length to not match MAC length */
2330 ++dev
->stats
.rx_length_errors
;
2331 if (netif_msg_rx_err(sky2
) && net_ratelimit())
2332 pr_info(PFX
"%s: rx length error: status %#x length %d\n",
2333 dev
->name
, status
, length
);
2337 ++dev
->stats
.rx_errors
;
2338 if (status
& GMR_FS_RX_FF_OV
) {
2339 dev
->stats
.rx_over_errors
++;
2343 if (netif_msg_rx_err(sky2
) && net_ratelimit())
2344 printk(KERN_INFO PFX
"%s: rx error, status 0x%x length %d\n",
2345 dev
->name
, status
, length
);
2347 if (status
& (GMR_FS_LONG_ERR
| GMR_FS_UN_SIZE
))
2348 dev
->stats
.rx_length_errors
++;
2349 if (status
& GMR_FS_FRAGMENT
)
2350 dev
->stats
.rx_frame_errors
++;
2351 if (status
& GMR_FS_CRC_ERR
)
2352 dev
->stats
.rx_crc_errors
++;
2357 /* Transmit complete */
2358 static inline void sky2_tx_done(struct net_device
*dev
, u16 last
)
2360 struct sky2_port
*sky2
= netdev_priv(dev
);
2362 if (netif_running(dev
))
2363 sky2_tx_complete(sky2
, last
);
2366 static inline void sky2_skb_rx(const struct sky2_port
*sky2
,
2367 u32 status
, struct sk_buff
*skb
)
2369 #ifdef SKY2_VLAN_TAG_USED
2370 u16 vlan_tag
= be16_to_cpu(sky2
->rx_tag
);
2371 if (sky2
->vlgrp
&& (status
& GMR_FS_VLAN
)) {
2372 if (skb
->ip_summed
== CHECKSUM_NONE
)
2373 vlan_hwaccel_receive_skb(skb
, sky2
->vlgrp
, vlan_tag
);
2375 vlan_gro_receive(&sky2
->hw
->napi
, sky2
->vlgrp
,
2380 if (skb
->ip_summed
== CHECKSUM_NONE
)
2381 netif_receive_skb(skb
);
2383 napi_gro_receive(&sky2
->hw
->napi
, skb
);
2386 static inline void sky2_rx_done(struct sky2_hw
*hw
, unsigned port
,
2387 unsigned packets
, unsigned bytes
)
2390 struct net_device
*dev
= hw
->dev
[port
];
2392 dev
->stats
.rx_packets
+= packets
;
2393 dev
->stats
.rx_bytes
+= bytes
;
2394 dev
->last_rx
= jiffies
;
2395 sky2_rx_update(netdev_priv(dev
), rxqaddr
[port
]);
2399 /* Process status response ring */
2400 static int sky2_status_intr(struct sky2_hw
*hw
, int to_do
, u16 idx
)
2403 unsigned int total_bytes
[2] = { 0 };
2404 unsigned int total_packets
[2] = { 0 };
2408 struct sky2_port
*sky2
;
2409 struct sky2_status_le
*le
= hw
->st_le
+ hw
->st_idx
;
2411 struct net_device
*dev
;
2412 struct sk_buff
*skb
;
2415 u8 opcode
= le
->opcode
;
2417 if (!(opcode
& HW_OWNER
))
2420 hw
->st_idx
= RING_NEXT(hw
->st_idx
, STATUS_RING_SIZE
);
2422 port
= le
->css
& CSS_LINK_BIT
;
2423 dev
= hw
->dev
[port
];
2424 sky2
= netdev_priv(dev
);
2425 length
= le16_to_cpu(le
->length
);
2426 status
= le32_to_cpu(le
->status
);
2429 switch (opcode
& ~HW_OWNER
) {
2431 total_packets
[port
]++;
2432 total_bytes
[port
] += length
;
2433 skb
= sky2_receive(dev
, length
, status
);
2434 if (unlikely(!skb
)) {
2435 dev
->stats
.rx_dropped
++;
2439 /* This chip reports checksum status differently */
2440 if (hw
->flags
& SKY2_HW_NEW_LE
) {
2441 if ((sky2
->flags
& SKY2_FLAG_RX_CHECKSUM
) &&
2442 (le
->css
& (CSS_ISIPV4
| CSS_ISIPV6
)) &&
2443 (le
->css
& CSS_TCPUDPCSOK
))
2444 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
2446 skb
->ip_summed
= CHECKSUM_NONE
;
2449 skb
->protocol
= eth_type_trans(skb
, dev
);
2451 sky2_skb_rx(sky2
, status
, skb
);
2453 /* Stop after net poll weight */
2454 if (++work_done
>= to_do
)
2458 #ifdef SKY2_VLAN_TAG_USED
2460 sky2
->rx_tag
= length
;
2464 sky2
->rx_tag
= length
;
2468 if (!(sky2
->flags
& SKY2_FLAG_RX_CHECKSUM
))
2471 /* If this happens then driver assuming wrong format */
2472 if (unlikely(hw
->flags
& SKY2_HW_NEW_LE
)) {
2473 if (net_ratelimit())
2474 printk(KERN_NOTICE
"%s: unexpected"
2475 " checksum status\n",
2480 /* Both checksum counters are programmed to start at
2481 * the same offset, so unless there is a problem they
2482 * should match. This failure is an early indication that
2483 * hardware receive checksumming won't work.
2485 if (likely(status
>> 16 == (status
& 0xffff))) {
2486 skb
= sky2
->rx_ring
[sky2
->rx_next
].skb
;
2487 skb
->ip_summed
= CHECKSUM_COMPLETE
;
2488 skb
->csum
= le16_to_cpu(status
);
2490 printk(KERN_NOTICE PFX
"%s: hardware receive "
2491 "checksum problem (status = %#x)\n",
2493 sky2
->flags
&= ~SKY2_FLAG_RX_CHECKSUM
;
2495 sky2_write32(sky2
->hw
,
2496 Q_ADDR(rxqaddr
[port
], Q_CSR
),
2502 /* TX index reports status for both ports */
2503 sky2_tx_done(hw
->dev
[0], status
& 0xfff);
2505 sky2_tx_done(hw
->dev
[1],
2506 ((status
>> 24) & 0xff)
2507 | (u16
)(length
& 0xf) << 8);
2511 if (net_ratelimit())
2512 printk(KERN_WARNING PFX
2513 "unknown status opcode 0x%x\n", opcode
);
2515 } while (hw
->st_idx
!= idx
);
2517 /* Fully processed status ring so clear irq */
2518 sky2_write32(hw
, STAT_CTRL
, SC_STAT_CLR_IRQ
);
2521 sky2_rx_done(hw
, 0, total_packets
[0], total_bytes
[0]);
2522 sky2_rx_done(hw
, 1, total_packets
[1], total_bytes
[1]);
2527 static void sky2_hw_error(struct sky2_hw
*hw
, unsigned port
, u32 status
)
2529 struct net_device
*dev
= hw
->dev
[port
];
2531 if (net_ratelimit())
2532 printk(KERN_INFO PFX
"%s: hw error interrupt status 0x%x\n",
2535 if (status
& Y2_IS_PAR_RD1
) {
2536 if (net_ratelimit())
2537 printk(KERN_ERR PFX
"%s: ram data read parity error\n",
2540 sky2_write16(hw
, RAM_BUFFER(port
, B3_RI_CTRL
), RI_CLR_RD_PERR
);
2543 if (status
& Y2_IS_PAR_WR1
) {
2544 if (net_ratelimit())
2545 printk(KERN_ERR PFX
"%s: ram data write parity error\n",
2548 sky2_write16(hw
, RAM_BUFFER(port
, B3_RI_CTRL
), RI_CLR_WR_PERR
);
2551 if (status
& Y2_IS_PAR_MAC1
) {
2552 if (net_ratelimit())
2553 printk(KERN_ERR PFX
"%s: MAC parity error\n", dev
->name
);
2554 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_CLI_TX_PE
);
2557 if (status
& Y2_IS_PAR_RX1
) {
2558 if (net_ratelimit())
2559 printk(KERN_ERR PFX
"%s: RX parity error\n", dev
->name
);
2560 sky2_write32(hw
, Q_ADDR(rxqaddr
[port
], Q_CSR
), BMU_CLR_IRQ_PAR
);
2563 if (status
& Y2_IS_TCP_TXA1
) {
2564 if (net_ratelimit())
2565 printk(KERN_ERR PFX
"%s: TCP segmentation error\n",
2567 sky2_write32(hw
, Q_ADDR(txqaddr
[port
], Q_CSR
), BMU_CLR_IRQ_TCP
);
2571 static void sky2_hw_intr(struct sky2_hw
*hw
)
2573 struct pci_dev
*pdev
= hw
->pdev
;
2574 u32 status
= sky2_read32(hw
, B0_HWE_ISRC
);
2575 u32 hwmsk
= sky2_read32(hw
, B0_HWE_IMSK
);
2579 if (status
& Y2_IS_TIST_OV
)
2580 sky2_write8(hw
, GMAC_TI_ST_CTRL
, GMT_ST_CLR_IRQ
);
2582 if (status
& (Y2_IS_MST_ERR
| Y2_IS_IRQ_STAT
)) {
2585 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
2586 pci_err
= sky2_pci_read16(hw
, PCI_STATUS
);
2587 if (net_ratelimit())
2588 dev_err(&pdev
->dev
, "PCI hardware error (0x%x)\n",
2591 sky2_pci_write16(hw
, PCI_STATUS
,
2592 pci_err
| PCI_STATUS_ERROR_BITS
);
2593 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
2596 if (status
& Y2_IS_PCI_EXP
) {
2597 /* PCI-Express uncorrectable Error occurred */
2600 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
2601 err
= sky2_read32(hw
, Y2_CFG_AER
+ PCI_ERR_UNCOR_STATUS
);
2602 sky2_write32(hw
, Y2_CFG_AER
+ PCI_ERR_UNCOR_STATUS
,
2604 if (net_ratelimit())
2605 dev_err(&pdev
->dev
, "PCI Express error (0x%x)\n", err
);
2607 sky2_read32(hw
, Y2_CFG_AER
+ PCI_ERR_UNCOR_STATUS
);
2608 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
2611 if (status
& Y2_HWE_L1_MASK
)
2612 sky2_hw_error(hw
, 0, status
);
2614 if (status
& Y2_HWE_L1_MASK
)
2615 sky2_hw_error(hw
, 1, status
);
2618 static void sky2_mac_intr(struct sky2_hw
*hw
, unsigned port
)
2620 struct net_device
*dev
= hw
->dev
[port
];
2621 struct sky2_port
*sky2
= netdev_priv(dev
);
2622 u8 status
= sky2_read8(hw
, SK_REG(port
, GMAC_IRQ_SRC
));
2624 if (netif_msg_intr(sky2
))
2625 printk(KERN_INFO PFX
"%s: mac interrupt status 0x%x\n",
2628 if (status
& GM_IS_RX_CO_OV
)
2629 gma_read16(hw
, port
, GM_RX_IRQ_SRC
);
2631 if (status
& GM_IS_TX_CO_OV
)
2632 gma_read16(hw
, port
, GM_TX_IRQ_SRC
);
2634 if (status
& GM_IS_RX_FF_OR
) {
2635 ++dev
->stats
.rx_fifo_errors
;
2636 sky2_write8(hw
, SK_REG(port
, RX_GMF_CTRL_T
), GMF_CLI_RX_FO
);
2639 if (status
& GM_IS_TX_FF_UR
) {
2640 ++dev
->stats
.tx_fifo_errors
;
2641 sky2_write8(hw
, SK_REG(port
, TX_GMF_CTRL_T
), GMF_CLI_TX_FU
);
2645 /* This should never happen it is a bug. */
2646 static void sky2_le_error(struct sky2_hw
*hw
, unsigned port
, u16 q
)
2648 struct net_device
*dev
= hw
->dev
[port
];
2649 u16 idx
= sky2_read16(hw
, Y2_QADDR(q
, PREF_UNIT_GET_IDX
));
2651 dev_err(&hw
->pdev
->dev
, PFX
2652 "%s: descriptor error q=%#x get=%u put=%u\n",
2653 dev
->name
, (unsigned) q
, (unsigned) idx
,
2654 (unsigned) sky2_read16(hw
, Y2_QADDR(q
, PREF_UNIT_PUT_IDX
)));
2656 sky2_write32(hw
, Q_ADDR(q
, Q_CSR
), BMU_CLR_IRQ_CHK
);
2659 static int sky2_rx_hung(struct net_device
*dev
)
2661 struct sky2_port
*sky2
= netdev_priv(dev
);
2662 struct sky2_hw
*hw
= sky2
->hw
;
2663 unsigned port
= sky2
->port
;
2664 unsigned rxq
= rxqaddr
[port
];
2665 u32 mac_rp
= sky2_read32(hw
, SK_REG(port
, RX_GMF_RP
));
2666 u8 mac_lev
= sky2_read8(hw
, SK_REG(port
, RX_GMF_RLEV
));
2667 u8 fifo_rp
= sky2_read8(hw
, Q_ADDR(rxq
, Q_RP
));
2668 u8 fifo_lev
= sky2_read8(hw
, Q_ADDR(rxq
, Q_RL
));
2670 /* If idle and MAC or PCI is stuck */
2671 if (sky2
->check
.last
== dev
->last_rx
&&
2672 ((mac_rp
== sky2
->check
.mac_rp
&&
2673 mac_lev
!= 0 && mac_lev
>= sky2
->check
.mac_lev
) ||
2674 /* Check if the PCI RX hang */
2675 (fifo_rp
== sky2
->check
.fifo_rp
&&
2676 fifo_lev
!= 0 && fifo_lev
>= sky2
->check
.fifo_lev
))) {
2677 printk(KERN_DEBUG PFX
"%s: hung mac %d:%d fifo %d (%d:%d)\n",
2678 dev
->name
, mac_lev
, mac_rp
, fifo_lev
, fifo_rp
,
2679 sky2_read8(hw
, Q_ADDR(rxq
, Q_WP
)));
2682 sky2
->check
.last
= dev
->last_rx
;
2683 sky2
->check
.mac_rp
= mac_rp
;
2684 sky2
->check
.mac_lev
= mac_lev
;
2685 sky2
->check
.fifo_rp
= fifo_rp
;
2686 sky2
->check
.fifo_lev
= fifo_lev
;
2691 static void sky2_watchdog(unsigned long arg
)
2693 struct sky2_hw
*hw
= (struct sky2_hw
*) arg
;
2695 /* Check for lost IRQ once a second */
2696 if (sky2_read32(hw
, B0_ISRC
)) {
2697 napi_schedule(&hw
->napi
);
2701 for (i
= 0; i
< hw
->ports
; i
++) {
2702 struct net_device
*dev
= hw
->dev
[i
];
2703 if (!netif_running(dev
))
2707 /* For chips with Rx FIFO, check if stuck */
2708 if ((hw
->flags
& SKY2_HW_RAM_BUFFER
) &&
2709 sky2_rx_hung(dev
)) {
2710 pr_info(PFX
"%s: receiver hang detected\n",
2712 schedule_work(&hw
->restart_work
);
2721 mod_timer(&hw
->watchdog_timer
, round_jiffies(jiffies
+ HZ
));
2724 /* Hardware/software error handling */
2725 static void sky2_err_intr(struct sky2_hw
*hw
, u32 status
)
2727 if (net_ratelimit())
2728 dev_warn(&hw
->pdev
->dev
, "error interrupt status=%#x\n", status
);
2730 if (status
& Y2_IS_HW_ERR
)
2733 if (status
& Y2_IS_IRQ_MAC1
)
2734 sky2_mac_intr(hw
, 0);
2736 if (status
& Y2_IS_IRQ_MAC2
)
2737 sky2_mac_intr(hw
, 1);
2739 if (status
& Y2_IS_CHK_RX1
)
2740 sky2_le_error(hw
, 0, Q_R1
);
2742 if (status
& Y2_IS_CHK_RX2
)
2743 sky2_le_error(hw
, 1, Q_R2
);
2745 if (status
& Y2_IS_CHK_TXA1
)
2746 sky2_le_error(hw
, 0, Q_XA1
);
2748 if (status
& Y2_IS_CHK_TXA2
)
2749 sky2_le_error(hw
, 1, Q_XA2
);
2752 static int sky2_poll(struct napi_struct
*napi
, int work_limit
)
2754 struct sky2_hw
*hw
= container_of(napi
, struct sky2_hw
, napi
);
2755 u32 status
= sky2_read32(hw
, B0_Y2_SP_EISR
);
2759 if (unlikely(status
& Y2_IS_ERROR
))
2760 sky2_err_intr(hw
, status
);
2762 if (status
& Y2_IS_IRQ_PHY1
)
2763 sky2_phy_intr(hw
, 0);
2765 if (status
& Y2_IS_IRQ_PHY2
)
2766 sky2_phy_intr(hw
, 1);
2768 while ((idx
= sky2_read16(hw
, STAT_PUT_IDX
)) != hw
->st_idx
) {
2769 work_done
+= sky2_status_intr(hw
, work_limit
- work_done
, idx
);
2771 if (work_done
>= work_limit
)
2775 napi_complete(napi
);
2776 sky2_read32(hw
, B0_Y2_SP_LISR
);
2782 static irqreturn_t
sky2_intr(int irq
, void *dev_id
)
2784 struct sky2_hw
*hw
= dev_id
;
2787 /* Reading this mask interrupts as side effect */
2788 status
= sky2_read32(hw
, B0_Y2_SP_ISRC2
);
2789 if (status
== 0 || status
== ~0)
2792 prefetch(&hw
->st_le
[hw
->st_idx
]);
2794 napi_schedule(&hw
->napi
);
2799 #ifdef CONFIG_NET_POLL_CONTROLLER
2800 static void sky2_netpoll(struct net_device
*dev
)
2802 struct sky2_port
*sky2
= netdev_priv(dev
);
2804 napi_schedule(&sky2
->hw
->napi
);
2808 /* Chip internal frequency for clock calculations */
2809 static u32
sky2_mhz(const struct sky2_hw
*hw
)
2811 switch (hw
->chip_id
) {
2812 case CHIP_ID_YUKON_EC
:
2813 case CHIP_ID_YUKON_EC_U
:
2814 case CHIP_ID_YUKON_EX
:
2815 case CHIP_ID_YUKON_SUPR
:
2816 case CHIP_ID_YUKON_UL_2
:
2819 case CHIP_ID_YUKON_FE
:
2822 case CHIP_ID_YUKON_FE_P
:
2825 case CHIP_ID_YUKON_XL
:
2833 static inline u32
sky2_us2clk(const struct sky2_hw
*hw
, u32 us
)
2835 return sky2_mhz(hw
) * us
;
2838 static inline u32
sky2_clk2us(const struct sky2_hw
*hw
, u32 clk
)
2840 return clk
/ sky2_mhz(hw
);
2844 static int __devinit
sky2_init(struct sky2_hw
*hw
)
2848 /* Enable all clocks and check for bad PCI access */
2849 sky2_pci_write32(hw
, PCI_DEV_REG3
, 0);
2851 sky2_write8(hw
, B0_CTST
, CS_RST_CLR
);
2853 hw
->chip_id
= sky2_read8(hw
, B2_CHIP_ID
);
2854 hw
->chip_rev
= (sky2_read8(hw
, B2_MAC_CFG
) & CFG_CHIP_R_MSK
) >> 4;
2856 switch(hw
->chip_id
) {
2857 case CHIP_ID_YUKON_XL
:
2858 hw
->flags
= SKY2_HW_GIGABIT
| SKY2_HW_NEWER_PHY
;
2861 case CHIP_ID_YUKON_EC_U
:
2862 hw
->flags
= SKY2_HW_GIGABIT
2864 | SKY2_HW_ADV_POWER_CTL
;
2867 case CHIP_ID_YUKON_EX
:
2868 hw
->flags
= SKY2_HW_GIGABIT
2871 | SKY2_HW_ADV_POWER_CTL
;
2873 /* New transmit checksum */
2874 if (hw
->chip_rev
!= CHIP_REV_YU_EX_B0
)
2875 hw
->flags
|= SKY2_HW_AUTO_TX_SUM
;
2878 case CHIP_ID_YUKON_EC
:
2879 /* This rev is really old, and requires untested workarounds */
2880 if (hw
->chip_rev
== CHIP_REV_YU_EC_A1
) {
2881 dev_err(&hw
->pdev
->dev
, "unsupported revision Yukon-EC rev A1\n");
2884 hw
->flags
= SKY2_HW_GIGABIT
;
2887 case CHIP_ID_YUKON_FE
:
2890 case CHIP_ID_YUKON_FE_P
:
2891 hw
->flags
= SKY2_HW_NEWER_PHY
2893 | SKY2_HW_AUTO_TX_SUM
2894 | SKY2_HW_ADV_POWER_CTL
;
2897 case CHIP_ID_YUKON_SUPR
:
2898 hw
->flags
= SKY2_HW_GIGABIT
2901 | SKY2_HW_AUTO_TX_SUM
2902 | SKY2_HW_ADV_POWER_CTL
;
2905 case CHIP_ID_YUKON_UL_2
:
2906 hw
->flags
= SKY2_HW_GIGABIT
2907 | SKY2_HW_ADV_POWER_CTL
;
2911 dev_err(&hw
->pdev
->dev
, "unsupported chip type 0x%x\n",
2916 hw
->pmd_type
= sky2_read8(hw
, B2_PMD_TYP
);
2917 if (hw
->pmd_type
== 'L' || hw
->pmd_type
== 'S' || hw
->pmd_type
== 'P')
2918 hw
->flags
|= SKY2_HW_FIBRE_PHY
;
2921 t8
= sky2_read8(hw
, B2_Y2_HW_RES
);
2922 if ((t8
& CFG_DUAL_MAC_MSK
) == CFG_DUAL_MAC_MSK
) {
2923 if (!(sky2_read8(hw
, B2_Y2_CLK_GATE
) & Y2_STATUS_LNK2_INAC
))
2930 static void sky2_reset(struct sky2_hw
*hw
)
2932 struct pci_dev
*pdev
= hw
->pdev
;
2935 u32 hwe_mask
= Y2_HWE_ALL_MASK
;
2938 if (hw
->chip_id
== CHIP_ID_YUKON_EX
) {
2939 status
= sky2_read16(hw
, HCU_CCSR
);
2940 status
&= ~(HCU_CCSR_AHB_RST
| HCU_CCSR_CPU_RST_MODE
|
2941 HCU_CCSR_UC_STATE_MSK
);
2942 sky2_write16(hw
, HCU_CCSR
, status
);
2944 sky2_write8(hw
, B28_Y2_ASF_STAT_CMD
, Y2_ASF_RESET
);
2945 sky2_write16(hw
, B0_CTST
, Y2_ASF_DISABLE
);
2948 sky2_write8(hw
, B0_CTST
, CS_RST_SET
);
2949 sky2_write8(hw
, B0_CTST
, CS_RST_CLR
);
2951 /* allow writes to PCI config */
2952 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_ON
);
2954 /* clear PCI errors, if any */
2955 status
= sky2_pci_read16(hw
, PCI_STATUS
);
2956 status
|= PCI_STATUS_ERROR_BITS
;
2957 sky2_pci_write16(hw
, PCI_STATUS
, status
);
2959 sky2_write8(hw
, B0_CTST
, CS_MRST_CLR
);
2961 cap
= pci_find_capability(pdev
, PCI_CAP_ID_EXP
);
2963 sky2_write32(hw
, Y2_CFG_AER
+ PCI_ERR_UNCOR_STATUS
,
2966 /* If error bit is stuck on ignore it */
2967 if (sky2_read32(hw
, B0_HWE_ISRC
) & Y2_IS_PCI_EXP
)
2968 dev_info(&pdev
->dev
, "ignoring stuck error report bit\n");
2970 hwe_mask
|= Y2_IS_PCI_EXP
;
2974 sky2_write8(hw
, B2_TST_CTRL1
, TST_CFG_WRITE_OFF
);
2976 for (i
= 0; i
< hw
->ports
; i
++) {
2977 sky2_write8(hw
, SK_REG(i
, GMAC_LINK_CTRL
), GMLC_RST_SET
);
2978 sky2_write8(hw
, SK_REG(i
, GMAC_LINK_CTRL
), GMLC_RST_CLR
);
2980 if (hw
->chip_id
== CHIP_ID_YUKON_EX
||
2981 hw
->chip_id
== CHIP_ID_YUKON_SUPR
)
2982 sky2_write16(hw
, SK_REG(i
, GMAC_CTRL
),
2983 GMC_BYP_MACSECRX_ON
| GMC_BYP_MACSECTX_ON
2987 /* Clear I2C IRQ noise */
2988 sky2_write32(hw
, B2_I2C_IRQ
, 1);
2990 /* turn off hardware timer (unused) */
2991 sky2_write8(hw
, B2_TI_CTRL
, TIM_STOP
);
2992 sky2_write8(hw
, B2_TI_CTRL
, TIM_CLR_IRQ
);
2994 /* Turn off descriptor polling */
2995 sky2_write32(hw
, B28_DPT_CTRL
, DPT_STOP
);
2997 /* Turn off receive timestamp */
2998 sky2_write8(hw
, GMAC_TI_ST_CTRL
, GMT_ST_STOP
);
2999 sky2_write8(hw
, GMAC_TI_ST_CTRL
, GMT_ST_CLR_IRQ
);
3001 /* enable the Tx Arbiters */
3002 for (i
= 0; i
< hw
->ports
; i
++)
3003 sky2_write8(hw
, SK_REG(i
, TXA_CTRL
), TXA_ENA_ARB
);
3005 /* Initialize ram interface */
3006 for (i
= 0; i
< hw
->ports
; i
++) {
3007 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_CTRL
), RI_RST_CLR
);
3009 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_R1
), SK_RI_TO_53
);
3010 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XA1
), SK_RI_TO_53
);
3011 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XS1
), SK_RI_TO_53
);
3012 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_R1
), SK_RI_TO_53
);
3013 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XA1
), SK_RI_TO_53
);
3014 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XS1
), SK_RI_TO_53
);
3015 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_R2
), SK_RI_TO_53
);
3016 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XA2
), SK_RI_TO_53
);
3017 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_WTO_XS2
), SK_RI_TO_53
);
3018 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_R2
), SK_RI_TO_53
);
3019 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XA2
), SK_RI_TO_53
);
3020 sky2_write8(hw
, RAM_BUFFER(i
, B3_RI_RTO_XS2
), SK_RI_TO_53
);
3023 sky2_write32(hw
, B0_HWE_IMSK
, hwe_mask
);
3025 for (i
= 0; i
< hw
->ports
; i
++)
3026 sky2_gmac_reset(hw
, i
);
3028 memset(hw
->st_le
, 0, STATUS_LE_BYTES
);
3031 sky2_write32(hw
, STAT_CTRL
, SC_STAT_RST_SET
);
3032 sky2_write32(hw
, STAT_CTRL
, SC_STAT_RST_CLR
);
3034 sky2_write32(hw
, STAT_LIST_ADDR_LO
, hw
->st_dma
);
3035 sky2_write32(hw
, STAT_LIST_ADDR_HI
, (u64
) hw
->st_dma
>> 32);
3037 /* Set the list last index */
3038 sky2_write16(hw
, STAT_LAST_IDX
, STATUS_RING_SIZE
- 1);
3040 sky2_write16(hw
, STAT_TX_IDX_TH
, 10);
3041 sky2_write8(hw
, STAT_FIFO_WM
, 16);
3043 /* set Status-FIFO ISR watermark */
3044 if (hw
->chip_id
== CHIP_ID_YUKON_XL
&& hw
->chip_rev
== 0)
3045 sky2_write8(hw
, STAT_FIFO_ISR_WM
, 4);
3047 sky2_write8(hw
, STAT_FIFO_ISR_WM
, 16);
3049 sky2_write32(hw
, STAT_TX_TIMER_INI
, sky2_us2clk(hw
, 1000));
3050 sky2_write32(hw
, STAT_ISR_TIMER_INI
, sky2_us2clk(hw
, 20));
3051 sky2_write32(hw
, STAT_LEV_TIMER_INI
, sky2_us2clk(hw
, 100));
3053 /* enable status unit */
3054 sky2_write32(hw
, STAT_CTRL
, SC_STAT_OP_ON
);
3056 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_START
);
3057 sky2_write8(hw
, STAT_LEV_TIMER_CTRL
, TIM_START
);
3058 sky2_write8(hw
, STAT_ISR_TIMER_CTRL
, TIM_START
);
3061 /* Take device down (offline).
3062 * Equivalent to doing dev_stop() but this does not
3063 * inform upper layers of the transistion.
3065 static void sky2_detach(struct net_device
*dev
)
3067 if (netif_running(dev
)) {
3068 netif_device_detach(dev
); /* stop txq */
3073 /* Bring device back after doing sky2_detach */
3074 static int sky2_reattach(struct net_device
*dev
)
3078 if (netif_running(dev
)) {
3081 printk(KERN_INFO PFX
"%s: could not restart %d\n",
3085 netif_device_attach(dev
);
3086 sky2_set_multicast(dev
);
3093 static void sky2_restart(struct work_struct
*work
)
3095 struct sky2_hw
*hw
= container_of(work
, struct sky2_hw
, restart_work
);
3099 for (i
= 0; i
< hw
->ports
; i
++)
3100 sky2_detach(hw
->dev
[i
]);
3102 napi_disable(&hw
->napi
);
3103 sky2_write32(hw
, B0_IMSK
, 0);
3105 sky2_write32(hw
, B0_IMSK
, Y2_IS_BASE
);
3106 napi_enable(&hw
->napi
);
3108 for (i
= 0; i
< hw
->ports
; i
++)
3109 sky2_reattach(hw
->dev
[i
]);
3114 static inline u8
sky2_wol_supported(const struct sky2_hw
*hw
)
3116 return sky2_is_copper(hw
) ? (WAKE_PHY
| WAKE_MAGIC
) : 0;
3119 static void sky2_get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
3121 const struct sky2_port
*sky2
= netdev_priv(dev
);
3123 wol
->supported
= sky2_wol_supported(sky2
->hw
);
3124 wol
->wolopts
= sky2
->wol
;
3127 static int sky2_set_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wol
)
3129 struct sky2_port
*sky2
= netdev_priv(dev
);
3130 struct sky2_hw
*hw
= sky2
->hw
;
3132 if ((wol
->wolopts
& ~sky2_wol_supported(sky2
->hw
))
3133 || !device_can_wakeup(&hw
->pdev
->dev
))
3136 sky2
->wol
= wol
->wolopts
;
3138 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
||
3139 hw
->chip_id
== CHIP_ID_YUKON_EX
||
3140 hw
->chip_id
== CHIP_ID_YUKON_FE_P
)
3141 sky2_write32(hw
, B0_CTST
, sky2
->wol
3142 ? Y2_HW_WOL_ON
: Y2_HW_WOL_OFF
);
3144 device_set_wakeup_enable(&hw
->pdev
->dev
, sky2
->wol
);
3146 if (!netif_running(dev
))
3147 sky2_wol_init(sky2
);
3151 static u32
sky2_supported_modes(const struct sky2_hw
*hw
)
3153 if (sky2_is_copper(hw
)) {
3154 u32 modes
= SUPPORTED_10baseT_Half
3155 | SUPPORTED_10baseT_Full
3156 | SUPPORTED_100baseT_Half
3157 | SUPPORTED_100baseT_Full
3158 | SUPPORTED_Autoneg
| SUPPORTED_TP
;
3160 if (hw
->flags
& SKY2_HW_GIGABIT
)
3161 modes
|= SUPPORTED_1000baseT_Half
3162 | SUPPORTED_1000baseT_Full
;
3165 return SUPPORTED_1000baseT_Half
3166 | SUPPORTED_1000baseT_Full
3171 static int sky2_get_settings(struct net_device
*dev
, struct ethtool_cmd
*ecmd
)
3173 struct sky2_port
*sky2
= netdev_priv(dev
);
3174 struct sky2_hw
*hw
= sky2
->hw
;
3176 ecmd
->transceiver
= XCVR_INTERNAL
;
3177 ecmd
->supported
= sky2_supported_modes(hw
);
3178 ecmd
->phy_address
= PHY_ADDR_MARV
;
3179 if (sky2_is_copper(hw
)) {
3180 ecmd
->port
= PORT_TP
;
3181 ecmd
->speed
= sky2
->speed
;
3183 ecmd
->speed
= SPEED_1000
;
3184 ecmd
->port
= PORT_FIBRE
;
3187 ecmd
->advertising
= sky2
->advertising
;
3188 ecmd
->autoneg
= (sky2
->flags
& SKY2_FLAG_AUTO_SPEED
)
3189 ? AUTONEG_ENABLE
: AUTONEG_DISABLE
;
3190 ecmd
->duplex
= sky2
->duplex
;
3194 static int sky2_set_settings(struct net_device
*dev
, struct ethtool_cmd
*ecmd
)
3196 struct sky2_port
*sky2
= netdev_priv(dev
);
3197 const struct sky2_hw
*hw
= sky2
->hw
;
3198 u32 supported
= sky2_supported_modes(hw
);
3200 if (ecmd
->autoneg
== AUTONEG_ENABLE
) {
3201 sky2
->flags
|= SKY2_FLAG_AUTO_SPEED
;
3202 ecmd
->advertising
= supported
;
3208 switch (ecmd
->speed
) {
3210 if (ecmd
->duplex
== DUPLEX_FULL
)
3211 setting
= SUPPORTED_1000baseT_Full
;
3212 else if (ecmd
->duplex
== DUPLEX_HALF
)
3213 setting
= SUPPORTED_1000baseT_Half
;
3218 if (ecmd
->duplex
== DUPLEX_FULL
)
3219 setting
= SUPPORTED_100baseT_Full
;
3220 else if (ecmd
->duplex
== DUPLEX_HALF
)
3221 setting
= SUPPORTED_100baseT_Half
;
3227 if (ecmd
->duplex
== DUPLEX_FULL
)
3228 setting
= SUPPORTED_10baseT_Full
;
3229 else if (ecmd
->duplex
== DUPLEX_HALF
)
3230 setting
= SUPPORTED_10baseT_Half
;
3238 if ((setting
& supported
) == 0)
3241 sky2
->speed
= ecmd
->speed
;
3242 sky2
->duplex
= ecmd
->duplex
;
3243 sky2
->flags
&= ~SKY2_FLAG_AUTO_SPEED
;
3246 sky2
->advertising
= ecmd
->advertising
;
3248 if (netif_running(dev
)) {
3249 sky2_phy_reinit(sky2
);
3250 sky2_set_multicast(dev
);
3256 static void sky2_get_drvinfo(struct net_device
*dev
,
3257 struct ethtool_drvinfo
*info
)
3259 struct sky2_port
*sky2
= netdev_priv(dev
);
3261 strcpy(info
->driver
, DRV_NAME
);
3262 strcpy(info
->version
, DRV_VERSION
);
3263 strcpy(info
->fw_version
, "N/A");
3264 strcpy(info
->bus_info
, pci_name(sky2
->hw
->pdev
));
3267 static const struct sky2_stat
{
3268 char name
[ETH_GSTRING_LEN
];
3271 { "tx_bytes", GM_TXO_OK_HI
},
3272 { "rx_bytes", GM_RXO_OK_HI
},
3273 { "tx_broadcast", GM_TXF_BC_OK
},
3274 { "rx_broadcast", GM_RXF_BC_OK
},
3275 { "tx_multicast", GM_TXF_MC_OK
},
3276 { "rx_multicast", GM_RXF_MC_OK
},
3277 { "tx_unicast", GM_TXF_UC_OK
},
3278 { "rx_unicast", GM_RXF_UC_OK
},
3279 { "tx_mac_pause", GM_TXF_MPAUSE
},
3280 { "rx_mac_pause", GM_RXF_MPAUSE
},
3281 { "collisions", GM_TXF_COL
},
3282 { "late_collision",GM_TXF_LAT_COL
},
3283 { "aborted", GM_TXF_ABO_COL
},
3284 { "single_collisions", GM_TXF_SNG_COL
},
3285 { "multi_collisions", GM_TXF_MUL_COL
},
3287 { "rx_short", GM_RXF_SHT
},
3288 { "rx_runt", GM_RXE_FRAG
},
3289 { "rx_64_byte_packets", GM_RXF_64B
},
3290 { "rx_65_to_127_byte_packets", GM_RXF_127B
},
3291 { "rx_128_to_255_byte_packets", GM_RXF_255B
},
3292 { "rx_256_to_511_byte_packets", GM_RXF_511B
},
3293 { "rx_512_to_1023_byte_packets", GM_RXF_1023B
},
3294 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B
},
3295 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ
},
3296 { "rx_too_long", GM_RXF_LNG_ERR
},
3297 { "rx_fifo_overflow", GM_RXE_FIFO_OV
},
3298 { "rx_jabber", GM_RXF_JAB_PKT
},
3299 { "rx_fcs_error", GM_RXF_FCS_ERR
},
3301 { "tx_64_byte_packets", GM_TXF_64B
},
3302 { "tx_65_to_127_byte_packets", GM_TXF_127B
},
3303 { "tx_128_to_255_byte_packets", GM_TXF_255B
},
3304 { "tx_256_to_511_byte_packets", GM_TXF_511B
},
3305 { "tx_512_to_1023_byte_packets", GM_TXF_1023B
},
3306 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B
},
3307 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ
},
3308 { "tx_fifo_underrun", GM_TXE_FIFO_UR
},
3311 static u32
sky2_get_rx_csum(struct net_device
*dev
)
3313 struct sky2_port
*sky2
= netdev_priv(dev
);
3315 return !!(sky2
->flags
& SKY2_FLAG_RX_CHECKSUM
);
3318 static int sky2_set_rx_csum(struct net_device
*dev
, u32 data
)
3320 struct sky2_port
*sky2
= netdev_priv(dev
);
3323 sky2
->flags
|= SKY2_FLAG_RX_CHECKSUM
;
3325 sky2
->flags
&= ~SKY2_FLAG_RX_CHECKSUM
;
3327 sky2_write32(sky2
->hw
, Q_ADDR(rxqaddr
[sky2
->port
], Q_CSR
),
3328 data
? BMU_ENA_RX_CHKSUM
: BMU_DIS_RX_CHKSUM
);
3333 static u32
sky2_get_msglevel(struct net_device
*netdev
)
3335 struct sky2_port
*sky2
= netdev_priv(netdev
);
3336 return sky2
->msg_enable
;
3339 static int sky2_nway_reset(struct net_device
*dev
)
3341 struct sky2_port
*sky2
= netdev_priv(dev
);
3343 if (!netif_running(dev
) || !(sky2
->flags
& SKY2_FLAG_AUTO_SPEED
))
3346 sky2_phy_reinit(sky2
);
3347 sky2_set_multicast(dev
);
3352 static void sky2_phy_stats(struct sky2_port
*sky2
, u64
* data
, unsigned count
)
3354 struct sky2_hw
*hw
= sky2
->hw
;
3355 unsigned port
= sky2
->port
;
3358 data
[0] = (u64
) gma_read32(hw
, port
, GM_TXO_OK_HI
) << 32
3359 | (u64
) gma_read32(hw
, port
, GM_TXO_OK_LO
);
3360 data
[1] = (u64
) gma_read32(hw
, port
, GM_RXO_OK_HI
) << 32
3361 | (u64
) gma_read32(hw
, port
, GM_RXO_OK_LO
);
3363 for (i
= 2; i
< count
; i
++)
3364 data
[i
] = (u64
) gma_read32(hw
, port
, sky2_stats
[i
].offset
);
3367 static void sky2_set_msglevel(struct net_device
*netdev
, u32 value
)
3369 struct sky2_port
*sky2
= netdev_priv(netdev
);
3370 sky2
->msg_enable
= value
;
3373 static int sky2_get_sset_count(struct net_device
*dev
, int sset
)
3377 return ARRAY_SIZE(sky2_stats
);
3383 static void sky2_get_ethtool_stats(struct net_device
*dev
,
3384 struct ethtool_stats
*stats
, u64
* data
)
3386 struct sky2_port
*sky2
= netdev_priv(dev
);
3388 sky2_phy_stats(sky2
, data
, ARRAY_SIZE(sky2_stats
));
3391 static void sky2_get_strings(struct net_device
*dev
, u32 stringset
, u8
* data
)
3395 switch (stringset
) {
3397 for (i
= 0; i
< ARRAY_SIZE(sky2_stats
); i
++)
3398 memcpy(data
+ i
* ETH_GSTRING_LEN
,
3399 sky2_stats
[i
].name
, ETH_GSTRING_LEN
);
3404 static int sky2_set_mac_address(struct net_device
*dev
, void *p
)
3406 struct sky2_port
*sky2
= netdev_priv(dev
);
3407 struct sky2_hw
*hw
= sky2
->hw
;
3408 unsigned port
= sky2
->port
;
3409 const struct sockaddr
*addr
= p
;
3411 if (!is_valid_ether_addr(addr
->sa_data
))
3412 return -EADDRNOTAVAIL
;
3414 memcpy(dev
->dev_addr
, addr
->sa_data
, ETH_ALEN
);
3415 memcpy_toio(hw
->regs
+ B2_MAC_1
+ port
* 8,
3416 dev
->dev_addr
, ETH_ALEN
);
3417 memcpy_toio(hw
->regs
+ B2_MAC_2
+ port
* 8,
3418 dev
->dev_addr
, ETH_ALEN
);
3420 /* virtual address for data */
3421 gma_set_addr(hw
, port
, GM_SRC_ADDR_2L
, dev
->dev_addr
);
3423 /* physical address: used for pause frames */
3424 gma_set_addr(hw
, port
, GM_SRC_ADDR_1L
, dev
->dev_addr
);
3429 static void inline sky2_add_filter(u8 filter
[8], const u8
*addr
)
3433 bit
= ether_crc(ETH_ALEN
, addr
) & 63;
3434 filter
[bit
>> 3] |= 1 << (bit
& 7);
3437 static void sky2_set_multicast(struct net_device
*dev
)
3439 struct sky2_port
*sky2
= netdev_priv(dev
);
3440 struct sky2_hw
*hw
= sky2
->hw
;
3441 unsigned port
= sky2
->port
;
3442 struct dev_mc_list
*list
= dev
->mc_list
;
3446 static const u8 pause_mc_addr
[ETH_ALEN
] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3448 rx_pause
= (sky2
->flow_status
== FC_RX
|| sky2
->flow_status
== FC_BOTH
);
3449 memset(filter
, 0, sizeof(filter
));
3451 reg
= gma_read16(hw
, port
, GM_RX_CTRL
);
3452 reg
|= GM_RXCR_UCF_ENA
;
3454 if (dev
->flags
& IFF_PROMISC
) /* promiscuous */
3455 reg
&= ~(GM_RXCR_UCF_ENA
| GM_RXCR_MCF_ENA
);
3456 else if (dev
->flags
& IFF_ALLMULTI
)
3457 memset(filter
, 0xff, sizeof(filter
));
3458 else if (dev
->mc_count
== 0 && !rx_pause
)
3459 reg
&= ~GM_RXCR_MCF_ENA
;
3462 reg
|= GM_RXCR_MCF_ENA
;
3465 sky2_add_filter(filter
, pause_mc_addr
);
3467 for (i
= 0; list
&& i
< dev
->mc_count
; i
++, list
= list
->next
)
3468 sky2_add_filter(filter
, list
->dmi_addr
);
3471 gma_write16(hw
, port
, GM_MC_ADDR_H1
,
3472 (u16
) filter
[0] | ((u16
) filter
[1] << 8));
3473 gma_write16(hw
, port
, GM_MC_ADDR_H2
,
3474 (u16
) filter
[2] | ((u16
) filter
[3] << 8));
3475 gma_write16(hw
, port
, GM_MC_ADDR_H3
,
3476 (u16
) filter
[4] | ((u16
) filter
[5] << 8));
3477 gma_write16(hw
, port
, GM_MC_ADDR_H4
,
3478 (u16
) filter
[6] | ((u16
) filter
[7] << 8));
3480 gma_write16(hw
, port
, GM_RX_CTRL
, reg
);
3483 /* Can have one global because blinking is controlled by
3484 * ethtool and that is always under RTNL mutex
3486 static void sky2_led(struct sky2_port
*sky2
, enum led_mode mode
)
3488 struct sky2_hw
*hw
= sky2
->hw
;
3489 unsigned port
= sky2
->port
;
3491 spin_lock_bh(&sky2
->phy_lock
);
3492 if (hw
->chip_id
== CHIP_ID_YUKON_EC_U
||
3493 hw
->chip_id
== CHIP_ID_YUKON_EX
||
3494 hw
->chip_id
== CHIP_ID_YUKON_SUPR
) {
3496 pg
= gm_phy_read(hw
, port
, PHY_MARV_EXT_ADR
);
3497 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, 3);
3501 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
3502 PHY_M_LEDC_LOS_CTRL(8) |
3503 PHY_M_LEDC_INIT_CTRL(8) |
3504 PHY_M_LEDC_STA1_CTRL(8) |
3505 PHY_M_LEDC_STA0_CTRL(8));
3508 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
3509 PHY_M_LEDC_LOS_CTRL(9) |
3510 PHY_M_LEDC_INIT_CTRL(9) |
3511 PHY_M_LEDC_STA1_CTRL(9) |
3512 PHY_M_LEDC_STA0_CTRL(9));
3515 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
3516 PHY_M_LEDC_LOS_CTRL(0xa) |
3517 PHY_M_LEDC_INIT_CTRL(0xa) |
3518 PHY_M_LEDC_STA1_CTRL(0xa) |
3519 PHY_M_LEDC_STA0_CTRL(0xa));
3522 gm_phy_write(hw
, port
, PHY_MARV_PHY_CTRL
,
3523 PHY_M_LEDC_LOS_CTRL(1) |
3524 PHY_M_LEDC_INIT_CTRL(8) |
3525 PHY_M_LEDC_STA1_CTRL(7) |
3526 PHY_M_LEDC_STA0_CTRL(7));
3529 gm_phy_write(hw
, port
, PHY_MARV_EXT_ADR
, pg
);
3531 gm_phy_write(hw
, port
, PHY_MARV_LED_OVER
,
3532 PHY_M_LED_MO_DUP(mode
) |
3533 PHY_M_LED_MO_10(mode
) |
3534 PHY_M_LED_MO_100(mode
) |
3535 PHY_M_LED_MO_1000(mode
) |
3536 PHY_M_LED_MO_RX(mode
) |
3537 PHY_M_LED_MO_TX(mode
));
3539 spin_unlock_bh(&sky2
->phy_lock
);
3542 /* blink LED's for finding board */
3543 static int sky2_phys_id(struct net_device
*dev
, u32 data
)
3545 struct sky2_port
*sky2
= netdev_priv(dev
);
3551 for (i
= 0; i
< data
; i
++) {
3552 sky2_led(sky2
, MO_LED_ON
);
3553 if (msleep_interruptible(500))
3555 sky2_led(sky2
, MO_LED_OFF
);
3556 if (msleep_interruptible(500))
3559 sky2_led(sky2
, MO_LED_NORM
);
3564 static void sky2_get_pauseparam(struct net_device
*dev
,
3565 struct ethtool_pauseparam
*ecmd
)
3567 struct sky2_port
*sky2
= netdev_priv(dev
);
3569 switch (sky2
->flow_mode
) {
3571 ecmd
->tx_pause
= ecmd
->rx_pause
= 0;
3574 ecmd
->tx_pause
= 1, ecmd
->rx_pause
= 0;
3577 ecmd
->tx_pause
= 0, ecmd
->rx_pause
= 1;
3580 ecmd
->tx_pause
= ecmd
->rx_pause
= 1;
3583 ecmd
->autoneg
= (sky2
->flags
& SKY2_FLAG_AUTO_PAUSE
)
3584 ? AUTONEG_ENABLE
: AUTONEG_DISABLE
;
3587 static int sky2_set_pauseparam(struct net_device
*dev
,
3588 struct ethtool_pauseparam
*ecmd
)
3590 struct sky2_port
*sky2
= netdev_priv(dev
);
3592 if (ecmd
->autoneg
== AUTONEG_ENABLE
)
3593 sky2
->flags
|= SKY2_FLAG_AUTO_PAUSE
;
3595 sky2
->flags
&= ~SKY2_FLAG_AUTO_PAUSE
;
3597 sky2
->flow_mode
= sky2_flow(ecmd
->rx_pause
, ecmd
->tx_pause
);
3599 if (netif_running(dev
))
3600 sky2_phy_reinit(sky2
);
3605 static int sky2_get_coalesce(struct net_device
*dev
,
3606 struct ethtool_coalesce
*ecmd
)
3608 struct sky2_port
*sky2
= netdev_priv(dev
);
3609 struct sky2_hw
*hw
= sky2
->hw
;
3611 if (sky2_read8(hw
, STAT_TX_TIMER_CTRL
) == TIM_STOP
)
3612 ecmd
->tx_coalesce_usecs
= 0;
3614 u32 clks
= sky2_read32(hw
, STAT_TX_TIMER_INI
);
3615 ecmd
->tx_coalesce_usecs
= sky2_clk2us(hw
, clks
);
3617 ecmd
->tx_max_coalesced_frames
= sky2_read16(hw
, STAT_TX_IDX_TH
);
3619 if (sky2_read8(hw
, STAT_LEV_TIMER_CTRL
) == TIM_STOP
)
3620 ecmd
->rx_coalesce_usecs
= 0;
3622 u32 clks
= sky2_read32(hw
, STAT_LEV_TIMER_INI
);
3623 ecmd
->rx_coalesce_usecs
= sky2_clk2us(hw
, clks
);
3625 ecmd
->rx_max_coalesced_frames
= sky2_read8(hw
, STAT_FIFO_WM
);
3627 if (sky2_read8(hw
, STAT_ISR_TIMER_CTRL
) == TIM_STOP
)
3628 ecmd
->rx_coalesce_usecs_irq
= 0;
3630 u32 clks
= sky2_read32(hw
, STAT_ISR_TIMER_INI
);
3631 ecmd
->rx_coalesce_usecs_irq
= sky2_clk2us(hw
, clks
);
3634 ecmd
->rx_max_coalesced_frames_irq
= sky2_read8(hw
, STAT_FIFO_ISR_WM
);
3639 /* Note: this affect both ports */
3640 static int sky2_set_coalesce(struct net_device
*dev
,
3641 struct ethtool_coalesce
*ecmd
)
3643 struct sky2_port
*sky2
= netdev_priv(dev
);
3644 struct sky2_hw
*hw
= sky2
->hw
;
3645 const u32 tmax
= sky2_clk2us(hw
, 0x0ffffff);
3647 if (ecmd
->tx_coalesce_usecs
> tmax
||
3648 ecmd
->rx_coalesce_usecs
> tmax
||
3649 ecmd
->rx_coalesce_usecs_irq
> tmax
)
3652 if (ecmd
->tx_max_coalesced_frames
>= sky2
->tx_ring_size
-1)
3654 if (ecmd
->rx_max_coalesced_frames
> RX_MAX_PENDING
)
3656 if (ecmd
->rx_max_coalesced_frames_irq
>RX_MAX_PENDING
)
3659 if (ecmd
->tx_coalesce_usecs
== 0)
3660 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_STOP
);
3662 sky2_write32(hw
, STAT_TX_TIMER_INI
,
3663 sky2_us2clk(hw
, ecmd
->tx_coalesce_usecs
));
3664 sky2_write8(hw
, STAT_TX_TIMER_CTRL
, TIM_START
);
3666 sky2_write16(hw
, STAT_TX_IDX_TH
, ecmd
->tx_max_coalesced_frames
);
3668 if (ecmd
->rx_coalesce_usecs
== 0)
3669 sky2_write8(hw
, STAT_LEV_TIMER_CTRL
, TIM_STOP
);
3671 sky2_write32(hw
, STAT_LEV_TIMER_INI
,
3672 sky2_us2clk(hw
, ecmd
->rx_coalesce_usecs
));
3673 sky2_write8(hw
, STAT_LEV_TIMER_CTRL
, TIM_START
);
3675 sky2_write8(hw
, STAT_FIFO_WM
, ecmd
->rx_max_coalesced_frames
);
3677 if (ecmd
->rx_coalesce_usecs_irq
== 0)
3678 sky2_write8(hw
, STAT_ISR_TIMER_CTRL
, TIM_STOP
);
3680 sky2_write32(hw
, STAT_ISR_TIMER_INI
,
3681 sky2_us2clk(hw
, ecmd
->rx_coalesce_usecs_irq
));
3682 sky2_write8(hw
, STAT_ISR_TIMER_CTRL
, TIM_START
);
3684 sky2_write8(hw
, STAT_FIFO_ISR_WM
, ecmd
->rx_max_coalesced_frames_irq
);
3688 static void sky2_get_ringparam(struct net_device
*dev
,
3689 struct ethtool_ringparam
*ering
)
3691 struct sky2_port
*sky2
= netdev_priv(dev
);
3693 ering
->rx_max_pending
= RX_MAX_PENDING
;
3694 ering
->rx_mini_max_pending
= 0;
3695 ering
->rx_jumbo_max_pending
= 0;
3696 ering
->tx_max_pending
= TX_MAX_PENDING
;
3698 ering
->rx_pending
= sky2
->rx_pending
;
3699 ering
->rx_mini_pending
= 0;
3700 ering
->rx_jumbo_pending
= 0;
3701 ering
->tx_pending
= sky2
->tx_pending
;
3704 static int sky2_set_ringparam(struct net_device
*dev
,
3705 struct ethtool_ringparam
*ering
)
3707 struct sky2_port
*sky2
= netdev_priv(dev
);
3709 if (ering
->rx_pending
> RX_MAX_PENDING
||
3710 ering
->rx_pending
< 8 ||
3711 ering
->tx_pending
< TX_MIN_PENDING
||
3712 ering
->tx_pending
> TX_MAX_PENDING
)
3717 sky2
->rx_pending
= ering
->rx_pending
;
3718 sky2
->tx_pending
= ering
->tx_pending
;
3719 sky2
->tx_ring_size
= roundup_pow_of_two(sky2
->tx_pending
+1);
3721 return sky2_reattach(dev
);
3724 static int sky2_get_regs_len(struct net_device
*dev
)
3730 * Returns copy of control register region
3731 * Note: ethtool_get_regs always provides full size (16k) buffer
3733 static void sky2_get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
,
3736 const struct sky2_port
*sky2
= netdev_priv(dev
);
3737 const void __iomem
*io
= sky2
->hw
->regs
;
3742 for (b
= 0; b
< 128; b
++) {
3743 /* This complicated switch statement is to make sure and
3744 * only access regions that are unreserved.
3745 * Some blocks are only valid on dual port cards.
3746 * and block 3 has some special diagnostic registers that
3751 /* skip diagnostic ram region */
3752 memcpy_fromio(p
+ 0x10, io
+ 0x10, 128 - 0x10);
3755 /* dual port cards only */
3756 case 5: /* Tx Arbiter 2 */
3758 case 14 ... 15: /* TX2 */
3759 case 17: case 19: /* Ram Buffer 2 */
3760 case 22 ... 23: /* Tx Ram Buffer 2 */
3761 case 25: /* Rx MAC Fifo 1 */
3762 case 27: /* Tx MAC Fifo 2 */
3763 case 31: /* GPHY 2 */
3764 case 40 ... 47: /* Pattern Ram 2 */
3765 case 52: case 54: /* TCP Segmentation 2 */
3766 case 112 ... 116: /* GMAC 2 */
3767 if (sky2
->hw
->ports
== 1)
3770 case 0: /* Control */
3771 case 2: /* Mac address */
3772 case 4: /* Tx Arbiter 1 */
3773 case 7: /* PCI express reg */
3775 case 12 ... 13: /* TX1 */
3776 case 16: case 18:/* Rx Ram Buffer 1 */
3777 case 20 ... 21: /* Tx Ram Buffer 1 */
3778 case 24: /* Rx MAC Fifo 1 */
3779 case 26: /* Tx MAC Fifo 1 */
3780 case 28 ... 29: /* Descriptor and status unit */
3781 case 30: /* GPHY 1*/
3782 case 32 ... 39: /* Pattern Ram 1 */
3783 case 48: case 50: /* TCP Segmentation 1 */
3784 case 56 ... 60: /* PCI space */
3785 case 80 ... 84: /* GMAC 1 */
3786 memcpy_fromio(p
, io
, 128);
3798 /* In order to do Jumbo packets on these chips, need to turn off the
3799 * transmit store/forward. Therefore checksum offload won't work.
3801 static int no_tx_offload(struct net_device
*dev
)
3803 const struct sky2_port
*sky2
= netdev_priv(dev
);
3804 const struct sky2_hw
*hw
= sky2
->hw
;
3806 return dev
->mtu
> ETH_DATA_LEN
&& hw
->chip_id
== CHIP_ID_YUKON_EC_U
;
3809 static int sky2_set_tx_csum(struct net_device
*dev
, u32 data
)
3811 if (data
&& no_tx_offload(dev
))
3814 return ethtool_op_set_tx_csum(dev
, data
);
3818 static int sky2_set_tso(struct net_device
*dev
, u32 data
)
3820 if (data
&& no_tx_offload(dev
))
3823 return ethtool_op_set_tso(dev
, data
);
3826 static int sky2_get_eeprom_len(struct net_device
*dev
)
3828 struct sky2_port
*sky2
= netdev_priv(dev
);
3829 struct sky2_hw
*hw
= sky2
->hw
;
3832 reg2
= sky2_pci_read16(hw
, PCI_DEV_REG2
);
3833 return 1 << ( ((reg2
& PCI_VPD_ROM_SZ
) >> 14) + 8);
3836 static int sky2_vpd_wait(const struct sky2_hw
*hw
, int cap
, u16 busy
)
3838 unsigned long start
= jiffies
;
3840 while ( (sky2_pci_read16(hw
, cap
+ PCI_VPD_ADDR
) & PCI_VPD_ADDR_F
) == busy
) {
3841 /* Can take up to 10.6 ms for write */
3842 if (time_after(jiffies
, start
+ HZ
/4)) {
3843 dev_err(&hw
->pdev
->dev
, PFX
"VPD cycle timed out");
3852 static int sky2_vpd_read(struct sky2_hw
*hw
, int cap
, void *data
,
3853 u16 offset
, size_t length
)
3857 while (length
> 0) {
3860 sky2_pci_write16(hw
, cap
+ PCI_VPD_ADDR
, offset
);
3861 rc
= sky2_vpd_wait(hw
, cap
, 0);
3865 val
= sky2_pci_read32(hw
, cap
+ PCI_VPD_DATA
);
3867 memcpy(data
, &val
, min(sizeof(val
), length
));
3868 offset
+= sizeof(u32
);
3869 data
+= sizeof(u32
);
3870 length
-= sizeof(u32
);
3876 static int sky2_vpd_write(struct sky2_hw
*hw
, int cap
, const void *data
,
3877 u16 offset
, unsigned int length
)
3882 for (i
= 0; i
< length
; i
+= sizeof(u32
)) {
3883 u32 val
= *(u32
*)(data
+ i
);
3885 sky2_pci_write32(hw
, cap
+ PCI_VPD_DATA
, val
);
3886 sky2_pci_write32(hw
, cap
+ PCI_VPD_ADDR
, offset
| PCI_VPD_ADDR_F
);
3888 rc
= sky2_vpd_wait(hw
, cap
, PCI_VPD_ADDR_F
);
3895 static int sky2_get_eeprom(struct net_device
*dev
, struct ethtool_eeprom
*eeprom
,
3898 struct sky2_port
*sky2
= netdev_priv(dev
);
3899 int cap
= pci_find_capability(sky2
->hw
->pdev
, PCI_CAP_ID_VPD
);
3904 eeprom
->magic
= SKY2_EEPROM_MAGIC
;
3906 return sky2_vpd_read(sky2
->hw
, cap
, data
, eeprom
->offset
, eeprom
->len
);
3909 static int sky2_set_eeprom(struct net_device
*dev
, struct ethtool_eeprom
*eeprom
,
3912 struct sky2_port
*sky2
= netdev_priv(dev
);
3913 int cap
= pci_find_capability(sky2
->hw
->pdev
, PCI_CAP_ID_VPD
);
3918 if (eeprom
->magic
!= SKY2_EEPROM_MAGIC
)
3921 /* Partial writes not supported */
3922 if ((eeprom
->offset
& 3) || (eeprom
->len
& 3))
3925 return sky2_vpd_write(sky2
->hw
, cap
, data
, eeprom
->offset
, eeprom
->len
);
3929 static const struct ethtool_ops sky2_ethtool_ops
= {
3930 .get_settings
= sky2_get_settings
,
3931 .set_settings
= sky2_set_settings
,
3932 .get_drvinfo
= sky2_get_drvinfo
,
3933 .get_wol
= sky2_get_wol
,
3934 .set_wol
= sky2_set_wol
,
3935 .get_msglevel
= sky2_get_msglevel
,
3936 .set_msglevel
= sky2_set_msglevel
,
3937 .nway_reset
= sky2_nway_reset
,
3938 .get_regs_len
= sky2_get_regs_len
,
3939 .get_regs
= sky2_get_regs
,
3940 .get_link
= ethtool_op_get_link
,
3941 .get_eeprom_len
= sky2_get_eeprom_len
,
3942 .get_eeprom
= sky2_get_eeprom
,
3943 .set_eeprom
= sky2_set_eeprom
,
3944 .set_sg
= ethtool_op_set_sg
,
3945 .set_tx_csum
= sky2_set_tx_csum
,
3946 .set_tso
= sky2_set_tso
,
3947 .get_rx_csum
= sky2_get_rx_csum
,
3948 .set_rx_csum
= sky2_set_rx_csum
,
3949 .get_strings
= sky2_get_strings
,
3950 .get_coalesce
= sky2_get_coalesce
,
3951 .set_coalesce
= sky2_set_coalesce
,
3952 .get_ringparam
= sky2_get_ringparam
,
3953 .set_ringparam
= sky2_set_ringparam
,
3954 .get_pauseparam
= sky2_get_pauseparam
,
3955 .set_pauseparam
= sky2_set_pauseparam
,
3956 .phys_id
= sky2_phys_id
,
3957 .get_sset_count
= sky2_get_sset_count
,
3958 .get_ethtool_stats
= sky2_get_ethtool_stats
,
3961 #ifdef CONFIG_SKY2_DEBUG
3963 static struct dentry
*sky2_debug
;
3967 * Read and parse the first part of Vital Product Data
3969 #define VPD_SIZE 128
3970 #define VPD_MAGIC 0x82
3972 static const struct vpd_tag
{
3976 { "PN", "Part Number" },
3977 { "EC", "Engineering Level" },
3978 { "MN", "Manufacturer" },
3979 { "SN", "Serial Number" },
3980 { "YA", "Asset Tag" },
3981 { "VL", "First Error Log Message" },
3982 { "VF", "Second Error Log Message" },
3983 { "VB", "Boot Agent ROM Configuration" },
3984 { "VE", "EFI UNDI Configuration" },
3987 static void sky2_show_vpd(struct seq_file
*seq
, struct sky2_hw
*hw
)
3995 reg2
= sky2_pci_read16(hw
, PCI_DEV_REG2
);
3996 vpd_size
= 1 << ( ((reg2
& PCI_VPD_ROM_SZ
) >> 14) + 8);
3998 seq_printf(seq
, "%s Product Data\n", pci_name(hw
->pdev
));
3999 buf
= kmalloc(vpd_size
, GFP_KERNEL
);
4001 seq_puts(seq
, "no memory!\n");
4005 if (pci_read_vpd(hw
->pdev
, 0, vpd_size
, buf
) < 0) {
4006 seq_puts(seq
, "VPD read failed\n");
4010 if (buf
[0] != VPD_MAGIC
) {
4011 seq_printf(seq
, "VPD tag mismatch: %#x\n", buf
[0]);
4015 if (len
== 0 || len
> vpd_size
- 4) {
4016 seq_printf(seq
, "Invalid id length: %d\n", len
);
4020 seq_printf(seq
, "%.*s\n", len
, buf
+ 3);
4023 while (offs
< vpd_size
- 4) {
4026 if (!memcmp("RW", buf
+ offs
, 2)) /* end marker */
4028 len
= buf
[offs
+ 2];
4029 if (offs
+ len
+ 3 >= vpd_size
)
4032 for (i
= 0; i
< ARRAY_SIZE(vpd_tags
); i
++) {
4033 if (!memcmp(vpd_tags
[i
].tag
, buf
+ offs
, 2)) {
4034 seq_printf(seq
, " %s: %.*s\n",
4035 vpd_tags
[i
].label
, len
, buf
+ offs
+ 3);
4045 static int sky2_debug_show(struct seq_file
*seq
, void *v
)
4047 struct net_device
*dev
= seq
->private;
4048 const struct sky2_port
*sky2
= netdev_priv(dev
);
4049 struct sky2_hw
*hw
= sky2
->hw
;
4050 unsigned port
= sky2
->port
;
4054 sky2_show_vpd(seq
, hw
);
4056 seq_printf(seq
, "\nIRQ src=%x mask=%x control=%x\n",
4057 sky2_read32(hw
, B0_ISRC
),
4058 sky2_read32(hw
, B0_IMSK
),
4059 sky2_read32(hw
, B0_Y2_SP_ICR
));
4061 if (!netif_running(dev
)) {
4062 seq_printf(seq
, "network not running\n");
4066 napi_disable(&hw
->napi
);
4067 last
= sky2_read16(hw
, STAT_PUT_IDX
);
4069 if (hw
->st_idx
== last
)
4070 seq_puts(seq
, "Status ring (empty)\n");
4072 seq_puts(seq
, "Status ring\n");
4073 for (idx
= hw
->st_idx
; idx
!= last
&& idx
< STATUS_RING_SIZE
;
4074 idx
= RING_NEXT(idx
, STATUS_RING_SIZE
)) {
4075 const struct sky2_status_le
*le
= hw
->st_le
+ idx
;
4076 seq_printf(seq
, "[%d] %#x %d %#x\n",
4077 idx
, le
->opcode
, le
->length
, le
->status
);
4079 seq_puts(seq
, "\n");
4082 seq_printf(seq
, "Tx ring pending=%u...%u report=%d done=%d\n",
4083 sky2
->tx_cons
, sky2
->tx_prod
,
4084 sky2_read16(hw
, port
== 0 ? STAT_TXA1_RIDX
: STAT_TXA2_RIDX
),
4085 sky2_read16(hw
, Q_ADDR(txqaddr
[port
], Q_DONE
)));
4087 /* Dump contents of tx ring */
4089 for (idx
= sky2
->tx_next
; idx
!= sky2
->tx_prod
&& idx
< sky2
->tx_ring_size
;
4090 idx
= RING_NEXT(idx
, sky2
->tx_ring_size
)) {
4091 const struct sky2_tx_le
*le
= sky2
->tx_le
+ idx
;
4092 u32 a
= le32_to_cpu(le
->addr
);
4095 seq_printf(seq
, "%u:", idx
);
4098 switch(le
->opcode
& ~HW_OWNER
) {
4100 seq_printf(seq
, " %#x:", a
);
4103 seq_printf(seq
, " mtu=%d", a
);
4106 seq_printf(seq
, " vlan=%d", be16_to_cpu(le
->length
));
4109 seq_printf(seq
, " csum=%#x", a
);
4112 seq_printf(seq
, " tso=%#x(%d)", a
, le16_to_cpu(le
->length
));
4115 seq_printf(seq
, " %#x(%d)", a
, le16_to_cpu(le
->length
));
4118 seq_printf(seq
, " frag=%#x(%d)", a
, le16_to_cpu(le
->length
));
4121 seq_printf(seq
, " op=%#x,%#x(%d)", le
->opcode
,
4122 a
, le16_to_cpu(le
->length
));
4125 if (le
->ctrl
& EOP
) {
4126 seq_putc(seq
, '\n');
4131 seq_printf(seq
, "\nRx ring hw get=%d put=%d last=%d\n",
4132 sky2_read16(hw
, Y2_QADDR(rxqaddr
[port
], PREF_UNIT_GET_IDX
)),
4133 sky2_read16(hw
, Y2_QADDR(rxqaddr
[port
], PREF_UNIT_PUT_IDX
)),
4134 sky2_read16(hw
, Y2_QADDR(rxqaddr
[port
], PREF_UNIT_LAST_IDX
)));
4136 sky2_read32(hw
, B0_Y2_SP_LISR
);
4137 napi_enable(&hw
->napi
);
4141 static int sky2_debug_open(struct inode
*inode
, struct file
*file
)
4143 return single_open(file
, sky2_debug_show
, inode
->i_private
);
4146 static const struct file_operations sky2_debug_fops
= {
4147 .owner
= THIS_MODULE
,
4148 .open
= sky2_debug_open
,
4150 .llseek
= seq_lseek
,
4151 .release
= single_release
,
4155 * Use network device events to create/remove/rename
4156 * debugfs file entries
4158 static int sky2_device_event(struct notifier_block
*unused
,
4159 unsigned long event
, void *ptr
)
4161 struct net_device
*dev
= ptr
;
4162 struct sky2_port
*sky2
= netdev_priv(dev
);
4164 if (dev
->netdev_ops
->ndo_open
!= sky2_up
|| !sky2_debug
)
4168 case NETDEV_CHANGENAME
:
4169 if (sky2
->debugfs
) {
4170 sky2
->debugfs
= debugfs_rename(sky2_debug
, sky2
->debugfs
,
4171 sky2_debug
, dev
->name
);
4175 case NETDEV_GOING_DOWN
:
4176 if (sky2
->debugfs
) {
4177 printk(KERN_DEBUG PFX
"%s: remove debugfs\n",
4179 debugfs_remove(sky2
->debugfs
);
4180 sky2
->debugfs
= NULL
;
4185 sky2
->debugfs
= debugfs_create_file(dev
->name
, S_IRUGO
,
4188 if (IS_ERR(sky2
->debugfs
))
4189 sky2
->debugfs
= NULL
;
4195 static struct notifier_block sky2_notifier
= {
4196 .notifier_call
= sky2_device_event
,
4200 static __init
void sky2_debug_init(void)
4204 ent
= debugfs_create_dir("sky2", NULL
);
4205 if (!ent
|| IS_ERR(ent
))
4209 register_netdevice_notifier(&sky2_notifier
);
4212 static __exit
void sky2_debug_cleanup(void)
4215 unregister_netdevice_notifier(&sky2_notifier
);
4216 debugfs_remove(sky2_debug
);
4222 #define sky2_debug_init()
4223 #define sky2_debug_cleanup()
4226 /* Two copies of network device operations to handle special case of
4227 not allowing netpoll on second port */
4228 static const struct net_device_ops sky2_netdev_ops
[2] = {
4230 .ndo_open
= sky2_up
,
4231 .ndo_stop
= sky2_down
,
4232 .ndo_start_xmit
= sky2_xmit_frame
,
4233 .ndo_do_ioctl
= sky2_ioctl
,
4234 .ndo_validate_addr
= eth_validate_addr
,
4235 .ndo_set_mac_address
= sky2_set_mac_address
,
4236 .ndo_set_multicast_list
= sky2_set_multicast
,
4237 .ndo_change_mtu
= sky2_change_mtu
,
4238 .ndo_tx_timeout
= sky2_tx_timeout
,
4239 #ifdef SKY2_VLAN_TAG_USED
4240 .ndo_vlan_rx_register
= sky2_vlan_rx_register
,
4242 #ifdef CONFIG_NET_POLL_CONTROLLER
4243 .ndo_poll_controller
= sky2_netpoll
,
4247 .ndo_open
= sky2_up
,
4248 .ndo_stop
= sky2_down
,
4249 .ndo_start_xmit
= sky2_xmit_frame
,
4250 .ndo_do_ioctl
= sky2_ioctl
,
4251 .ndo_validate_addr
= eth_validate_addr
,
4252 .ndo_set_mac_address
= sky2_set_mac_address
,
4253 .ndo_set_multicast_list
= sky2_set_multicast
,
4254 .ndo_change_mtu
= sky2_change_mtu
,
4255 .ndo_tx_timeout
= sky2_tx_timeout
,
4256 #ifdef SKY2_VLAN_TAG_USED
4257 .ndo_vlan_rx_register
= sky2_vlan_rx_register
,
4262 /* Initialize network device */
4263 static __devinit
struct net_device
*sky2_init_netdev(struct sky2_hw
*hw
,
4265 int highmem
, int wol
)
4267 struct sky2_port
*sky2
;
4268 struct net_device
*dev
= alloc_etherdev(sizeof(*sky2
));
4271 dev_err(&hw
->pdev
->dev
, "etherdev alloc failed\n");
4275 SET_NETDEV_DEV(dev
, &hw
->pdev
->dev
);
4276 dev
->irq
= hw
->pdev
->irq
;
4277 SET_ETHTOOL_OPS(dev
, &sky2_ethtool_ops
);
4278 dev
->watchdog_timeo
= TX_WATCHDOG
;
4279 dev
->netdev_ops
= &sky2_netdev_ops
[port
];
4281 sky2
= netdev_priv(dev
);
4284 sky2
->msg_enable
= netif_msg_init(debug
, default_msg
);
4286 /* Auto speed and flow control */
4287 sky2
->flags
= SKY2_FLAG_AUTO_SPEED
| SKY2_FLAG_AUTO_PAUSE
;
4288 if (hw
->chip_id
!= CHIP_ID_YUKON_XL
)
4289 sky2
->flags
|= SKY2_FLAG_RX_CHECKSUM
;
4291 sky2
->flow_mode
= FC_BOTH
;
4295 sky2
->advertising
= sky2_supported_modes(hw
);
4298 spin_lock_init(&sky2
->phy_lock
);
4300 sky2
->tx_pending
= TX_DEF_PENDING
;
4301 sky2
->tx_ring_size
= roundup_pow_of_two(TX_DEF_PENDING
+1);
4302 sky2
->rx_pending
= RX_DEF_PENDING
;
4304 hw
->dev
[port
] = dev
;
4308 dev
->features
|= NETIF_F_TSO
| NETIF_F_IP_CSUM
| NETIF_F_SG
;
4310 dev
->features
|= NETIF_F_HIGHDMA
;
4312 #ifdef SKY2_VLAN_TAG_USED
4313 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4314 if (!(sky2
->hw
->chip_id
== CHIP_ID_YUKON_FE_P
&&
4315 sky2
->hw
->chip_rev
== CHIP_REV_YU_FE2_A0
)) {
4316 dev
->features
|= NETIF_F_HW_VLAN_TX
| NETIF_F_HW_VLAN_RX
;
4320 /* read the mac address */
4321 memcpy_fromio(dev
->dev_addr
, hw
->regs
+ B2_MAC_1
+ port
* 8, ETH_ALEN
);
4322 memcpy(dev
->perm_addr
, dev
->dev_addr
, dev
->addr_len
);
4327 static void __devinit
sky2_show_addr(struct net_device
*dev
)
4329 const struct sky2_port
*sky2
= netdev_priv(dev
);
4331 if (netif_msg_probe(sky2
))
4332 printk(KERN_INFO PFX
"%s: addr %pM\n",
4333 dev
->name
, dev
->dev_addr
);
4336 /* Handle software interrupt used during MSI test */
4337 static irqreturn_t __devinit
sky2_test_intr(int irq
, void *dev_id
)
4339 struct sky2_hw
*hw
= dev_id
;
4340 u32 status
= sky2_read32(hw
, B0_Y2_SP_ISRC2
);
4345 if (status
& Y2_IS_IRQ_SW
) {
4346 hw
->flags
|= SKY2_HW_USE_MSI
;
4347 wake_up(&hw
->msi_wait
);
4348 sky2_write8(hw
, B0_CTST
, CS_CL_SW_IRQ
);
4350 sky2_write32(hw
, B0_Y2_SP_ICR
, 2);
4355 /* Test interrupt path by forcing a a software IRQ */
4356 static int __devinit
sky2_test_msi(struct sky2_hw
*hw
)
4358 struct pci_dev
*pdev
= hw
->pdev
;
4361 init_waitqueue_head (&hw
->msi_wait
);
4363 sky2_write32(hw
, B0_IMSK
, Y2_IS_IRQ_SW
);
4365 err
= request_irq(pdev
->irq
, sky2_test_intr
, 0, DRV_NAME
, hw
);
4367 dev_err(&pdev
->dev
, "cannot assign irq %d\n", pdev
->irq
);
4371 sky2_write8(hw
, B0_CTST
, CS_ST_SW_IRQ
);
4372 sky2_read8(hw
, B0_CTST
);
4374 wait_event_timeout(hw
->msi_wait
, (hw
->flags
& SKY2_HW_USE_MSI
), HZ
/10);
4376 if (!(hw
->flags
& SKY2_HW_USE_MSI
)) {
4377 /* MSI test failed, go back to INTx mode */
4378 dev_info(&pdev
->dev
, "No interrupt generated using MSI, "
4379 "switching to INTx mode.\n");
4382 sky2_write8(hw
, B0_CTST
, CS_CL_SW_IRQ
);
4385 sky2_write32(hw
, B0_IMSK
, 0);
4386 sky2_read32(hw
, B0_IMSK
);
4388 free_irq(pdev
->irq
, hw
);
4393 /* This driver supports yukon2 chipset only */
4394 static const char *sky2_name(u8 chipid
, char *buf
, int sz
)
4396 const char *name
[] = {
4398 "EC Ultra", /* 0xb4 */
4399 "Extreme", /* 0xb5 */
4403 "Supreme", /* 0xb9 */
4407 if (chipid
>= CHIP_ID_YUKON_XL
&& chipid
< CHIP_ID_YUKON_UL_2
)
4408 strncpy(buf
, name
[chipid
- CHIP_ID_YUKON_XL
], sz
);
4410 snprintf(buf
, sz
, "(chip %#x)", chipid
);
4414 static int __devinit
sky2_probe(struct pci_dev
*pdev
,
4415 const struct pci_device_id
*ent
)
4417 struct net_device
*dev
;
4419 int err
, using_dac
= 0, wol_default
;
4423 err
= pci_enable_device(pdev
);
4425 dev_err(&pdev
->dev
, "cannot enable PCI device\n");
4429 /* Get configuration information
4430 * Note: only regular PCI config access once to test for HW issues
4431 * other PCI access through shared memory for speed and to
4432 * avoid MMCONFIG problems.
4434 err
= pci_read_config_dword(pdev
, PCI_DEV_REG2
, ®
);
4436 dev_err(&pdev
->dev
, "PCI read config failed\n");
4441 dev_err(&pdev
->dev
, "PCI configuration read error\n");
4445 err
= pci_request_regions(pdev
, DRV_NAME
);
4447 dev_err(&pdev
->dev
, "cannot obtain PCI resources\n");
4448 goto err_out_disable
;
4451 pci_set_master(pdev
);
4453 if (sizeof(dma_addr_t
) > sizeof(u32
) &&
4454 !(err
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(64)))) {
4456 err
= pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(64));
4458 dev_err(&pdev
->dev
, "unable to obtain 64 bit DMA "
4459 "for consistent allocations\n");
4460 goto err_out_free_regions
;
4463 err
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
4465 dev_err(&pdev
->dev
, "no usable DMA configuration\n");
4466 goto err_out_free_regions
;
4472 /* The sk98lin vendor driver uses hardware byte swapping but
4473 * this driver uses software swapping.
4475 reg
&= ~PCI_REV_DESC
;
4476 err
= pci_write_config_dword(pdev
,PCI_DEV_REG2
, reg
);
4478 dev_err(&pdev
->dev
, "PCI write config failed\n");
4479 goto err_out_free_regions
;
4483 wol_default
= device_may_wakeup(&pdev
->dev
) ? WAKE_MAGIC
: 0;
4486 hw
= kzalloc(sizeof(*hw
), GFP_KERNEL
);
4488 dev_err(&pdev
->dev
, "cannot allocate hardware struct\n");
4489 goto err_out_free_regions
;
4494 hw
->regs
= ioremap_nocache(pci_resource_start(pdev
, 0), 0x4000);
4496 dev_err(&pdev
->dev
, "cannot map device registers\n");
4497 goto err_out_free_hw
;
4500 /* ring for status responses */
4501 hw
->st_le
= pci_alloc_consistent(pdev
, STATUS_LE_BYTES
, &hw
->st_dma
);
4503 goto err_out_iounmap
;
4505 err
= sky2_init(hw
);
4507 goto err_out_iounmap
;
4509 dev_info(&pdev
->dev
, "Yukon-2 %s chip revision %d\n",
4510 sky2_name(hw
->chip_id
, buf1
, sizeof(buf1
)), hw
->chip_rev
);
4514 dev
= sky2_init_netdev(hw
, 0, using_dac
, wol_default
);
4517 goto err_out_free_pci
;
4520 if (!disable_msi
&& pci_enable_msi(pdev
) == 0) {
4521 err
= sky2_test_msi(hw
);
4522 if (err
== -EOPNOTSUPP
)
4523 pci_disable_msi(pdev
);
4525 goto err_out_free_netdev
;
4528 err
= register_netdev(dev
);
4530 dev_err(&pdev
->dev
, "cannot register net device\n");
4531 goto err_out_free_netdev
;
4534 netif_napi_add(dev
, &hw
->napi
, sky2_poll
, NAPI_WEIGHT
);
4536 err
= request_irq(pdev
->irq
, sky2_intr
,
4537 (hw
->flags
& SKY2_HW_USE_MSI
) ? 0 : IRQF_SHARED
,
4540 dev_err(&pdev
->dev
, "cannot assign irq %d\n", pdev
->irq
);
4541 goto err_out_unregister
;
4543 sky2_write32(hw
, B0_IMSK
, Y2_IS_BASE
);
4544 napi_enable(&hw
->napi
);
4546 sky2_show_addr(dev
);
4548 if (hw
->ports
> 1) {
4549 struct net_device
*dev1
;
4551 dev1
= sky2_init_netdev(hw
, 1, using_dac
, wol_default
);
4553 dev_warn(&pdev
->dev
, "allocation for second device failed\n");
4554 else if ((err
= register_netdev(dev1
))) {
4555 dev_warn(&pdev
->dev
,
4556 "register of second port failed (%d)\n", err
);
4560 sky2_show_addr(dev1
);
4563 setup_timer(&hw
->watchdog_timer
, sky2_watchdog
, (unsigned long) hw
);
4564 INIT_WORK(&hw
->restart_work
, sky2_restart
);
4566 pci_set_drvdata(pdev
, hw
);
4571 if (hw
->flags
& SKY2_HW_USE_MSI
)
4572 pci_disable_msi(pdev
);
4573 unregister_netdev(dev
);
4574 err_out_free_netdev
:
4577 sky2_write8(hw
, B0_CTST
, CS_RST_SET
);
4578 pci_free_consistent(pdev
, STATUS_LE_BYTES
, hw
->st_le
, hw
->st_dma
);
4583 err_out_free_regions
:
4584 pci_release_regions(pdev
);
4586 pci_disable_device(pdev
);
4588 pci_set_drvdata(pdev
, NULL
);
4592 static void __devexit
sky2_remove(struct pci_dev
*pdev
)
4594 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
4600 del_timer_sync(&hw
->watchdog_timer
);
4601 cancel_work_sync(&hw
->restart_work
);
4603 for (i
= hw
->ports
-1; i
>= 0; --i
)
4604 unregister_netdev(hw
->dev
[i
]);
4606 sky2_write32(hw
, B0_IMSK
, 0);
4610 sky2_write8(hw
, B0_CTST
, CS_RST_SET
);
4611 sky2_read8(hw
, B0_CTST
);
4613 free_irq(pdev
->irq
, hw
);
4614 if (hw
->flags
& SKY2_HW_USE_MSI
)
4615 pci_disable_msi(pdev
);
4616 pci_free_consistent(pdev
, STATUS_LE_BYTES
, hw
->st_le
, hw
->st_dma
);
4617 pci_release_regions(pdev
);
4618 pci_disable_device(pdev
);
4620 for (i
= hw
->ports
-1; i
>= 0; --i
)
4621 free_netdev(hw
->dev
[i
]);
4626 pci_set_drvdata(pdev
, NULL
);
4630 static int sky2_suspend(struct pci_dev
*pdev
, pm_message_t state
)
4632 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
4638 del_timer_sync(&hw
->watchdog_timer
);
4639 cancel_work_sync(&hw
->restart_work
);
4642 for (i
= 0; i
< hw
->ports
; i
++) {
4643 struct net_device
*dev
= hw
->dev
[i
];
4644 struct sky2_port
*sky2
= netdev_priv(dev
);
4649 sky2_wol_init(sky2
);
4654 sky2_write32(hw
, B0_IMSK
, 0);
4655 napi_disable(&hw
->napi
);
4659 pci_save_state(pdev
);
4660 pci_enable_wake(pdev
, pci_choose_state(pdev
, state
), wol
);
4661 pci_set_power_state(pdev
, pci_choose_state(pdev
, state
));
4666 static int sky2_resume(struct pci_dev
*pdev
)
4668 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
4674 err
= pci_set_power_state(pdev
, PCI_D0
);
4678 err
= pci_restore_state(pdev
);
4682 pci_enable_wake(pdev
, PCI_D0
, 0);
4684 /* Re-enable all clocks */
4685 if (hw
->chip_id
== CHIP_ID_YUKON_EX
||
4686 hw
->chip_id
== CHIP_ID_YUKON_EC_U
||
4687 hw
->chip_id
== CHIP_ID_YUKON_FE_P
)
4688 sky2_pci_write32(hw
, PCI_DEV_REG3
, 0);
4691 sky2_write32(hw
, B0_IMSK
, Y2_IS_BASE
);
4692 napi_enable(&hw
->napi
);
4695 for (i
= 0; i
< hw
->ports
; i
++) {
4696 err
= sky2_reattach(hw
->dev
[i
]);
4706 dev_err(&pdev
->dev
, "resume failed (%d)\n", err
);
4707 pci_disable_device(pdev
);
4712 static void sky2_shutdown(struct pci_dev
*pdev
)
4714 struct sky2_hw
*hw
= pci_get_drvdata(pdev
);
4721 del_timer_sync(&hw
->watchdog_timer
);
4723 for (i
= 0; i
< hw
->ports
; i
++) {
4724 struct net_device
*dev
= hw
->dev
[i
];
4725 struct sky2_port
*sky2
= netdev_priv(dev
);
4729 sky2_wol_init(sky2
);
4737 pci_enable_wake(pdev
, PCI_D3hot
, wol
);
4738 pci_enable_wake(pdev
, PCI_D3cold
, wol
);
4740 pci_disable_device(pdev
);
4741 pci_set_power_state(pdev
, PCI_D3hot
);
4744 static struct pci_driver sky2_driver
= {
4746 .id_table
= sky2_id_table
,
4747 .probe
= sky2_probe
,
4748 .remove
= __devexit_p(sky2_remove
),
4750 .suspend
= sky2_suspend
,
4751 .resume
= sky2_resume
,
4753 .shutdown
= sky2_shutdown
,
4756 static int __init
sky2_init_module(void)
4758 pr_info(PFX
"driver version " DRV_VERSION
"\n");
4761 return pci_register_driver(&sky2_driver
);
4764 static void __exit
sky2_cleanup_module(void)
4766 pci_unregister_driver(&sky2_driver
);
4767 sky2_debug_cleanup();
4770 module_init(sky2_init_module
);
4771 module_exit(sky2_cleanup_module
);
4773 MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4774 MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4775 MODULE_LICENSE("GPL");
4776 MODULE_VERSION(DRV_VERSION
);