2 * Hardware modules present on the OMAP44xx chips
4 * Copyright (C) 2009-2012 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
10 * This file is automatically generated from the OMAP hardware databases.
11 * We respectfully ask that any modifications to this file be coordinated
12 * with the public linux-omap@vger.kernel.org mailing list and the
13 * authors above to ensure that the autogeneration scripts are kept
14 * up-to-date with the file contents.
15 * Note that this file is currently not in sync with autogeneration scripts.
16 * The above note to be removed, once it is synced up.
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License version 2 as
20 * published by the Free Software Foundation.
24 #include <linux/platform_data/gpio-omap.h>
25 #include <linux/power/smartreflex.h>
26 #include <linux/i2c-omap.h>
28 #include <linux/omap-dma.h>
30 #include <linux/platform_data/spi-omap2-mcspi.h>
31 #include <linux/platform_data/asoc-ti-mcbsp.h>
32 #include <linux/platform_data/iommu-omap.h>
33 #include <plat/dmtimer.h>
35 #include "omap_hwmod.h"
36 #include "omap_hwmod_common_data.h"
40 #include "prm-regbits-44xx.h"
45 /* Base offset for all OMAP4 interrupts external to MPUSS */
46 #define OMAP44XX_IRQ_GIC_START 32
48 /* Base offset for all OMAP4 dma requests */
49 #define OMAP44XX_DMA_REQ_START 1
59 static struct omap_hwmod_class omap44xx_dmm_hwmod_class
= {
64 static struct omap_hwmod omap44xx_dmm_hwmod
= {
66 .class = &omap44xx_dmm_hwmod_class
,
67 .clkdm_name
= "l3_emif_clkdm",
70 .clkctrl_offs
= OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET
,
71 .context_offs
= OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET
,
78 * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
80 static struct omap_hwmod_class omap44xx_l3_hwmod_class
= {
85 static struct omap_hwmod omap44xx_l3_instr_hwmod
= {
87 .class = &omap44xx_l3_hwmod_class
,
88 .clkdm_name
= "l3_instr_clkdm",
91 .clkctrl_offs
= OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET
,
92 .context_offs
= OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET
,
93 .modulemode
= MODULEMODE_HWCTRL
,
99 static struct omap_hwmod omap44xx_l3_main_1_hwmod
= {
101 .class = &omap44xx_l3_hwmod_class
,
102 .clkdm_name
= "l3_1_clkdm",
105 .clkctrl_offs
= OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET
,
106 .context_offs
= OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET
,
112 static struct omap_hwmod omap44xx_l3_main_2_hwmod
= {
114 .class = &omap44xx_l3_hwmod_class
,
115 .clkdm_name
= "l3_2_clkdm",
118 .clkctrl_offs
= OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET
,
119 .context_offs
= OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET
,
125 static struct omap_hwmod omap44xx_l3_main_3_hwmod
= {
127 .class = &omap44xx_l3_hwmod_class
,
128 .clkdm_name
= "l3_instr_clkdm",
131 .clkctrl_offs
= OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET
,
132 .context_offs
= OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET
,
133 .modulemode
= MODULEMODE_HWCTRL
,
140 * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
142 static struct omap_hwmod_class omap44xx_l4_hwmod_class
= {
147 static struct omap_hwmod omap44xx_l4_abe_hwmod
= {
149 .class = &omap44xx_l4_hwmod_class
,
150 .clkdm_name
= "abe_clkdm",
153 .clkctrl_offs
= OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET
,
154 .context_offs
= OMAP4_RM_ABE_AESS_CONTEXT_OFFSET
,
155 .lostcontext_mask
= OMAP4430_LOSTMEM_AESSMEM_MASK
,
156 .flags
= HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT
,
162 static struct omap_hwmod omap44xx_l4_cfg_hwmod
= {
164 .class = &omap44xx_l4_hwmod_class
,
165 .clkdm_name
= "l4_cfg_clkdm",
168 .clkctrl_offs
= OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET
,
169 .context_offs
= OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET
,
175 static struct omap_hwmod omap44xx_l4_per_hwmod
= {
177 .class = &omap44xx_l4_hwmod_class
,
178 .clkdm_name
= "l4_per_clkdm",
181 .clkctrl_offs
= OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET
,
182 .context_offs
= OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET
,
188 static struct omap_hwmod omap44xx_l4_wkup_hwmod
= {
190 .class = &omap44xx_l4_hwmod_class
,
191 .clkdm_name
= "l4_wkup_clkdm",
194 .clkctrl_offs
= OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET
,
195 .context_offs
= OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET
,
202 * instance(s): mpu_private
204 static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class
= {
209 static struct omap_hwmod omap44xx_mpu_private_hwmod
= {
210 .name
= "mpu_private",
211 .class = &omap44xx_mpu_bus_hwmod_class
,
212 .clkdm_name
= "mpuss_clkdm",
215 .flags
= HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT
,
222 * instance(s): ocp_wp_noc
224 static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class
= {
225 .name
= "ocp_wp_noc",
229 static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod
= {
230 .name
= "ocp_wp_noc",
231 .class = &omap44xx_ocp_wp_noc_hwmod_class
,
232 .clkdm_name
= "l3_instr_clkdm",
235 .clkctrl_offs
= OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET
,
236 .context_offs
= OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET
,
237 .modulemode
= MODULEMODE_HWCTRL
,
243 * Modules omap_hwmod structures
245 * The following IPs are excluded for the moment because:
246 * - They do not need an explicit SW control using omap_hwmod API.
247 * - They still need to be validated with the driver
248 * properly adapted to omap_hwmod / omap_device
255 * audio engine sub system
258 static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc
= {
261 .sysc_flags
= (SYSC_HAS_MIDLEMODE
| SYSC_HAS_SIDLEMODE
),
262 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
263 MSTANDBY_FORCE
| MSTANDBY_NO
| MSTANDBY_SMART
|
264 MSTANDBY_SMART_WKUP
),
265 .sysc_fields
= &omap_hwmod_sysc_type2
,
268 static struct omap_hwmod_class omap44xx_aess_hwmod_class
= {
270 .sysc
= &omap44xx_aess_sysc
,
271 .enable_preprogram
= omap_hwmod_aess_preprogram
,
275 static struct omap_hwmod omap44xx_aess_hwmod
= {
277 .class = &omap44xx_aess_hwmod_class
,
278 .clkdm_name
= "abe_clkdm",
279 .main_clk
= "aess_fclk",
282 .clkctrl_offs
= OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET
,
283 .context_offs
= OMAP4_RM_ABE_AESS_CONTEXT_OFFSET
,
284 .lostcontext_mask
= OMAP4430_LOSTCONTEXT_DFF_MASK
,
285 .modulemode
= MODULEMODE_SWCTRL
,
292 * chip 2 chip interface used to plug the ape soc (omap) with an external modem
296 static struct omap_hwmod_class omap44xx_c2c_hwmod_class
= {
301 static struct omap_hwmod omap44xx_c2c_hwmod
= {
303 .class = &omap44xx_c2c_hwmod_class
,
304 .clkdm_name
= "d2d_clkdm",
307 .clkctrl_offs
= OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET
,
308 .context_offs
= OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET
,
315 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
318 static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc
= {
321 .sysc_flags
= SYSC_HAS_SIDLEMODE
,
322 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
),
323 .sysc_fields
= &omap_hwmod_sysc_type1
,
326 static struct omap_hwmod_class omap44xx_counter_hwmod_class
= {
328 .sysc
= &omap44xx_counter_sysc
,
332 static struct omap_hwmod omap44xx_counter_32k_hwmod
= {
333 .name
= "counter_32k",
334 .class = &omap44xx_counter_hwmod_class
,
335 .clkdm_name
= "l4_wkup_clkdm",
336 .flags
= HWMOD_SWSUP_SIDLE
,
337 .main_clk
= "sys_32k_ck",
340 .clkctrl_offs
= OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET
,
341 .context_offs
= OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET
,
347 * 'ctrl_module' class
348 * attila core control module + core pad control module + wkup pad control
349 * module + attila wkup control module
352 static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc
= {
355 .sysc_flags
= SYSC_HAS_SIDLEMODE
,
356 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
358 .sysc_fields
= &omap_hwmod_sysc_type2
,
361 static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class
= {
362 .name
= "ctrl_module",
363 .sysc
= &omap44xx_ctrl_module_sysc
,
366 /* ctrl_module_core */
367 static struct omap_hwmod omap44xx_ctrl_module_core_hwmod
= {
368 .name
= "ctrl_module_core",
369 .class = &omap44xx_ctrl_module_hwmod_class
,
370 .clkdm_name
= "l4_cfg_clkdm",
373 .flags
= HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT
,
378 /* ctrl_module_pad_core */
379 static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod
= {
380 .name
= "ctrl_module_pad_core",
381 .class = &omap44xx_ctrl_module_hwmod_class
,
382 .clkdm_name
= "l4_cfg_clkdm",
385 .flags
= HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT
,
390 /* ctrl_module_wkup */
391 static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod
= {
392 .name
= "ctrl_module_wkup",
393 .class = &omap44xx_ctrl_module_hwmod_class
,
394 .clkdm_name
= "l4_wkup_clkdm",
397 .flags
= HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT
,
402 /* ctrl_module_pad_wkup */
403 static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod
= {
404 .name
= "ctrl_module_pad_wkup",
405 .class = &omap44xx_ctrl_module_hwmod_class
,
406 .clkdm_name
= "l4_wkup_clkdm",
409 .flags
= HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT
,
416 * debug and emulation sub system
419 static struct omap_hwmod_class omap44xx_debugss_hwmod_class
= {
424 static struct omap_hwmod omap44xx_debugss_hwmod
= {
426 .class = &omap44xx_debugss_hwmod_class
,
427 .clkdm_name
= "emu_sys_clkdm",
428 .main_clk
= "trace_clk_div_ck",
431 .clkctrl_offs
= OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET
,
432 .context_offs
= OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET
,
439 * dma controller for data exchange between memory to memory (i.e. internal or
440 * external memory) and gp peripherals to memory or memory to gp peripherals
443 static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc
= {
447 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_CLOCKACTIVITY
|
448 SYSC_HAS_EMUFREE
| SYSC_HAS_MIDLEMODE
|
449 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
|
450 SYSS_HAS_RESET_STATUS
),
451 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
452 MSTANDBY_FORCE
| MSTANDBY_NO
| MSTANDBY_SMART
),
453 .sysc_fields
= &omap_hwmod_sysc_type1
,
456 static struct omap_hwmod_class omap44xx_dma_hwmod_class
= {
458 .sysc
= &omap44xx_dma_sysc
,
462 static struct omap_dma_dev_attr dma_dev_attr
= {
463 .dev_caps
= RESERVE_CHANNEL
| DMA_LINKED_LCH
| GLOBAL_PRIORITY
|
464 IS_CSSA_32
| IS_CDSA_32
| IS_RW_PRIORITY
,
469 static struct omap_hwmod_irq_info omap44xx_dma_system_irqs
[] = {
470 { .name
= "0", .irq
= 12 + OMAP44XX_IRQ_GIC_START
},
471 { .name
= "1", .irq
= 13 + OMAP44XX_IRQ_GIC_START
},
472 { .name
= "2", .irq
= 14 + OMAP44XX_IRQ_GIC_START
},
473 { .name
= "3", .irq
= 15 + OMAP44XX_IRQ_GIC_START
},
477 static struct omap_hwmod omap44xx_dma_system_hwmod
= {
478 .name
= "dma_system",
479 .class = &omap44xx_dma_hwmod_class
,
480 .clkdm_name
= "l3_dma_clkdm",
481 .mpu_irqs
= omap44xx_dma_system_irqs
,
482 .main_clk
= "l3_div_ck",
485 .clkctrl_offs
= OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET
,
486 .context_offs
= OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET
,
489 .dev_attr
= &dma_dev_attr
,
494 * digital microphone controller
497 static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc
= {
500 .sysc_flags
= (SYSC_HAS_EMUFREE
| SYSC_HAS_RESET_STATUS
|
501 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
),
502 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
504 .sysc_fields
= &omap_hwmod_sysc_type2
,
507 static struct omap_hwmod_class omap44xx_dmic_hwmod_class
= {
509 .sysc
= &omap44xx_dmic_sysc
,
513 static struct omap_hwmod omap44xx_dmic_hwmod
= {
515 .class = &omap44xx_dmic_hwmod_class
,
516 .clkdm_name
= "abe_clkdm",
517 .main_clk
= "func_dmic_abe_gfclk",
520 .clkctrl_offs
= OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET
,
521 .context_offs
= OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET
,
522 .modulemode
= MODULEMODE_SWCTRL
,
532 static struct omap_hwmod_class omap44xx_dsp_hwmod_class
= {
537 static struct omap_hwmod_rst_info omap44xx_dsp_resets
[] = {
538 { .name
= "dsp", .rst_shift
= 0 },
541 static struct omap_hwmod omap44xx_dsp_hwmod
= {
543 .class = &omap44xx_dsp_hwmod_class
,
544 .clkdm_name
= "tesla_clkdm",
545 .rst_lines
= omap44xx_dsp_resets
,
546 .rst_lines_cnt
= ARRAY_SIZE(omap44xx_dsp_resets
),
547 .main_clk
= "dpll_iva_m4x2_ck",
550 .clkctrl_offs
= OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET
,
551 .rstctrl_offs
= OMAP4_RM_TESLA_RSTCTRL_OFFSET
,
552 .context_offs
= OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET
,
553 .modulemode
= MODULEMODE_HWCTRL
,
563 static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc
= {
566 .sysc_flags
= SYSS_HAS_RESET_STATUS
,
569 static struct omap_hwmod_class omap44xx_dss_hwmod_class
= {
571 .sysc
= &omap44xx_dss_sysc
,
572 .reset
= omap_dss_reset
,
576 static struct omap_hwmod_opt_clk dss_opt_clks
[] = {
577 { .role
= "sys_clk", .clk
= "dss_sys_clk" },
578 { .role
= "tv_clk", .clk
= "dss_tv_clk" },
579 { .role
= "hdmi_clk", .clk
= "dss_48mhz_clk" },
582 static struct omap_hwmod omap44xx_dss_hwmod
= {
584 .flags
= HWMOD_CONTROL_OPT_CLKS_IN_RESET
,
585 .class = &omap44xx_dss_hwmod_class
,
586 .clkdm_name
= "l3_dss_clkdm",
587 .main_clk
= "dss_dss_clk",
590 .clkctrl_offs
= OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET
,
591 .context_offs
= OMAP4_RM_DSS_DSS_CONTEXT_OFFSET
,
594 .opt_clks
= dss_opt_clks
,
595 .opt_clks_cnt
= ARRAY_SIZE(dss_opt_clks
),
603 static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc
= {
607 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_CLOCKACTIVITY
|
608 SYSC_HAS_ENAWAKEUP
| SYSC_HAS_MIDLEMODE
|
609 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
|
610 SYSS_HAS_RESET_STATUS
),
611 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
612 MSTANDBY_FORCE
| MSTANDBY_NO
| MSTANDBY_SMART
),
613 .sysc_fields
= &omap_hwmod_sysc_type1
,
616 static struct omap_hwmod_class omap44xx_dispc_hwmod_class
= {
618 .sysc
= &omap44xx_dispc_sysc
,
622 static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs
[] = {
623 { .irq
= 25 + OMAP44XX_IRQ_GIC_START
},
627 static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs
[] = {
628 { .dma_req
= 5 + OMAP44XX_DMA_REQ_START
},
632 static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr
= {
634 .has_framedonetv_irq
= 1
637 static struct omap_hwmod omap44xx_dss_dispc_hwmod
= {
639 .class = &omap44xx_dispc_hwmod_class
,
640 .clkdm_name
= "l3_dss_clkdm",
641 .mpu_irqs
= omap44xx_dss_dispc_irqs
,
642 .sdma_reqs
= omap44xx_dss_dispc_sdma_reqs
,
643 .main_clk
= "dss_dss_clk",
646 .clkctrl_offs
= OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET
,
647 .context_offs
= OMAP4_RM_DSS_DSS_CONTEXT_OFFSET
,
650 .dev_attr
= &omap44xx_dss_dispc_dev_attr
655 * display serial interface controller
658 static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc
= {
662 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_CLOCKACTIVITY
|
663 SYSC_HAS_ENAWAKEUP
| SYSC_HAS_SIDLEMODE
|
664 SYSC_HAS_SOFTRESET
| SYSS_HAS_RESET_STATUS
),
665 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
666 .sysc_fields
= &omap_hwmod_sysc_type1
,
669 static struct omap_hwmod_class omap44xx_dsi_hwmod_class
= {
671 .sysc
= &omap44xx_dsi_sysc
,
675 static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs
[] = {
676 { .irq
= 53 + OMAP44XX_IRQ_GIC_START
},
680 static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs
[] = {
681 { .dma_req
= 74 + OMAP44XX_DMA_REQ_START
},
685 static struct omap_hwmod_opt_clk dss_dsi1_opt_clks
[] = {
686 { .role
= "sys_clk", .clk
= "dss_sys_clk" },
689 static struct omap_hwmod omap44xx_dss_dsi1_hwmod
= {
691 .class = &omap44xx_dsi_hwmod_class
,
692 .clkdm_name
= "l3_dss_clkdm",
693 .mpu_irqs
= omap44xx_dss_dsi1_irqs
,
694 .sdma_reqs
= omap44xx_dss_dsi1_sdma_reqs
,
695 .main_clk
= "dss_dss_clk",
698 .clkctrl_offs
= OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET
,
699 .context_offs
= OMAP4_RM_DSS_DSS_CONTEXT_OFFSET
,
702 .opt_clks
= dss_dsi1_opt_clks
,
703 .opt_clks_cnt
= ARRAY_SIZE(dss_dsi1_opt_clks
),
707 static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs
[] = {
708 { .irq
= 84 + OMAP44XX_IRQ_GIC_START
},
712 static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs
[] = {
713 { .dma_req
= 83 + OMAP44XX_DMA_REQ_START
},
717 static struct omap_hwmod_opt_clk dss_dsi2_opt_clks
[] = {
718 { .role
= "sys_clk", .clk
= "dss_sys_clk" },
721 static struct omap_hwmod omap44xx_dss_dsi2_hwmod
= {
723 .class = &omap44xx_dsi_hwmod_class
,
724 .clkdm_name
= "l3_dss_clkdm",
725 .mpu_irqs
= omap44xx_dss_dsi2_irqs
,
726 .sdma_reqs
= omap44xx_dss_dsi2_sdma_reqs
,
727 .main_clk
= "dss_dss_clk",
730 .clkctrl_offs
= OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET
,
731 .context_offs
= OMAP4_RM_DSS_DSS_CONTEXT_OFFSET
,
734 .opt_clks
= dss_dsi2_opt_clks
,
735 .opt_clks_cnt
= ARRAY_SIZE(dss_dsi2_opt_clks
),
743 static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc
= {
746 .sysc_flags
= (SYSC_HAS_RESET_STATUS
| SYSC_HAS_SIDLEMODE
|
748 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
750 .sysc_fields
= &omap_hwmod_sysc_type2
,
753 static struct omap_hwmod_class omap44xx_hdmi_hwmod_class
= {
755 .sysc
= &omap44xx_hdmi_sysc
,
759 static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs
[] = {
760 { .irq
= 101 + OMAP44XX_IRQ_GIC_START
},
764 static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs
[] = {
765 { .dma_req
= 75 + OMAP44XX_DMA_REQ_START
},
769 static struct omap_hwmod_opt_clk dss_hdmi_opt_clks
[] = {
770 { .role
= "sys_clk", .clk
= "dss_sys_clk" },
773 static struct omap_hwmod omap44xx_dss_hdmi_hwmod
= {
775 .class = &omap44xx_hdmi_hwmod_class
,
776 .clkdm_name
= "l3_dss_clkdm",
778 * HDMI audio requires to use no-idle mode. Hence,
779 * set idle mode by software.
781 .flags
= HWMOD_SWSUP_SIDLE
,
782 .mpu_irqs
= omap44xx_dss_hdmi_irqs
,
783 .sdma_reqs
= omap44xx_dss_hdmi_sdma_reqs
,
784 .main_clk
= "dss_48mhz_clk",
787 .clkctrl_offs
= OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET
,
788 .context_offs
= OMAP4_RM_DSS_DSS_CONTEXT_OFFSET
,
791 .opt_clks
= dss_hdmi_opt_clks
,
792 .opt_clks_cnt
= ARRAY_SIZE(dss_hdmi_opt_clks
),
797 * remote frame buffer interface
800 static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc
= {
804 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_SIDLEMODE
|
805 SYSC_HAS_SOFTRESET
| SYSS_HAS_RESET_STATUS
),
806 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
807 .sysc_fields
= &omap_hwmod_sysc_type1
,
810 static struct omap_hwmod_class omap44xx_rfbi_hwmod_class
= {
812 .sysc
= &omap44xx_rfbi_sysc
,
816 static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs
[] = {
817 { .dma_req
= 13 + OMAP44XX_DMA_REQ_START
},
821 static struct omap_hwmod_opt_clk dss_rfbi_opt_clks
[] = {
822 { .role
= "ick", .clk
= "dss_fck" },
825 static struct omap_hwmod omap44xx_dss_rfbi_hwmod
= {
827 .class = &omap44xx_rfbi_hwmod_class
,
828 .clkdm_name
= "l3_dss_clkdm",
829 .sdma_reqs
= omap44xx_dss_rfbi_sdma_reqs
,
830 .main_clk
= "dss_dss_clk",
833 .clkctrl_offs
= OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET
,
834 .context_offs
= OMAP4_RM_DSS_DSS_CONTEXT_OFFSET
,
837 .opt_clks
= dss_rfbi_opt_clks
,
838 .opt_clks_cnt
= ARRAY_SIZE(dss_rfbi_opt_clks
),
846 static struct omap_hwmod_class omap44xx_venc_hwmod_class
= {
851 static struct omap_hwmod omap44xx_dss_venc_hwmod
= {
853 .class = &omap44xx_venc_hwmod_class
,
854 .clkdm_name
= "l3_dss_clkdm",
855 .main_clk
= "dss_tv_clk",
858 .clkctrl_offs
= OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET
,
859 .context_offs
= OMAP4_RM_DSS_DSS_CONTEXT_OFFSET
,
866 * bch error location module
869 static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc
= {
873 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_CLOCKACTIVITY
|
874 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
|
875 SYSS_HAS_RESET_STATUS
),
876 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
877 .sysc_fields
= &omap_hwmod_sysc_type1
,
880 static struct omap_hwmod_class omap44xx_elm_hwmod_class
= {
882 .sysc
= &omap44xx_elm_sysc
,
886 static struct omap_hwmod omap44xx_elm_hwmod
= {
888 .class = &omap44xx_elm_hwmod_class
,
889 .clkdm_name
= "l4_per_clkdm",
892 .clkctrl_offs
= OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET
,
893 .context_offs
= OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET
,
900 * external memory interface no1
903 static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc
= {
907 static struct omap_hwmod_class omap44xx_emif_hwmod_class
= {
909 .sysc
= &omap44xx_emif_sysc
,
913 static struct omap_hwmod omap44xx_emif1_hwmod
= {
915 .class = &omap44xx_emif_hwmod_class
,
916 .clkdm_name
= "l3_emif_clkdm",
917 .flags
= HWMOD_INIT_NO_IDLE
,
918 .main_clk
= "ddrphy_ck",
921 .clkctrl_offs
= OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET
,
922 .context_offs
= OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET
,
923 .modulemode
= MODULEMODE_HWCTRL
,
929 static struct omap_hwmod omap44xx_emif2_hwmod
= {
931 .class = &omap44xx_emif_hwmod_class
,
932 .clkdm_name
= "l3_emif_clkdm",
933 .flags
= HWMOD_INIT_NO_IDLE
,
934 .main_clk
= "ddrphy_ck",
937 .clkctrl_offs
= OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET
,
938 .context_offs
= OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET
,
939 .modulemode
= MODULEMODE_HWCTRL
,
946 * face detection hw accelerator module
949 static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc
= {
953 * FDIF needs 100 OCP clk cycles delay after a softreset before
954 * accessing sysconfig again.
955 * The lowest frequency at the moment for L3 bus is 100 MHz, so
956 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
958 * TODO: Indicate errata when available.
961 .sysc_flags
= (SYSC_HAS_MIDLEMODE
| SYSC_HAS_RESET_STATUS
|
962 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
),
963 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
964 MSTANDBY_FORCE
| MSTANDBY_NO
| MSTANDBY_SMART
),
965 .sysc_fields
= &omap_hwmod_sysc_type2
,
968 static struct omap_hwmod_class omap44xx_fdif_hwmod_class
= {
970 .sysc
= &omap44xx_fdif_sysc
,
974 static struct omap_hwmod omap44xx_fdif_hwmod
= {
976 .class = &omap44xx_fdif_hwmod_class
,
977 .clkdm_name
= "iss_clkdm",
978 .main_clk
= "fdif_fck",
981 .clkctrl_offs
= OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET
,
982 .context_offs
= OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET
,
983 .modulemode
= MODULEMODE_SWCTRL
,
990 * general purpose io module
993 static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc
= {
997 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_ENAWAKEUP
|
998 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
|
999 SYSS_HAS_RESET_STATUS
),
1000 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
1002 .sysc_fields
= &omap_hwmod_sysc_type1
,
1005 static struct omap_hwmod_class omap44xx_gpio_hwmod_class
= {
1007 .sysc
= &omap44xx_gpio_sysc
,
1012 static struct omap_gpio_dev_attr gpio_dev_attr
= {
1018 static struct omap_hwmod_opt_clk gpio1_opt_clks
[] = {
1019 { .role
= "dbclk", .clk
= "gpio1_dbclk" },
1022 static struct omap_hwmod omap44xx_gpio1_hwmod
= {
1024 .class = &omap44xx_gpio_hwmod_class
,
1025 .clkdm_name
= "l4_wkup_clkdm",
1026 .main_clk
= "l4_wkup_clk_mux_ck",
1029 .clkctrl_offs
= OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET
,
1030 .context_offs
= OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET
,
1031 .modulemode
= MODULEMODE_HWCTRL
,
1034 .opt_clks
= gpio1_opt_clks
,
1035 .opt_clks_cnt
= ARRAY_SIZE(gpio1_opt_clks
),
1036 .dev_attr
= &gpio_dev_attr
,
1040 static struct omap_hwmod_opt_clk gpio2_opt_clks
[] = {
1041 { .role
= "dbclk", .clk
= "gpio2_dbclk" },
1044 static struct omap_hwmod omap44xx_gpio2_hwmod
= {
1046 .class = &omap44xx_gpio_hwmod_class
,
1047 .clkdm_name
= "l4_per_clkdm",
1048 .flags
= HWMOD_CONTROL_OPT_CLKS_IN_RESET
,
1049 .main_clk
= "l4_div_ck",
1052 .clkctrl_offs
= OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET
,
1053 .context_offs
= OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET
,
1054 .modulemode
= MODULEMODE_HWCTRL
,
1057 .opt_clks
= gpio2_opt_clks
,
1058 .opt_clks_cnt
= ARRAY_SIZE(gpio2_opt_clks
),
1059 .dev_attr
= &gpio_dev_attr
,
1063 static struct omap_hwmod_opt_clk gpio3_opt_clks
[] = {
1064 { .role
= "dbclk", .clk
= "gpio3_dbclk" },
1067 static struct omap_hwmod omap44xx_gpio3_hwmod
= {
1069 .class = &omap44xx_gpio_hwmod_class
,
1070 .clkdm_name
= "l4_per_clkdm",
1071 .flags
= HWMOD_CONTROL_OPT_CLKS_IN_RESET
,
1072 .main_clk
= "l4_div_ck",
1075 .clkctrl_offs
= OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET
,
1076 .context_offs
= OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET
,
1077 .modulemode
= MODULEMODE_HWCTRL
,
1080 .opt_clks
= gpio3_opt_clks
,
1081 .opt_clks_cnt
= ARRAY_SIZE(gpio3_opt_clks
),
1082 .dev_attr
= &gpio_dev_attr
,
1086 static struct omap_hwmod_opt_clk gpio4_opt_clks
[] = {
1087 { .role
= "dbclk", .clk
= "gpio4_dbclk" },
1090 static struct omap_hwmod omap44xx_gpio4_hwmod
= {
1092 .class = &omap44xx_gpio_hwmod_class
,
1093 .clkdm_name
= "l4_per_clkdm",
1094 .flags
= HWMOD_CONTROL_OPT_CLKS_IN_RESET
,
1095 .main_clk
= "l4_div_ck",
1098 .clkctrl_offs
= OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET
,
1099 .context_offs
= OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET
,
1100 .modulemode
= MODULEMODE_HWCTRL
,
1103 .opt_clks
= gpio4_opt_clks
,
1104 .opt_clks_cnt
= ARRAY_SIZE(gpio4_opt_clks
),
1105 .dev_attr
= &gpio_dev_attr
,
1109 static struct omap_hwmod_opt_clk gpio5_opt_clks
[] = {
1110 { .role
= "dbclk", .clk
= "gpio5_dbclk" },
1113 static struct omap_hwmod omap44xx_gpio5_hwmod
= {
1115 .class = &omap44xx_gpio_hwmod_class
,
1116 .clkdm_name
= "l4_per_clkdm",
1117 .flags
= HWMOD_CONTROL_OPT_CLKS_IN_RESET
,
1118 .main_clk
= "l4_div_ck",
1121 .clkctrl_offs
= OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET
,
1122 .context_offs
= OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET
,
1123 .modulemode
= MODULEMODE_HWCTRL
,
1126 .opt_clks
= gpio5_opt_clks
,
1127 .opt_clks_cnt
= ARRAY_SIZE(gpio5_opt_clks
),
1128 .dev_attr
= &gpio_dev_attr
,
1132 static struct omap_hwmod_opt_clk gpio6_opt_clks
[] = {
1133 { .role
= "dbclk", .clk
= "gpio6_dbclk" },
1136 static struct omap_hwmod omap44xx_gpio6_hwmod
= {
1138 .class = &omap44xx_gpio_hwmod_class
,
1139 .clkdm_name
= "l4_per_clkdm",
1140 .flags
= HWMOD_CONTROL_OPT_CLKS_IN_RESET
,
1141 .main_clk
= "l4_div_ck",
1144 .clkctrl_offs
= OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET
,
1145 .context_offs
= OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET
,
1146 .modulemode
= MODULEMODE_HWCTRL
,
1149 .opt_clks
= gpio6_opt_clks
,
1150 .opt_clks_cnt
= ARRAY_SIZE(gpio6_opt_clks
),
1151 .dev_attr
= &gpio_dev_attr
,
1156 * general purpose memory controller
1159 static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc
= {
1161 .sysc_offs
= 0x0010,
1162 .syss_offs
= 0x0014,
1163 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_SIDLEMODE
|
1164 SYSC_HAS_SOFTRESET
| SYSS_HAS_RESET_STATUS
),
1165 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
1166 .sysc_fields
= &omap_hwmod_sysc_type1
,
1169 static struct omap_hwmod_class omap44xx_gpmc_hwmod_class
= {
1171 .sysc
= &omap44xx_gpmc_sysc
,
1175 static struct omap_hwmod omap44xx_gpmc_hwmod
= {
1177 .class = &omap44xx_gpmc_hwmod_class
,
1178 .clkdm_name
= "l3_2_clkdm",
1180 * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
1181 * block. It is not being added due to any known bugs with
1182 * resetting the GPMC IP block, but rather because any timings
1183 * set by the bootloader are not being correctly programmed by
1184 * the kernel from the board file or DT data.
1185 * HWMOD_INIT_NO_RESET should be removed ASAP.
1187 .flags
= HWMOD_INIT_NO_IDLE
| HWMOD_INIT_NO_RESET
,
1190 .clkctrl_offs
= OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET
,
1191 .context_offs
= OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET
,
1192 .modulemode
= MODULEMODE_HWCTRL
,
1199 * 2d/3d graphics accelerator
1202 static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc
= {
1203 .rev_offs
= 0x1fc00,
1204 .sysc_offs
= 0x1fc10,
1205 .sysc_flags
= (SYSC_HAS_MIDLEMODE
| SYSC_HAS_SIDLEMODE
),
1206 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
1207 SIDLE_SMART_WKUP
| MSTANDBY_FORCE
| MSTANDBY_NO
|
1208 MSTANDBY_SMART
| MSTANDBY_SMART_WKUP
),
1209 .sysc_fields
= &omap_hwmod_sysc_type2
,
1212 static struct omap_hwmod_class omap44xx_gpu_hwmod_class
= {
1214 .sysc
= &omap44xx_gpu_sysc
,
1218 static struct omap_hwmod omap44xx_gpu_hwmod
= {
1220 .class = &omap44xx_gpu_hwmod_class
,
1221 .clkdm_name
= "l3_gfx_clkdm",
1222 .main_clk
= "sgx_clk_mux",
1225 .clkctrl_offs
= OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET
,
1226 .context_offs
= OMAP4_RM_GFX_GFX_CONTEXT_OFFSET
,
1227 .modulemode
= MODULEMODE_SWCTRL
,
1234 * hdq / 1-wire serial interface controller
1237 static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc
= {
1239 .sysc_offs
= 0x0014,
1240 .syss_offs
= 0x0018,
1241 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_SOFTRESET
|
1242 SYSS_HAS_RESET_STATUS
),
1243 .sysc_fields
= &omap_hwmod_sysc_type1
,
1246 static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class
= {
1248 .sysc
= &omap44xx_hdq1w_sysc
,
1252 static struct omap_hwmod omap44xx_hdq1w_hwmod
= {
1254 .class = &omap44xx_hdq1w_hwmod_class
,
1255 .clkdm_name
= "l4_per_clkdm",
1256 .flags
= HWMOD_INIT_NO_RESET
, /* XXX temporary */
1257 .main_clk
= "func_12m_fclk",
1260 .clkctrl_offs
= OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET
,
1261 .context_offs
= OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET
,
1262 .modulemode
= MODULEMODE_SWCTRL
,
1269 * mipi high-speed synchronous serial interface (multichannel and full-duplex
1273 static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc
= {
1275 .sysc_offs
= 0x0010,
1276 .syss_offs
= 0x0014,
1277 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_EMUFREE
|
1278 SYSC_HAS_MIDLEMODE
| SYSC_HAS_SIDLEMODE
|
1279 SYSC_HAS_SOFTRESET
| SYSS_HAS_RESET_STATUS
),
1280 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
1281 SIDLE_SMART_WKUP
| MSTANDBY_FORCE
| MSTANDBY_NO
|
1282 MSTANDBY_SMART
| MSTANDBY_SMART_WKUP
),
1283 .sysc_fields
= &omap_hwmod_sysc_type1
,
1286 static struct omap_hwmod_class omap44xx_hsi_hwmod_class
= {
1288 .sysc
= &omap44xx_hsi_sysc
,
1292 static struct omap_hwmod omap44xx_hsi_hwmod
= {
1294 .class = &omap44xx_hsi_hwmod_class
,
1295 .clkdm_name
= "l3_init_clkdm",
1296 .main_clk
= "hsi_fck",
1299 .clkctrl_offs
= OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET
,
1300 .context_offs
= OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET
,
1301 .modulemode
= MODULEMODE_HWCTRL
,
1308 * multimaster high-speed i2c controller
1311 static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc
= {
1312 .sysc_offs
= 0x0010,
1313 .syss_offs
= 0x0090,
1314 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_CLOCKACTIVITY
|
1315 SYSC_HAS_ENAWAKEUP
| SYSC_HAS_SIDLEMODE
|
1316 SYSC_HAS_SOFTRESET
| SYSS_HAS_RESET_STATUS
),
1317 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
1319 .clockact
= CLOCKACT_TEST_ICLK
,
1320 .sysc_fields
= &omap_hwmod_sysc_type1
,
1323 static struct omap_hwmod_class omap44xx_i2c_hwmod_class
= {
1325 .sysc
= &omap44xx_i2c_sysc
,
1326 .rev
= OMAP_I2C_IP_VERSION_2
,
1327 .reset
= &omap_i2c_reset
,
1330 static struct omap_i2c_dev_attr i2c_dev_attr
= {
1331 .flags
= OMAP_I2C_FLAG_BUS_SHIFT_NONE
,
1335 static struct omap_hwmod omap44xx_i2c1_hwmod
= {
1337 .class = &omap44xx_i2c_hwmod_class
,
1338 .clkdm_name
= "l4_per_clkdm",
1339 .flags
= HWMOD_16BIT_REG
| HWMOD_SET_DEFAULT_CLOCKACT
,
1340 .main_clk
= "func_96m_fclk",
1343 .clkctrl_offs
= OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET
,
1344 .context_offs
= OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET
,
1345 .modulemode
= MODULEMODE_SWCTRL
,
1348 .dev_attr
= &i2c_dev_attr
,
1352 static struct omap_hwmod omap44xx_i2c2_hwmod
= {
1354 .class = &omap44xx_i2c_hwmod_class
,
1355 .clkdm_name
= "l4_per_clkdm",
1356 .flags
= HWMOD_16BIT_REG
| HWMOD_SET_DEFAULT_CLOCKACT
,
1357 .main_clk
= "func_96m_fclk",
1360 .clkctrl_offs
= OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET
,
1361 .context_offs
= OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET
,
1362 .modulemode
= MODULEMODE_SWCTRL
,
1365 .dev_attr
= &i2c_dev_attr
,
1369 static struct omap_hwmod omap44xx_i2c3_hwmod
= {
1371 .class = &omap44xx_i2c_hwmod_class
,
1372 .clkdm_name
= "l4_per_clkdm",
1373 .flags
= HWMOD_16BIT_REG
| HWMOD_SET_DEFAULT_CLOCKACT
,
1374 .main_clk
= "func_96m_fclk",
1377 .clkctrl_offs
= OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET
,
1378 .context_offs
= OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET
,
1379 .modulemode
= MODULEMODE_SWCTRL
,
1382 .dev_attr
= &i2c_dev_attr
,
1386 static struct omap_hwmod omap44xx_i2c4_hwmod
= {
1388 .class = &omap44xx_i2c_hwmod_class
,
1389 .clkdm_name
= "l4_per_clkdm",
1390 .flags
= HWMOD_16BIT_REG
| HWMOD_SET_DEFAULT_CLOCKACT
,
1391 .main_clk
= "func_96m_fclk",
1394 .clkctrl_offs
= OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET
,
1395 .context_offs
= OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET
,
1396 .modulemode
= MODULEMODE_SWCTRL
,
1399 .dev_attr
= &i2c_dev_attr
,
1404 * imaging processor unit
1407 static struct omap_hwmod_class omap44xx_ipu_hwmod_class
= {
1412 static struct omap_hwmod_rst_info omap44xx_ipu_resets
[] = {
1413 { .name
= "cpu0", .rst_shift
= 0 },
1414 { .name
= "cpu1", .rst_shift
= 1 },
1417 static struct omap_hwmod omap44xx_ipu_hwmod
= {
1419 .class = &omap44xx_ipu_hwmod_class
,
1420 .clkdm_name
= "ducati_clkdm",
1421 .rst_lines
= omap44xx_ipu_resets
,
1422 .rst_lines_cnt
= ARRAY_SIZE(omap44xx_ipu_resets
),
1423 .main_clk
= "ducati_clk_mux_ck",
1426 .clkctrl_offs
= OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET
,
1427 .rstctrl_offs
= OMAP4_RM_DUCATI_RSTCTRL_OFFSET
,
1428 .context_offs
= OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET
,
1429 .modulemode
= MODULEMODE_HWCTRL
,
1436 * external images sensor pixel data processor
1439 static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc
= {
1441 .sysc_offs
= 0x0010,
1443 * ISS needs 100 OCP clk cycles delay after a softreset before
1444 * accessing sysconfig again.
1445 * The lowest frequency at the moment for L3 bus is 100 MHz, so
1446 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
1448 * TODO: Indicate errata when available.
1451 .sysc_flags
= (SYSC_HAS_MIDLEMODE
| SYSC_HAS_RESET_STATUS
|
1452 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
),
1453 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
1454 SIDLE_SMART_WKUP
| MSTANDBY_FORCE
| MSTANDBY_NO
|
1455 MSTANDBY_SMART
| MSTANDBY_SMART_WKUP
),
1456 .sysc_fields
= &omap_hwmod_sysc_type2
,
1459 static struct omap_hwmod_class omap44xx_iss_hwmod_class
= {
1461 .sysc
= &omap44xx_iss_sysc
,
1465 static struct omap_hwmod_opt_clk iss_opt_clks
[] = {
1466 { .role
= "ctrlclk", .clk
= "iss_ctrlclk" },
1469 static struct omap_hwmod omap44xx_iss_hwmod
= {
1471 .class = &omap44xx_iss_hwmod_class
,
1472 .clkdm_name
= "iss_clkdm",
1473 .main_clk
= "ducati_clk_mux_ck",
1476 .clkctrl_offs
= OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET
,
1477 .context_offs
= OMAP4_RM_CAM_ISS_CONTEXT_OFFSET
,
1478 .modulemode
= MODULEMODE_SWCTRL
,
1481 .opt_clks
= iss_opt_clks
,
1482 .opt_clks_cnt
= ARRAY_SIZE(iss_opt_clks
),
1487 * multi-standard video encoder/decoder hardware accelerator
1490 static struct omap_hwmod_class omap44xx_iva_hwmod_class
= {
1495 static struct omap_hwmod_rst_info omap44xx_iva_resets
[] = {
1496 { .name
= "seq0", .rst_shift
= 0 },
1497 { .name
= "seq1", .rst_shift
= 1 },
1498 { .name
= "logic", .rst_shift
= 2 },
1501 static struct omap_hwmod omap44xx_iva_hwmod
= {
1503 .class = &omap44xx_iva_hwmod_class
,
1504 .clkdm_name
= "ivahd_clkdm",
1505 .rst_lines
= omap44xx_iva_resets
,
1506 .rst_lines_cnt
= ARRAY_SIZE(omap44xx_iva_resets
),
1507 .main_clk
= "dpll_iva_m5x2_ck",
1510 .clkctrl_offs
= OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET
,
1511 .rstctrl_offs
= OMAP4_RM_IVAHD_RSTCTRL_OFFSET
,
1512 .context_offs
= OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET
,
1513 .modulemode
= MODULEMODE_HWCTRL
,
1520 * keyboard controller
1523 static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc
= {
1525 .sysc_offs
= 0x0010,
1526 .syss_offs
= 0x0014,
1527 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_CLOCKACTIVITY
|
1528 SYSC_HAS_EMUFREE
| SYSC_HAS_ENAWAKEUP
|
1529 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
|
1530 SYSS_HAS_RESET_STATUS
),
1531 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
1532 .sysc_fields
= &omap_hwmod_sysc_type1
,
1535 static struct omap_hwmod_class omap44xx_kbd_hwmod_class
= {
1537 .sysc
= &omap44xx_kbd_sysc
,
1541 static struct omap_hwmod omap44xx_kbd_hwmod
= {
1543 .class = &omap44xx_kbd_hwmod_class
,
1544 .clkdm_name
= "l4_wkup_clkdm",
1545 .main_clk
= "sys_32k_ck",
1548 .clkctrl_offs
= OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET
,
1549 .context_offs
= OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET
,
1550 .modulemode
= MODULEMODE_SWCTRL
,
1557 * mailbox module allowing communication between the on-chip processors using a
1558 * queued mailbox-interrupt mechanism.
1561 static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc
= {
1563 .sysc_offs
= 0x0010,
1564 .sysc_flags
= (SYSC_HAS_RESET_STATUS
| SYSC_HAS_SIDLEMODE
|
1565 SYSC_HAS_SOFTRESET
),
1566 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
1567 .sysc_fields
= &omap_hwmod_sysc_type2
,
1570 static struct omap_hwmod_class omap44xx_mailbox_hwmod_class
= {
1572 .sysc
= &omap44xx_mailbox_sysc
,
1576 static struct omap_hwmod omap44xx_mailbox_hwmod
= {
1578 .class = &omap44xx_mailbox_hwmod_class
,
1579 .clkdm_name
= "l4_cfg_clkdm",
1582 .clkctrl_offs
= OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET
,
1583 .context_offs
= OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET
,
1590 * multi-channel audio serial port controller
1593 /* The IP is not compliant to type1 / type2 scheme */
1594 static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp
= {
1598 static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc
= {
1599 .sysc_offs
= 0x0004,
1600 .sysc_flags
= SYSC_HAS_SIDLEMODE
,
1601 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
1603 .sysc_fields
= &omap_hwmod_sysc_type_mcasp
,
1606 static struct omap_hwmod_class omap44xx_mcasp_hwmod_class
= {
1608 .sysc
= &omap44xx_mcasp_sysc
,
1612 static struct omap_hwmod omap44xx_mcasp_hwmod
= {
1614 .class = &omap44xx_mcasp_hwmod_class
,
1615 .clkdm_name
= "abe_clkdm",
1616 .main_clk
= "func_mcasp_abe_gfclk",
1619 .clkctrl_offs
= OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET
,
1620 .context_offs
= OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET
,
1621 .modulemode
= MODULEMODE_SWCTRL
,
1628 * multi channel buffered serial port controller
1631 static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc
= {
1632 .sysc_offs
= 0x008c,
1633 .sysc_flags
= (SYSC_HAS_CLOCKACTIVITY
| SYSC_HAS_ENAWAKEUP
|
1634 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
),
1635 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
1636 .sysc_fields
= &omap_hwmod_sysc_type1
,
1639 static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class
= {
1641 .sysc
= &omap44xx_mcbsp_sysc
,
1642 .rev
= MCBSP_CONFIG_TYPE4
,
1646 static struct omap_hwmod_opt_clk mcbsp1_opt_clks
[] = {
1647 { .role
= "pad_fck", .clk
= "pad_clks_ck" },
1648 { .role
= "prcm_fck", .clk
= "mcbsp1_sync_mux_ck" },
1651 static struct omap_hwmod omap44xx_mcbsp1_hwmod
= {
1653 .class = &omap44xx_mcbsp_hwmod_class
,
1654 .clkdm_name
= "abe_clkdm",
1655 .main_clk
= "func_mcbsp1_gfclk",
1658 .clkctrl_offs
= OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET
,
1659 .context_offs
= OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET
,
1660 .modulemode
= MODULEMODE_SWCTRL
,
1663 .opt_clks
= mcbsp1_opt_clks
,
1664 .opt_clks_cnt
= ARRAY_SIZE(mcbsp1_opt_clks
),
1668 static struct omap_hwmod_opt_clk mcbsp2_opt_clks
[] = {
1669 { .role
= "pad_fck", .clk
= "pad_clks_ck" },
1670 { .role
= "prcm_fck", .clk
= "mcbsp2_sync_mux_ck" },
1673 static struct omap_hwmod omap44xx_mcbsp2_hwmod
= {
1675 .class = &omap44xx_mcbsp_hwmod_class
,
1676 .clkdm_name
= "abe_clkdm",
1677 .main_clk
= "func_mcbsp2_gfclk",
1680 .clkctrl_offs
= OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET
,
1681 .context_offs
= OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET
,
1682 .modulemode
= MODULEMODE_SWCTRL
,
1685 .opt_clks
= mcbsp2_opt_clks
,
1686 .opt_clks_cnt
= ARRAY_SIZE(mcbsp2_opt_clks
),
1690 static struct omap_hwmod_opt_clk mcbsp3_opt_clks
[] = {
1691 { .role
= "pad_fck", .clk
= "pad_clks_ck" },
1692 { .role
= "prcm_fck", .clk
= "mcbsp3_sync_mux_ck" },
1695 static struct omap_hwmod omap44xx_mcbsp3_hwmod
= {
1697 .class = &omap44xx_mcbsp_hwmod_class
,
1698 .clkdm_name
= "abe_clkdm",
1699 .main_clk
= "func_mcbsp3_gfclk",
1702 .clkctrl_offs
= OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET
,
1703 .context_offs
= OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET
,
1704 .modulemode
= MODULEMODE_SWCTRL
,
1707 .opt_clks
= mcbsp3_opt_clks
,
1708 .opt_clks_cnt
= ARRAY_SIZE(mcbsp3_opt_clks
),
1712 static struct omap_hwmod_opt_clk mcbsp4_opt_clks
[] = {
1713 { .role
= "pad_fck", .clk
= "pad_clks_ck" },
1714 { .role
= "prcm_fck", .clk
= "mcbsp4_sync_mux_ck" },
1717 static struct omap_hwmod omap44xx_mcbsp4_hwmod
= {
1719 .class = &omap44xx_mcbsp_hwmod_class
,
1720 .clkdm_name
= "l4_per_clkdm",
1721 .main_clk
= "per_mcbsp4_gfclk",
1724 .clkctrl_offs
= OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET
,
1725 .context_offs
= OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET
,
1726 .modulemode
= MODULEMODE_SWCTRL
,
1729 .opt_clks
= mcbsp4_opt_clks
,
1730 .opt_clks_cnt
= ARRAY_SIZE(mcbsp4_opt_clks
),
1735 * multi channel pdm controller (proprietary interface with phoenix power
1739 static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc
= {
1741 .sysc_offs
= 0x0010,
1742 .sysc_flags
= (SYSC_HAS_EMUFREE
| SYSC_HAS_RESET_STATUS
|
1743 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
),
1744 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
1746 .sysc_fields
= &omap_hwmod_sysc_type2
,
1749 static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class
= {
1751 .sysc
= &omap44xx_mcpdm_sysc
,
1755 static struct omap_hwmod omap44xx_mcpdm_hwmod
= {
1757 .class = &omap44xx_mcpdm_hwmod_class
,
1758 .clkdm_name
= "abe_clkdm",
1760 * It's suspected that the McPDM requires an off-chip main
1761 * functional clock, controlled via I2C. This IP block is
1762 * currently reset very early during boot, before I2C is
1763 * available, so it doesn't seem that we have any choice in
1764 * the kernel other than to avoid resetting it.
1766 * Also, McPDM needs to be configured to NO_IDLE mode when it
1767 * is in used otherwise vital clocks will be gated which
1768 * results 'slow motion' audio playback.
1770 .flags
= HWMOD_EXT_OPT_MAIN_CLK
| HWMOD_SWSUP_SIDLE
,
1771 .main_clk
= "pad_clks_ck",
1774 .clkctrl_offs
= OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET
,
1775 .context_offs
= OMAP4_RM_ABE_PDM_CONTEXT_OFFSET
,
1776 .modulemode
= MODULEMODE_SWCTRL
,
1783 * multichannel serial port interface (mcspi) / master/slave synchronous serial
1787 static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc
= {
1789 .sysc_offs
= 0x0010,
1790 .sysc_flags
= (SYSC_HAS_EMUFREE
| SYSC_HAS_RESET_STATUS
|
1791 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
),
1792 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
1794 .sysc_fields
= &omap_hwmod_sysc_type2
,
1797 static struct omap_hwmod_class omap44xx_mcspi_hwmod_class
= {
1799 .sysc
= &omap44xx_mcspi_sysc
,
1800 .rev
= OMAP4_MCSPI_REV
,
1804 static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs
[] = {
1805 { .name
= "tx0", .dma_req
= 34 + OMAP44XX_DMA_REQ_START
},
1806 { .name
= "rx0", .dma_req
= 35 + OMAP44XX_DMA_REQ_START
},
1807 { .name
= "tx1", .dma_req
= 36 + OMAP44XX_DMA_REQ_START
},
1808 { .name
= "rx1", .dma_req
= 37 + OMAP44XX_DMA_REQ_START
},
1809 { .name
= "tx2", .dma_req
= 38 + OMAP44XX_DMA_REQ_START
},
1810 { .name
= "rx2", .dma_req
= 39 + OMAP44XX_DMA_REQ_START
},
1811 { .name
= "tx3", .dma_req
= 40 + OMAP44XX_DMA_REQ_START
},
1812 { .name
= "rx3", .dma_req
= 41 + OMAP44XX_DMA_REQ_START
},
1816 /* mcspi1 dev_attr */
1817 static struct omap2_mcspi_dev_attr mcspi1_dev_attr
= {
1818 .num_chipselect
= 4,
1821 static struct omap_hwmod omap44xx_mcspi1_hwmod
= {
1823 .class = &omap44xx_mcspi_hwmod_class
,
1824 .clkdm_name
= "l4_per_clkdm",
1825 .sdma_reqs
= omap44xx_mcspi1_sdma_reqs
,
1826 .main_clk
= "func_48m_fclk",
1829 .clkctrl_offs
= OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET
,
1830 .context_offs
= OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET
,
1831 .modulemode
= MODULEMODE_SWCTRL
,
1834 .dev_attr
= &mcspi1_dev_attr
,
1838 static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs
[] = {
1839 { .name
= "tx0", .dma_req
= 42 + OMAP44XX_DMA_REQ_START
},
1840 { .name
= "rx0", .dma_req
= 43 + OMAP44XX_DMA_REQ_START
},
1841 { .name
= "tx1", .dma_req
= 44 + OMAP44XX_DMA_REQ_START
},
1842 { .name
= "rx1", .dma_req
= 45 + OMAP44XX_DMA_REQ_START
},
1846 /* mcspi2 dev_attr */
1847 static struct omap2_mcspi_dev_attr mcspi2_dev_attr
= {
1848 .num_chipselect
= 2,
1851 static struct omap_hwmod omap44xx_mcspi2_hwmod
= {
1853 .class = &omap44xx_mcspi_hwmod_class
,
1854 .clkdm_name
= "l4_per_clkdm",
1855 .sdma_reqs
= omap44xx_mcspi2_sdma_reqs
,
1856 .main_clk
= "func_48m_fclk",
1859 .clkctrl_offs
= OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET
,
1860 .context_offs
= OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET
,
1861 .modulemode
= MODULEMODE_SWCTRL
,
1864 .dev_attr
= &mcspi2_dev_attr
,
1868 static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs
[] = {
1869 { .name
= "tx0", .dma_req
= 14 + OMAP44XX_DMA_REQ_START
},
1870 { .name
= "rx0", .dma_req
= 15 + OMAP44XX_DMA_REQ_START
},
1871 { .name
= "tx1", .dma_req
= 22 + OMAP44XX_DMA_REQ_START
},
1872 { .name
= "rx1", .dma_req
= 23 + OMAP44XX_DMA_REQ_START
},
1876 /* mcspi3 dev_attr */
1877 static struct omap2_mcspi_dev_attr mcspi3_dev_attr
= {
1878 .num_chipselect
= 2,
1881 static struct omap_hwmod omap44xx_mcspi3_hwmod
= {
1883 .class = &omap44xx_mcspi_hwmod_class
,
1884 .clkdm_name
= "l4_per_clkdm",
1885 .sdma_reqs
= omap44xx_mcspi3_sdma_reqs
,
1886 .main_clk
= "func_48m_fclk",
1889 .clkctrl_offs
= OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET
,
1890 .context_offs
= OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET
,
1891 .modulemode
= MODULEMODE_SWCTRL
,
1894 .dev_attr
= &mcspi3_dev_attr
,
1898 static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs
[] = {
1899 { .name
= "tx0", .dma_req
= 69 + OMAP44XX_DMA_REQ_START
},
1900 { .name
= "rx0", .dma_req
= 70 + OMAP44XX_DMA_REQ_START
},
1904 /* mcspi4 dev_attr */
1905 static struct omap2_mcspi_dev_attr mcspi4_dev_attr
= {
1906 .num_chipselect
= 1,
1909 static struct omap_hwmod omap44xx_mcspi4_hwmod
= {
1911 .class = &omap44xx_mcspi_hwmod_class
,
1912 .clkdm_name
= "l4_per_clkdm",
1913 .sdma_reqs
= omap44xx_mcspi4_sdma_reqs
,
1914 .main_clk
= "func_48m_fclk",
1917 .clkctrl_offs
= OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET
,
1918 .context_offs
= OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET
,
1919 .modulemode
= MODULEMODE_SWCTRL
,
1922 .dev_attr
= &mcspi4_dev_attr
,
1927 * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
1930 static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc
= {
1932 .sysc_offs
= 0x0010,
1933 .sysc_flags
= (SYSC_HAS_EMUFREE
| SYSC_HAS_MIDLEMODE
|
1934 SYSC_HAS_RESET_STATUS
| SYSC_HAS_SIDLEMODE
|
1935 SYSC_HAS_SOFTRESET
),
1936 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
1937 SIDLE_SMART_WKUP
| MSTANDBY_FORCE
| MSTANDBY_NO
|
1938 MSTANDBY_SMART
| MSTANDBY_SMART_WKUP
),
1939 .sysc_fields
= &omap_hwmod_sysc_type2
,
1942 static struct omap_hwmod_class omap44xx_mmc_hwmod_class
= {
1944 .sysc
= &omap44xx_mmc_sysc
,
1948 static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs
[] = {
1949 { .name
= "tx", .dma_req
= 60 + OMAP44XX_DMA_REQ_START
},
1950 { .name
= "rx", .dma_req
= 61 + OMAP44XX_DMA_REQ_START
},
1955 static struct omap_mmc_dev_attr mmc1_dev_attr
= {
1956 .flags
= OMAP_HSMMC_SUPPORTS_DUAL_VOLT
,
1959 static struct omap_hwmod omap44xx_mmc1_hwmod
= {
1961 .class = &omap44xx_mmc_hwmod_class
,
1962 .clkdm_name
= "l3_init_clkdm",
1963 .sdma_reqs
= omap44xx_mmc1_sdma_reqs
,
1964 .main_clk
= "hsmmc1_fclk",
1967 .clkctrl_offs
= OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET
,
1968 .context_offs
= OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET
,
1969 .modulemode
= MODULEMODE_SWCTRL
,
1972 .dev_attr
= &mmc1_dev_attr
,
1976 static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs
[] = {
1977 { .name
= "tx", .dma_req
= 46 + OMAP44XX_DMA_REQ_START
},
1978 { .name
= "rx", .dma_req
= 47 + OMAP44XX_DMA_REQ_START
},
1982 static struct omap_hwmod omap44xx_mmc2_hwmod
= {
1984 .class = &omap44xx_mmc_hwmod_class
,
1985 .clkdm_name
= "l3_init_clkdm",
1986 .sdma_reqs
= omap44xx_mmc2_sdma_reqs
,
1987 .main_clk
= "hsmmc2_fclk",
1990 .clkctrl_offs
= OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET
,
1991 .context_offs
= OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET
,
1992 .modulemode
= MODULEMODE_SWCTRL
,
1998 static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs
[] = {
1999 { .name
= "tx", .dma_req
= 76 + OMAP44XX_DMA_REQ_START
},
2000 { .name
= "rx", .dma_req
= 77 + OMAP44XX_DMA_REQ_START
},
2004 static struct omap_hwmod omap44xx_mmc3_hwmod
= {
2006 .class = &omap44xx_mmc_hwmod_class
,
2007 .clkdm_name
= "l4_per_clkdm",
2008 .sdma_reqs
= omap44xx_mmc3_sdma_reqs
,
2009 .main_clk
= "func_48m_fclk",
2012 .clkctrl_offs
= OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET
,
2013 .context_offs
= OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET
,
2014 .modulemode
= MODULEMODE_SWCTRL
,
2020 static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs
[] = {
2021 { .name
= "tx", .dma_req
= 56 + OMAP44XX_DMA_REQ_START
},
2022 { .name
= "rx", .dma_req
= 57 + OMAP44XX_DMA_REQ_START
},
2026 static struct omap_hwmod omap44xx_mmc4_hwmod
= {
2028 .class = &omap44xx_mmc_hwmod_class
,
2029 .clkdm_name
= "l4_per_clkdm",
2030 .sdma_reqs
= omap44xx_mmc4_sdma_reqs
,
2031 .main_clk
= "func_48m_fclk",
2034 .clkctrl_offs
= OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET
,
2035 .context_offs
= OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET
,
2036 .modulemode
= MODULEMODE_SWCTRL
,
2042 static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs
[] = {
2043 { .name
= "tx", .dma_req
= 58 + OMAP44XX_DMA_REQ_START
},
2044 { .name
= "rx", .dma_req
= 59 + OMAP44XX_DMA_REQ_START
},
2048 static struct omap_hwmod omap44xx_mmc5_hwmod
= {
2050 .class = &omap44xx_mmc_hwmod_class
,
2051 .clkdm_name
= "l4_per_clkdm",
2052 .sdma_reqs
= omap44xx_mmc5_sdma_reqs
,
2053 .main_clk
= "func_48m_fclk",
2056 .clkctrl_offs
= OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET
,
2057 .context_offs
= OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET
,
2058 .modulemode
= MODULEMODE_SWCTRL
,
2065 * The memory management unit performs virtual to physical address translation
2066 * for its requestors.
2069 static struct omap_hwmod_class_sysconfig mmu_sysc
= {
2073 .sysc_flags
= (SYSC_HAS_CLOCKACTIVITY
| SYSC_HAS_SIDLEMODE
|
2074 SYSC_HAS_SOFTRESET
| SYSC_HAS_AUTOIDLE
),
2075 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
2076 .sysc_fields
= &omap_hwmod_sysc_type1
,
2079 static struct omap_hwmod_class omap44xx_mmu_hwmod_class
= {
2086 static struct omap_mmu_dev_attr mmu_ipu_dev_attr
= {
2087 .nr_tlb_entries
= 32,
2090 static struct omap_hwmod omap44xx_mmu_ipu_hwmod
;
2091 static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets
[] = {
2092 { .name
= "mmu_cache", .rst_shift
= 2 },
2095 static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs
[] = {
2097 .pa_start
= 0x55082000,
2098 .pa_end
= 0x550820ff,
2099 .flags
= ADDR_TYPE_RT
,
2104 /* l3_main_2 -> mmu_ipu */
2105 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu
= {
2106 .master
= &omap44xx_l3_main_2_hwmod
,
2107 .slave
= &omap44xx_mmu_ipu_hwmod
,
2109 .addr
= omap44xx_mmu_ipu_addrs
,
2110 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
2113 static struct omap_hwmod omap44xx_mmu_ipu_hwmod
= {
2115 .class = &omap44xx_mmu_hwmod_class
,
2116 .clkdm_name
= "ducati_clkdm",
2117 .rst_lines
= omap44xx_mmu_ipu_resets
,
2118 .rst_lines_cnt
= ARRAY_SIZE(omap44xx_mmu_ipu_resets
),
2119 .main_clk
= "ducati_clk_mux_ck",
2122 .clkctrl_offs
= OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET
,
2123 .rstctrl_offs
= OMAP4_RM_DUCATI_RSTCTRL_OFFSET
,
2124 .context_offs
= OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET
,
2125 .modulemode
= MODULEMODE_HWCTRL
,
2128 .dev_attr
= &mmu_ipu_dev_attr
,
2133 static struct omap_mmu_dev_attr mmu_dsp_dev_attr
= {
2134 .nr_tlb_entries
= 32,
2137 static struct omap_hwmod omap44xx_mmu_dsp_hwmod
;
2138 static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets
[] = {
2139 { .name
= "mmu_cache", .rst_shift
= 1 },
2142 static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs
[] = {
2144 .pa_start
= 0x4a066000,
2145 .pa_end
= 0x4a0660ff,
2146 .flags
= ADDR_TYPE_RT
,
2152 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp
= {
2153 .master
= &omap44xx_l4_cfg_hwmod
,
2154 .slave
= &omap44xx_mmu_dsp_hwmod
,
2156 .addr
= omap44xx_mmu_dsp_addrs
,
2157 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
2160 static struct omap_hwmod omap44xx_mmu_dsp_hwmod
= {
2162 .class = &omap44xx_mmu_hwmod_class
,
2163 .clkdm_name
= "tesla_clkdm",
2164 .rst_lines
= omap44xx_mmu_dsp_resets
,
2165 .rst_lines_cnt
= ARRAY_SIZE(omap44xx_mmu_dsp_resets
),
2166 .main_clk
= "dpll_iva_m4x2_ck",
2169 .clkctrl_offs
= OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET
,
2170 .rstctrl_offs
= OMAP4_RM_TESLA_RSTCTRL_OFFSET
,
2171 .context_offs
= OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET
,
2172 .modulemode
= MODULEMODE_HWCTRL
,
2175 .dev_attr
= &mmu_dsp_dev_attr
,
2183 static struct omap_hwmod_class omap44xx_mpu_hwmod_class
= {
2188 static struct omap_hwmod omap44xx_mpu_hwmod
= {
2190 .class = &omap44xx_mpu_hwmod_class
,
2191 .clkdm_name
= "mpuss_clkdm",
2192 .flags
= HWMOD_INIT_NO_IDLE
,
2193 .main_clk
= "dpll_mpu_m2_ck",
2196 .clkctrl_offs
= OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET
,
2197 .context_offs
= OMAP4_RM_MPU_MPU_CONTEXT_OFFSET
,
2204 * top-level core on-chip ram
2207 static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class
= {
2212 static struct omap_hwmod omap44xx_ocmc_ram_hwmod
= {
2214 .class = &omap44xx_ocmc_ram_hwmod_class
,
2215 .clkdm_name
= "l3_2_clkdm",
2218 .clkctrl_offs
= OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET
,
2219 .context_offs
= OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET
,
2226 * bridge to transform ocp interface protocol to scp (serial control port)
2230 static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc
= {
2232 .sysc_offs
= 0x0010,
2233 .syss_offs
= 0x0014,
2234 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_SIDLEMODE
|
2235 SYSC_HAS_SOFTRESET
| SYSS_HAS_RESET_STATUS
),
2236 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
2237 .sysc_fields
= &omap_hwmod_sysc_type1
,
2240 static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class
= {
2242 .sysc
= &omap44xx_ocp2scp_sysc
,
2245 /* ocp2scp_usb_phy */
2246 static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod
= {
2247 .name
= "ocp2scp_usb_phy",
2248 .class = &omap44xx_ocp2scp_hwmod_class
,
2249 .clkdm_name
= "l3_init_clkdm",
2251 * ocp2scp_usb_phy_phy_48m is provided by the OMAP4 PRCM IP
2252 * block as an "optional clock," and normally should never be
2253 * specified as the main_clk for an OMAP IP block. However it
2254 * turns out that this clock is actually the main clock for
2255 * the ocp2scp_usb_phy IP block:
2256 * http://lists.infradead.org/pipermail/linux-arm-kernel/2012-September/119943.html
2257 * So listing ocp2scp_usb_phy_phy_48m as a main_clk here seems
2258 * to be the best workaround.
2260 .main_clk
= "ocp2scp_usb_phy_phy_48m",
2263 .clkctrl_offs
= OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET
,
2264 .context_offs
= OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET
,
2265 .modulemode
= MODULEMODE_HWCTRL
,
2272 * power and reset manager (part of the prcm infrastructure) + clock manager 2
2273 * + clock manager 1 (in always on power domain) + local prm in mpu
2276 static struct omap_hwmod_class omap44xx_prcm_hwmod_class
= {
2281 static struct omap_hwmod omap44xx_prcm_mpu_hwmod
= {
2283 .class = &omap44xx_prcm_hwmod_class
,
2284 .clkdm_name
= "l4_wkup_clkdm",
2285 .flags
= HWMOD_NO_IDLEST
,
2288 .flags
= HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT
,
2294 static struct omap_hwmod omap44xx_cm_core_aon_hwmod
= {
2295 .name
= "cm_core_aon",
2296 .class = &omap44xx_prcm_hwmod_class
,
2297 .flags
= HWMOD_NO_IDLEST
,
2300 .flags
= HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT
,
2306 static struct omap_hwmod omap44xx_cm_core_hwmod
= {
2308 .class = &omap44xx_prcm_hwmod_class
,
2309 .flags
= HWMOD_NO_IDLEST
,
2312 .flags
= HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT
,
2318 static struct omap_hwmod_rst_info omap44xx_prm_resets
[] = {
2319 { .name
= "rst_global_warm_sw", .rst_shift
= 0 },
2320 { .name
= "rst_global_cold_sw", .rst_shift
= 1 },
2323 static struct omap_hwmod omap44xx_prm_hwmod
= {
2325 .class = &omap44xx_prcm_hwmod_class
,
2326 .rst_lines
= omap44xx_prm_resets
,
2327 .rst_lines_cnt
= ARRAY_SIZE(omap44xx_prm_resets
),
2332 * system clock and reset manager
2335 static struct omap_hwmod_class omap44xx_scrm_hwmod_class
= {
2340 static struct omap_hwmod omap44xx_scrm_hwmod
= {
2342 .class = &omap44xx_scrm_hwmod_class
,
2343 .clkdm_name
= "l4_wkup_clkdm",
2346 .flags
= HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT
,
2353 * shared level 2 memory interface
2356 static struct omap_hwmod_class omap44xx_sl2if_hwmod_class
= {
2361 static struct omap_hwmod omap44xx_sl2if_hwmod
= {
2363 .class = &omap44xx_sl2if_hwmod_class
,
2364 .clkdm_name
= "ivahd_clkdm",
2367 .clkctrl_offs
= OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET
,
2368 .context_offs
= OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET
,
2369 .modulemode
= MODULEMODE_HWCTRL
,
2376 * bidirectional, multi-drop, multi-channel two-line serial interface between
2377 * the device and external components
2380 static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc
= {
2382 .sysc_offs
= 0x0010,
2383 .sysc_flags
= (SYSC_HAS_RESET_STATUS
| SYSC_HAS_SIDLEMODE
|
2384 SYSC_HAS_SOFTRESET
),
2385 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
2387 .sysc_fields
= &omap_hwmod_sysc_type2
,
2390 static struct omap_hwmod_class omap44xx_slimbus_hwmod_class
= {
2392 .sysc
= &omap44xx_slimbus_sysc
,
2396 static struct omap_hwmod_opt_clk slimbus1_opt_clks
[] = {
2397 { .role
= "fclk_1", .clk
= "slimbus1_fclk_1" },
2398 { .role
= "fclk_0", .clk
= "slimbus1_fclk_0" },
2399 { .role
= "fclk_2", .clk
= "slimbus1_fclk_2" },
2400 { .role
= "slimbus_clk", .clk
= "slimbus1_slimbus_clk" },
2403 static struct omap_hwmod omap44xx_slimbus1_hwmod
= {
2405 .class = &omap44xx_slimbus_hwmod_class
,
2406 .clkdm_name
= "abe_clkdm",
2409 .clkctrl_offs
= OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET
,
2410 .context_offs
= OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET
,
2411 .modulemode
= MODULEMODE_SWCTRL
,
2414 .opt_clks
= slimbus1_opt_clks
,
2415 .opt_clks_cnt
= ARRAY_SIZE(slimbus1_opt_clks
),
2419 static struct omap_hwmod_opt_clk slimbus2_opt_clks
[] = {
2420 { .role
= "fclk_1", .clk
= "slimbus2_fclk_1" },
2421 { .role
= "fclk_0", .clk
= "slimbus2_fclk_0" },
2422 { .role
= "slimbus_clk", .clk
= "slimbus2_slimbus_clk" },
2425 static struct omap_hwmod omap44xx_slimbus2_hwmod
= {
2427 .class = &omap44xx_slimbus_hwmod_class
,
2428 .clkdm_name
= "l4_per_clkdm",
2431 .clkctrl_offs
= OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET
,
2432 .context_offs
= OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET
,
2433 .modulemode
= MODULEMODE_SWCTRL
,
2436 .opt_clks
= slimbus2_opt_clks
,
2437 .opt_clks_cnt
= ARRAY_SIZE(slimbus2_opt_clks
),
2441 * 'smartreflex' class
2442 * smartreflex module (monitor silicon performance and outputs a measure of
2443 * performance error)
2446 /* The IP is not compliant to type1 / type2 scheme */
2447 static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex
= {
2452 static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc
= {
2453 .sysc_offs
= 0x0038,
2454 .sysc_flags
= (SYSC_HAS_ENAWAKEUP
| SYSC_HAS_SIDLEMODE
),
2455 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
2457 .sysc_fields
= &omap_hwmod_sysc_type_smartreflex
,
2460 static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class
= {
2461 .name
= "smartreflex",
2462 .sysc
= &omap44xx_smartreflex_sysc
,
2466 /* smartreflex_core */
2467 static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr
= {
2468 .sensor_voltdm_name
= "core",
2471 static struct omap_hwmod omap44xx_smartreflex_core_hwmod
= {
2472 .name
= "smartreflex_core",
2473 .class = &omap44xx_smartreflex_hwmod_class
,
2474 .clkdm_name
= "l4_ao_clkdm",
2476 .main_clk
= "smartreflex_core_fck",
2479 .clkctrl_offs
= OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET
,
2480 .context_offs
= OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET
,
2481 .modulemode
= MODULEMODE_SWCTRL
,
2484 .dev_attr
= &smartreflex_core_dev_attr
,
2487 /* smartreflex_iva */
2488 static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr
= {
2489 .sensor_voltdm_name
= "iva",
2492 static struct omap_hwmod omap44xx_smartreflex_iva_hwmod
= {
2493 .name
= "smartreflex_iva",
2494 .class = &omap44xx_smartreflex_hwmod_class
,
2495 .clkdm_name
= "l4_ao_clkdm",
2496 .main_clk
= "smartreflex_iva_fck",
2499 .clkctrl_offs
= OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET
,
2500 .context_offs
= OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET
,
2501 .modulemode
= MODULEMODE_SWCTRL
,
2504 .dev_attr
= &smartreflex_iva_dev_attr
,
2507 /* smartreflex_mpu */
2508 static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr
= {
2509 .sensor_voltdm_name
= "mpu",
2512 static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod
= {
2513 .name
= "smartreflex_mpu",
2514 .class = &omap44xx_smartreflex_hwmod_class
,
2515 .clkdm_name
= "l4_ao_clkdm",
2516 .main_clk
= "smartreflex_mpu_fck",
2519 .clkctrl_offs
= OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET
,
2520 .context_offs
= OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET
,
2521 .modulemode
= MODULEMODE_SWCTRL
,
2524 .dev_attr
= &smartreflex_mpu_dev_attr
,
2529 * spinlock provides hardware assistance for synchronizing the processes
2530 * running on multiple processors
2533 static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc
= {
2535 .sysc_offs
= 0x0010,
2536 .syss_offs
= 0x0014,
2537 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_CLOCKACTIVITY
|
2538 SYSC_HAS_ENAWAKEUP
| SYSC_HAS_SIDLEMODE
|
2539 SYSC_HAS_SOFTRESET
| SYSS_HAS_RESET_STATUS
),
2540 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
2541 .sysc_fields
= &omap_hwmod_sysc_type1
,
2544 static struct omap_hwmod_class omap44xx_spinlock_hwmod_class
= {
2546 .sysc
= &omap44xx_spinlock_sysc
,
2550 static struct omap_hwmod omap44xx_spinlock_hwmod
= {
2552 .class = &omap44xx_spinlock_hwmod_class
,
2553 .clkdm_name
= "l4_cfg_clkdm",
2556 .clkctrl_offs
= OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET
,
2557 .context_offs
= OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET
,
2564 * general purpose timer module with accurate 1ms tick
2565 * This class contains several variants: ['timer_1ms', 'timer']
2568 static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc
= {
2570 .sysc_offs
= 0x0010,
2571 .syss_offs
= 0x0014,
2572 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_CLOCKACTIVITY
|
2573 SYSC_HAS_EMUFREE
| SYSC_HAS_ENAWAKEUP
|
2574 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
|
2575 SYSS_HAS_RESET_STATUS
),
2576 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
2577 .clockact
= CLOCKACT_TEST_ICLK
,
2578 .sysc_fields
= &omap_hwmod_sysc_type1
,
2581 static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class
= {
2583 .sysc
= &omap44xx_timer_1ms_sysc
,
2586 static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc
= {
2588 .sysc_offs
= 0x0010,
2589 .sysc_flags
= (SYSC_HAS_EMUFREE
| SYSC_HAS_RESET_STATUS
|
2590 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
),
2591 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
2593 .sysc_fields
= &omap_hwmod_sysc_type2
,
2596 static struct omap_hwmod_class omap44xx_timer_hwmod_class
= {
2598 .sysc
= &omap44xx_timer_sysc
,
2601 /* always-on timers dev attribute */
2602 static struct omap_timer_capability_dev_attr capability_alwon_dev_attr
= {
2603 .timer_capability
= OMAP_TIMER_ALWON
,
2606 /* pwm timers dev attribute */
2607 static struct omap_timer_capability_dev_attr capability_pwm_dev_attr
= {
2608 .timer_capability
= OMAP_TIMER_HAS_PWM
,
2611 /* timers with DSP interrupt dev attribute */
2612 static struct omap_timer_capability_dev_attr capability_dsp_dev_attr
= {
2613 .timer_capability
= OMAP_TIMER_HAS_DSP_IRQ
,
2616 /* pwm timers with DSP interrupt dev attribute */
2617 static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr
= {
2618 .timer_capability
= OMAP_TIMER_HAS_DSP_IRQ
| OMAP_TIMER_HAS_PWM
,
2622 static struct omap_hwmod omap44xx_timer1_hwmod
= {
2624 .class = &omap44xx_timer_1ms_hwmod_class
,
2625 .clkdm_name
= "l4_wkup_clkdm",
2626 .flags
= HWMOD_SET_DEFAULT_CLOCKACT
,
2627 .main_clk
= "dmt1_clk_mux",
2630 .clkctrl_offs
= OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET
,
2631 .context_offs
= OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET
,
2632 .modulemode
= MODULEMODE_SWCTRL
,
2635 .dev_attr
= &capability_alwon_dev_attr
,
2639 static struct omap_hwmod omap44xx_timer2_hwmod
= {
2641 .class = &omap44xx_timer_1ms_hwmod_class
,
2642 .clkdm_name
= "l4_per_clkdm",
2643 .flags
= HWMOD_SET_DEFAULT_CLOCKACT
,
2644 .main_clk
= "cm2_dm2_mux",
2647 .clkctrl_offs
= OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET
,
2648 .context_offs
= OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET
,
2649 .modulemode
= MODULEMODE_SWCTRL
,
2655 static struct omap_hwmod omap44xx_timer3_hwmod
= {
2657 .class = &omap44xx_timer_hwmod_class
,
2658 .clkdm_name
= "l4_per_clkdm",
2659 .main_clk
= "cm2_dm3_mux",
2662 .clkctrl_offs
= OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET
,
2663 .context_offs
= OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET
,
2664 .modulemode
= MODULEMODE_SWCTRL
,
2670 static struct omap_hwmod omap44xx_timer4_hwmod
= {
2672 .class = &omap44xx_timer_hwmod_class
,
2673 .clkdm_name
= "l4_per_clkdm",
2674 .main_clk
= "cm2_dm4_mux",
2677 .clkctrl_offs
= OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET
,
2678 .context_offs
= OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET
,
2679 .modulemode
= MODULEMODE_SWCTRL
,
2685 static struct omap_hwmod omap44xx_timer5_hwmod
= {
2687 .class = &omap44xx_timer_hwmod_class
,
2688 .clkdm_name
= "abe_clkdm",
2689 .main_clk
= "timer5_sync_mux",
2692 .clkctrl_offs
= OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET
,
2693 .context_offs
= OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET
,
2694 .modulemode
= MODULEMODE_SWCTRL
,
2697 .dev_attr
= &capability_dsp_dev_attr
,
2701 static struct omap_hwmod omap44xx_timer6_hwmod
= {
2703 .class = &omap44xx_timer_hwmod_class
,
2704 .clkdm_name
= "abe_clkdm",
2705 .main_clk
= "timer6_sync_mux",
2708 .clkctrl_offs
= OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET
,
2709 .context_offs
= OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET
,
2710 .modulemode
= MODULEMODE_SWCTRL
,
2713 .dev_attr
= &capability_dsp_dev_attr
,
2717 static struct omap_hwmod omap44xx_timer7_hwmod
= {
2719 .class = &omap44xx_timer_hwmod_class
,
2720 .clkdm_name
= "abe_clkdm",
2721 .main_clk
= "timer7_sync_mux",
2724 .clkctrl_offs
= OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET
,
2725 .context_offs
= OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET
,
2726 .modulemode
= MODULEMODE_SWCTRL
,
2729 .dev_attr
= &capability_dsp_dev_attr
,
2733 static struct omap_hwmod omap44xx_timer8_hwmod
= {
2735 .class = &omap44xx_timer_hwmod_class
,
2736 .clkdm_name
= "abe_clkdm",
2737 .main_clk
= "timer8_sync_mux",
2740 .clkctrl_offs
= OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET
,
2741 .context_offs
= OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET
,
2742 .modulemode
= MODULEMODE_SWCTRL
,
2745 .dev_attr
= &capability_dsp_pwm_dev_attr
,
2749 static struct omap_hwmod omap44xx_timer9_hwmod
= {
2751 .class = &omap44xx_timer_hwmod_class
,
2752 .clkdm_name
= "l4_per_clkdm",
2753 .main_clk
= "cm2_dm9_mux",
2756 .clkctrl_offs
= OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET
,
2757 .context_offs
= OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET
,
2758 .modulemode
= MODULEMODE_SWCTRL
,
2761 .dev_attr
= &capability_pwm_dev_attr
,
2765 static struct omap_hwmod omap44xx_timer10_hwmod
= {
2767 .class = &omap44xx_timer_1ms_hwmod_class
,
2768 .clkdm_name
= "l4_per_clkdm",
2769 .flags
= HWMOD_SET_DEFAULT_CLOCKACT
,
2770 .main_clk
= "cm2_dm10_mux",
2773 .clkctrl_offs
= OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET
,
2774 .context_offs
= OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET
,
2775 .modulemode
= MODULEMODE_SWCTRL
,
2778 .dev_attr
= &capability_pwm_dev_attr
,
2782 static struct omap_hwmod omap44xx_timer11_hwmod
= {
2784 .class = &omap44xx_timer_hwmod_class
,
2785 .clkdm_name
= "l4_per_clkdm",
2786 .main_clk
= "cm2_dm11_mux",
2789 .clkctrl_offs
= OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET
,
2790 .context_offs
= OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET
,
2791 .modulemode
= MODULEMODE_SWCTRL
,
2794 .dev_attr
= &capability_pwm_dev_attr
,
2799 * universal asynchronous receiver/transmitter (uart)
2802 static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc
= {
2804 .sysc_offs
= 0x0054,
2805 .syss_offs
= 0x0058,
2806 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_ENAWAKEUP
|
2807 SYSC_HAS_SIDLEMODE
| SYSC_HAS_SOFTRESET
|
2808 SYSS_HAS_RESET_STATUS
),
2809 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
2811 .sysc_fields
= &omap_hwmod_sysc_type1
,
2814 static struct omap_hwmod_class omap44xx_uart_hwmod_class
= {
2816 .sysc
= &omap44xx_uart_sysc
,
2820 static struct omap_hwmod omap44xx_uart1_hwmod
= {
2822 .class = &omap44xx_uart_hwmod_class
,
2823 .clkdm_name
= "l4_per_clkdm",
2824 .flags
= HWMOD_SWSUP_SIDLE_ACT
,
2825 .main_clk
= "func_48m_fclk",
2828 .clkctrl_offs
= OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET
,
2829 .context_offs
= OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET
,
2830 .modulemode
= MODULEMODE_SWCTRL
,
2836 static struct omap_hwmod omap44xx_uart2_hwmod
= {
2838 .class = &omap44xx_uart_hwmod_class
,
2839 .clkdm_name
= "l4_per_clkdm",
2840 .flags
= HWMOD_SWSUP_SIDLE_ACT
,
2841 .main_clk
= "func_48m_fclk",
2844 .clkctrl_offs
= OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET
,
2845 .context_offs
= OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET
,
2846 .modulemode
= MODULEMODE_SWCTRL
,
2852 static struct omap_hwmod omap44xx_uart3_hwmod
= {
2854 .class = &omap44xx_uart_hwmod_class
,
2855 .clkdm_name
= "l4_per_clkdm",
2856 .flags
= DEBUG_OMAP4UART3_FLAGS
| HWMOD_SWSUP_SIDLE_ACT
,
2857 .main_clk
= "func_48m_fclk",
2860 .clkctrl_offs
= OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET
,
2861 .context_offs
= OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET
,
2862 .modulemode
= MODULEMODE_SWCTRL
,
2868 static struct omap_hwmod omap44xx_uart4_hwmod
= {
2870 .class = &omap44xx_uart_hwmod_class
,
2871 .clkdm_name
= "l4_per_clkdm",
2872 .flags
= DEBUG_OMAP4UART4_FLAGS
| HWMOD_SWSUP_SIDLE_ACT
,
2873 .main_clk
= "func_48m_fclk",
2876 .clkctrl_offs
= OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET
,
2877 .context_offs
= OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET
,
2878 .modulemode
= MODULEMODE_SWCTRL
,
2884 * 'usb_host_fs' class
2885 * full-speed usb host controller
2888 /* The IP is not compliant to type1 / type2 scheme */
2889 static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs
= {
2895 static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc
= {
2897 .sysc_offs
= 0x0210,
2898 .sysc_flags
= (SYSC_HAS_MIDLEMODE
| SYSC_HAS_SIDLEMODE
|
2899 SYSC_HAS_SOFTRESET
),
2900 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
2902 .sysc_fields
= &omap_hwmod_sysc_type_usb_host_fs
,
2905 static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class
= {
2906 .name
= "usb_host_fs",
2907 .sysc
= &omap44xx_usb_host_fs_sysc
,
2911 static struct omap_hwmod omap44xx_usb_host_fs_hwmod
= {
2912 .name
= "usb_host_fs",
2913 .class = &omap44xx_usb_host_fs_hwmod_class
,
2914 .clkdm_name
= "l3_init_clkdm",
2915 .main_clk
= "usb_host_fs_fck",
2918 .clkctrl_offs
= OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET
,
2919 .context_offs
= OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET
,
2920 .modulemode
= MODULEMODE_SWCTRL
,
2926 * 'usb_host_hs' class
2927 * high-speed multi-port usb host controller
2930 static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc
= {
2932 .sysc_offs
= 0x0010,
2933 .syss_offs
= 0x0014,
2934 .sysc_flags
= (SYSC_HAS_MIDLEMODE
| SYSC_HAS_SIDLEMODE
|
2935 SYSC_HAS_SOFTRESET
| SYSC_HAS_RESET_STATUS
),
2936 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
2937 SIDLE_SMART_WKUP
| MSTANDBY_FORCE
| MSTANDBY_NO
|
2938 MSTANDBY_SMART
| MSTANDBY_SMART_WKUP
),
2939 .sysc_fields
= &omap_hwmod_sysc_type2
,
2942 static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class
= {
2943 .name
= "usb_host_hs",
2944 .sysc
= &omap44xx_usb_host_hs_sysc
,
2948 static struct omap_hwmod omap44xx_usb_host_hs_hwmod
= {
2949 .name
= "usb_host_hs",
2950 .class = &omap44xx_usb_host_hs_hwmod_class
,
2951 .clkdm_name
= "l3_init_clkdm",
2952 .main_clk
= "usb_host_hs_fck",
2955 .clkctrl_offs
= OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET
,
2956 .context_offs
= OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET
,
2957 .modulemode
= MODULEMODE_SWCTRL
,
2962 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
2966 * In the following configuration :
2967 * - USBHOST module is set to smart-idle mode
2968 * - PRCM asserts idle_req to the USBHOST module ( This typically
2969 * happens when the system is going to a low power mode : all ports
2970 * have been suspended, the master part of the USBHOST module has
2971 * entered the standby state, and SW has cut the functional clocks)
2972 * - an USBHOST interrupt occurs before the module is able to answer
2973 * idle_ack, typically a remote wakeup IRQ.
2974 * Then the USB HOST module will enter a deadlock situation where it
2975 * is no more accessible nor functional.
2978 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
2982 * Errata: USB host EHCI may stall when entering smart-standby mode
2986 * When the USBHOST module is set to smart-standby mode, and when it is
2987 * ready to enter the standby state (i.e. all ports are suspended and
2988 * all attached devices are in suspend mode), then it can wrongly assert
2989 * the Mstandby signal too early while there are still some residual OCP
2990 * transactions ongoing. If this condition occurs, the internal state
2991 * machine may go to an undefined state and the USB link may be stuck
2992 * upon the next resume.
2995 * Don't use smart standby; use only force standby,
2996 * hence HWMOD_SWSUP_MSTANDBY
2999 .flags
= HWMOD_SWSUP_SIDLE
| HWMOD_SWSUP_MSTANDBY
,
3003 * 'usb_otg_hs' class
3004 * high-speed on-the-go universal serial bus (usb_otg_hs) controller
3007 static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc
= {
3009 .sysc_offs
= 0x0404,
3010 .syss_offs
= 0x0408,
3011 .sysc_flags
= (SYSC_HAS_AUTOIDLE
| SYSC_HAS_ENAWAKEUP
|
3012 SYSC_HAS_MIDLEMODE
| SYSC_HAS_SIDLEMODE
|
3013 SYSC_HAS_SOFTRESET
| SYSS_HAS_RESET_STATUS
),
3014 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
3015 SIDLE_SMART_WKUP
| MSTANDBY_FORCE
| MSTANDBY_NO
|
3017 .sysc_fields
= &omap_hwmod_sysc_type1
,
3020 static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class
= {
3021 .name
= "usb_otg_hs",
3022 .sysc
= &omap44xx_usb_otg_hs_sysc
,
3026 static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks
[] = {
3027 { .role
= "xclk", .clk
= "usb_otg_hs_xclk" },
3030 static struct omap_hwmod omap44xx_usb_otg_hs_hwmod
= {
3031 .name
= "usb_otg_hs",
3032 .class = &omap44xx_usb_otg_hs_hwmod_class
,
3033 .clkdm_name
= "l3_init_clkdm",
3034 .flags
= HWMOD_SWSUP_SIDLE
| HWMOD_SWSUP_MSTANDBY
,
3035 .main_clk
= "usb_otg_hs_ick",
3038 .clkctrl_offs
= OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET
,
3039 .context_offs
= OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET
,
3040 .modulemode
= MODULEMODE_HWCTRL
,
3043 .opt_clks
= usb_otg_hs_opt_clks
,
3044 .opt_clks_cnt
= ARRAY_SIZE(usb_otg_hs_opt_clks
),
3048 * 'usb_tll_hs' class
3049 * usb_tll_hs module is the adapter on the usb_host_hs ports
3052 static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc
= {
3054 .sysc_offs
= 0x0010,
3055 .syss_offs
= 0x0014,
3056 .sysc_flags
= (SYSC_HAS_CLOCKACTIVITY
| SYSC_HAS_SIDLEMODE
|
3057 SYSC_HAS_ENAWAKEUP
| SYSC_HAS_SOFTRESET
|
3059 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
),
3060 .sysc_fields
= &omap_hwmod_sysc_type1
,
3063 static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class
= {
3064 .name
= "usb_tll_hs",
3065 .sysc
= &omap44xx_usb_tll_hs_sysc
,
3068 static struct omap_hwmod omap44xx_usb_tll_hs_hwmod
= {
3069 .name
= "usb_tll_hs",
3070 .class = &omap44xx_usb_tll_hs_hwmod_class
,
3071 .clkdm_name
= "l3_init_clkdm",
3072 .main_clk
= "usb_tll_hs_ick",
3075 .clkctrl_offs
= OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET
,
3076 .context_offs
= OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET
,
3077 .modulemode
= MODULEMODE_HWCTRL
,
3084 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
3085 * overflow condition
3088 static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc
= {
3090 .sysc_offs
= 0x0010,
3091 .syss_offs
= 0x0014,
3092 .sysc_flags
= (SYSC_HAS_EMUFREE
| SYSC_HAS_SIDLEMODE
|
3093 SYSC_HAS_SOFTRESET
| SYSS_HAS_RESET_STATUS
),
3094 .idlemodes
= (SIDLE_FORCE
| SIDLE_NO
| SIDLE_SMART
|
3096 .sysc_fields
= &omap_hwmod_sysc_type1
,
3099 static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class
= {
3101 .sysc
= &omap44xx_wd_timer_sysc
,
3102 .pre_shutdown
= &omap2_wd_timer_disable
,
3103 .reset
= &omap2_wd_timer_reset
,
3107 static struct omap_hwmod omap44xx_wd_timer2_hwmod
= {
3108 .name
= "wd_timer2",
3109 .class = &omap44xx_wd_timer_hwmod_class
,
3110 .clkdm_name
= "l4_wkup_clkdm",
3111 .main_clk
= "sys_32k_ck",
3114 .clkctrl_offs
= OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET
,
3115 .context_offs
= OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET
,
3116 .modulemode
= MODULEMODE_SWCTRL
,
3122 static struct omap_hwmod omap44xx_wd_timer3_hwmod
= {
3123 .name
= "wd_timer3",
3124 .class = &omap44xx_wd_timer_hwmod_class
,
3125 .clkdm_name
= "abe_clkdm",
3126 .main_clk
= "sys_32k_ck",
3129 .clkctrl_offs
= OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET
,
3130 .context_offs
= OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET
,
3131 .modulemode
= MODULEMODE_SWCTRL
,
3141 /* l3_main_1 -> dmm */
3142 static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm
= {
3143 .master
= &omap44xx_l3_main_1_hwmod
,
3144 .slave
= &omap44xx_dmm_hwmod
,
3146 .user
= OCP_USER_SDMA
,
3150 static struct omap_hwmod_ocp_if omap44xx_mpu__dmm
= {
3151 .master
= &omap44xx_mpu_hwmod
,
3152 .slave
= &omap44xx_dmm_hwmod
,
3154 .user
= OCP_USER_MPU
,
3157 /* iva -> l3_instr */
3158 static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr
= {
3159 .master
= &omap44xx_iva_hwmod
,
3160 .slave
= &omap44xx_l3_instr_hwmod
,
3162 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3165 /* l3_main_3 -> l3_instr */
3166 static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr
= {
3167 .master
= &omap44xx_l3_main_3_hwmod
,
3168 .slave
= &omap44xx_l3_instr_hwmod
,
3170 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3173 /* ocp_wp_noc -> l3_instr */
3174 static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr
= {
3175 .master
= &omap44xx_ocp_wp_noc_hwmod
,
3176 .slave
= &omap44xx_l3_instr_hwmod
,
3178 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3181 /* dsp -> l3_main_1 */
3182 static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1
= {
3183 .master
= &omap44xx_dsp_hwmod
,
3184 .slave
= &omap44xx_l3_main_1_hwmod
,
3186 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3189 /* dss -> l3_main_1 */
3190 static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1
= {
3191 .master
= &omap44xx_dss_hwmod
,
3192 .slave
= &omap44xx_l3_main_1_hwmod
,
3194 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3197 /* l3_main_2 -> l3_main_1 */
3198 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1
= {
3199 .master
= &omap44xx_l3_main_2_hwmod
,
3200 .slave
= &omap44xx_l3_main_1_hwmod
,
3202 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3205 /* l4_cfg -> l3_main_1 */
3206 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1
= {
3207 .master
= &omap44xx_l4_cfg_hwmod
,
3208 .slave
= &omap44xx_l3_main_1_hwmod
,
3210 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3213 /* mmc1 -> l3_main_1 */
3214 static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1
= {
3215 .master
= &omap44xx_mmc1_hwmod
,
3216 .slave
= &omap44xx_l3_main_1_hwmod
,
3218 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3221 /* mmc2 -> l3_main_1 */
3222 static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1
= {
3223 .master
= &omap44xx_mmc2_hwmod
,
3224 .slave
= &omap44xx_l3_main_1_hwmod
,
3226 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3229 /* mpu -> l3_main_1 */
3230 static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1
= {
3231 .master
= &omap44xx_mpu_hwmod
,
3232 .slave
= &omap44xx_l3_main_1_hwmod
,
3234 .user
= OCP_USER_MPU
,
3237 /* debugss -> l3_main_2 */
3238 static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2
= {
3239 .master
= &omap44xx_debugss_hwmod
,
3240 .slave
= &omap44xx_l3_main_2_hwmod
,
3241 .clk
= "dbgclk_mux_ck",
3242 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3245 /* dma_system -> l3_main_2 */
3246 static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2
= {
3247 .master
= &omap44xx_dma_system_hwmod
,
3248 .slave
= &omap44xx_l3_main_2_hwmod
,
3250 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3253 /* fdif -> l3_main_2 */
3254 static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2
= {
3255 .master
= &omap44xx_fdif_hwmod
,
3256 .slave
= &omap44xx_l3_main_2_hwmod
,
3258 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3261 /* gpu -> l3_main_2 */
3262 static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2
= {
3263 .master
= &omap44xx_gpu_hwmod
,
3264 .slave
= &omap44xx_l3_main_2_hwmod
,
3266 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3269 /* hsi -> l3_main_2 */
3270 static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2
= {
3271 .master
= &omap44xx_hsi_hwmod
,
3272 .slave
= &omap44xx_l3_main_2_hwmod
,
3274 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3277 /* ipu -> l3_main_2 */
3278 static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2
= {
3279 .master
= &omap44xx_ipu_hwmod
,
3280 .slave
= &omap44xx_l3_main_2_hwmod
,
3282 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3285 /* iss -> l3_main_2 */
3286 static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2
= {
3287 .master
= &omap44xx_iss_hwmod
,
3288 .slave
= &omap44xx_l3_main_2_hwmod
,
3290 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3293 /* iva -> l3_main_2 */
3294 static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2
= {
3295 .master
= &omap44xx_iva_hwmod
,
3296 .slave
= &omap44xx_l3_main_2_hwmod
,
3298 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3301 /* l3_main_1 -> l3_main_2 */
3302 static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2
= {
3303 .master
= &omap44xx_l3_main_1_hwmod
,
3304 .slave
= &omap44xx_l3_main_2_hwmod
,
3306 .user
= OCP_USER_MPU
,
3309 /* l4_cfg -> l3_main_2 */
3310 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2
= {
3311 .master
= &omap44xx_l4_cfg_hwmod
,
3312 .slave
= &omap44xx_l3_main_2_hwmod
,
3314 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3317 /* usb_host_fs -> l3_main_2 */
3318 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2
= {
3319 .master
= &omap44xx_usb_host_fs_hwmod
,
3320 .slave
= &omap44xx_l3_main_2_hwmod
,
3322 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3325 /* usb_host_hs -> l3_main_2 */
3326 static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2
= {
3327 .master
= &omap44xx_usb_host_hs_hwmod
,
3328 .slave
= &omap44xx_l3_main_2_hwmod
,
3330 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3333 /* usb_otg_hs -> l3_main_2 */
3334 static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2
= {
3335 .master
= &omap44xx_usb_otg_hs_hwmod
,
3336 .slave
= &omap44xx_l3_main_2_hwmod
,
3338 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3341 /* l3_main_1 -> l3_main_3 */
3342 static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3
= {
3343 .master
= &omap44xx_l3_main_1_hwmod
,
3344 .slave
= &omap44xx_l3_main_3_hwmod
,
3346 .user
= OCP_USER_MPU
,
3349 /* l3_main_2 -> l3_main_3 */
3350 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3
= {
3351 .master
= &omap44xx_l3_main_2_hwmod
,
3352 .slave
= &omap44xx_l3_main_3_hwmod
,
3354 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3357 /* l4_cfg -> l3_main_3 */
3358 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3
= {
3359 .master
= &omap44xx_l4_cfg_hwmod
,
3360 .slave
= &omap44xx_l3_main_3_hwmod
,
3362 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3365 /* aess -> l4_abe */
3366 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe
= {
3367 .master
= &omap44xx_aess_hwmod
,
3368 .slave
= &omap44xx_l4_abe_hwmod
,
3369 .clk
= "ocp_abe_iclk",
3370 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3374 static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe
= {
3375 .master
= &omap44xx_dsp_hwmod
,
3376 .slave
= &omap44xx_l4_abe_hwmod
,
3377 .clk
= "ocp_abe_iclk",
3378 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3381 /* l3_main_1 -> l4_abe */
3382 static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe
= {
3383 .master
= &omap44xx_l3_main_1_hwmod
,
3384 .slave
= &omap44xx_l4_abe_hwmod
,
3386 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3390 static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe
= {
3391 .master
= &omap44xx_mpu_hwmod
,
3392 .slave
= &omap44xx_l4_abe_hwmod
,
3393 .clk
= "ocp_abe_iclk",
3394 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3397 /* l3_main_1 -> l4_cfg */
3398 static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg
= {
3399 .master
= &omap44xx_l3_main_1_hwmod
,
3400 .slave
= &omap44xx_l4_cfg_hwmod
,
3402 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3405 /* l3_main_2 -> l4_per */
3406 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per
= {
3407 .master
= &omap44xx_l3_main_2_hwmod
,
3408 .slave
= &omap44xx_l4_per_hwmod
,
3410 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3413 /* l4_cfg -> l4_wkup */
3414 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup
= {
3415 .master
= &omap44xx_l4_cfg_hwmod
,
3416 .slave
= &omap44xx_l4_wkup_hwmod
,
3418 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3421 /* mpu -> mpu_private */
3422 static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private
= {
3423 .master
= &omap44xx_mpu_hwmod
,
3424 .slave
= &omap44xx_mpu_private_hwmod
,
3426 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3429 /* l4_cfg -> ocp_wp_noc */
3430 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc
= {
3431 .master
= &omap44xx_l4_cfg_hwmod
,
3432 .slave
= &omap44xx_ocp_wp_noc_hwmod
,
3434 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3437 static struct omap_hwmod_addr_space omap44xx_aess_addrs
[] = {
3440 .pa_start
= 0x40180000,
3441 .pa_end
= 0x4018ffff
3445 .pa_start
= 0x401a0000,
3446 .pa_end
= 0x401a1fff
3450 .pa_start
= 0x401c0000,
3451 .pa_end
= 0x401c5fff
3455 .pa_start
= 0x401e0000,
3456 .pa_end
= 0x401e1fff
3460 .pa_start
= 0x401f1000,
3461 .pa_end
= 0x401f13ff,
3462 .flags
= ADDR_TYPE_RT
3467 /* l4_abe -> aess */
3468 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess
= {
3469 .master
= &omap44xx_l4_abe_hwmod
,
3470 .slave
= &omap44xx_aess_hwmod
,
3471 .clk
= "ocp_abe_iclk",
3472 .addr
= omap44xx_aess_addrs
,
3473 .user
= OCP_USER_MPU
,
3476 static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs
[] = {
3479 .pa_start
= 0x49080000,
3480 .pa_end
= 0x4908ffff
3484 .pa_start
= 0x490a0000,
3485 .pa_end
= 0x490a1fff
3489 .pa_start
= 0x490c0000,
3490 .pa_end
= 0x490c5fff
3494 .pa_start
= 0x490e0000,
3495 .pa_end
= 0x490e1fff
3499 .pa_start
= 0x490f1000,
3500 .pa_end
= 0x490f13ff,
3501 .flags
= ADDR_TYPE_RT
3506 /* l4_abe -> aess (dma) */
3507 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma
= {
3508 .master
= &omap44xx_l4_abe_hwmod
,
3509 .slave
= &omap44xx_aess_hwmod
,
3510 .clk
= "ocp_abe_iclk",
3511 .addr
= omap44xx_aess_dma_addrs
,
3512 .user
= OCP_USER_SDMA
,
3515 /* l3_main_2 -> c2c */
3516 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c
= {
3517 .master
= &omap44xx_l3_main_2_hwmod
,
3518 .slave
= &omap44xx_c2c_hwmod
,
3520 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3523 /* l4_wkup -> counter_32k */
3524 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k
= {
3525 .master
= &omap44xx_l4_wkup_hwmod
,
3526 .slave
= &omap44xx_counter_32k_hwmod
,
3527 .clk
= "l4_wkup_clk_mux_ck",
3528 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3531 static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs
[] = {
3533 .pa_start
= 0x4a002000,
3534 .pa_end
= 0x4a0027ff,
3535 .flags
= ADDR_TYPE_RT
3540 /* l4_cfg -> ctrl_module_core */
3541 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core
= {
3542 .master
= &omap44xx_l4_cfg_hwmod
,
3543 .slave
= &omap44xx_ctrl_module_core_hwmod
,
3545 .addr
= omap44xx_ctrl_module_core_addrs
,
3546 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3549 static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs
[] = {
3551 .pa_start
= 0x4a100000,
3552 .pa_end
= 0x4a1007ff,
3553 .flags
= ADDR_TYPE_RT
3558 /* l4_cfg -> ctrl_module_pad_core */
3559 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core
= {
3560 .master
= &omap44xx_l4_cfg_hwmod
,
3561 .slave
= &omap44xx_ctrl_module_pad_core_hwmod
,
3563 .addr
= omap44xx_ctrl_module_pad_core_addrs
,
3564 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3567 static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs
[] = {
3569 .pa_start
= 0x4a30c000,
3570 .pa_end
= 0x4a30c7ff,
3571 .flags
= ADDR_TYPE_RT
3576 /* l4_wkup -> ctrl_module_wkup */
3577 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup
= {
3578 .master
= &omap44xx_l4_wkup_hwmod
,
3579 .slave
= &omap44xx_ctrl_module_wkup_hwmod
,
3580 .clk
= "l4_wkup_clk_mux_ck",
3581 .addr
= omap44xx_ctrl_module_wkup_addrs
,
3582 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3585 static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs
[] = {
3587 .pa_start
= 0x4a31e000,
3588 .pa_end
= 0x4a31e7ff,
3589 .flags
= ADDR_TYPE_RT
3594 /* l4_wkup -> ctrl_module_pad_wkup */
3595 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup
= {
3596 .master
= &omap44xx_l4_wkup_hwmod
,
3597 .slave
= &omap44xx_ctrl_module_pad_wkup_hwmod
,
3598 .clk
= "l4_wkup_clk_mux_ck",
3599 .addr
= omap44xx_ctrl_module_pad_wkup_addrs
,
3600 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3603 /* l3_instr -> debugss */
3604 static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss
= {
3605 .master
= &omap44xx_l3_instr_hwmod
,
3606 .slave
= &omap44xx_debugss_hwmod
,
3608 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3611 static struct omap_hwmod_addr_space omap44xx_dma_system_addrs
[] = {
3613 .pa_start
= 0x4a056000,
3614 .pa_end
= 0x4a056fff,
3615 .flags
= ADDR_TYPE_RT
3620 /* l4_cfg -> dma_system */
3621 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system
= {
3622 .master
= &omap44xx_l4_cfg_hwmod
,
3623 .slave
= &omap44xx_dma_system_hwmod
,
3625 .addr
= omap44xx_dma_system_addrs
,
3626 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3629 /* l4_abe -> dmic */
3630 static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic
= {
3631 .master
= &omap44xx_l4_abe_hwmod
,
3632 .slave
= &omap44xx_dmic_hwmod
,
3633 .clk
= "ocp_abe_iclk",
3634 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3638 static struct omap_hwmod_ocp_if omap44xx_dsp__iva
= {
3639 .master
= &omap44xx_dsp_hwmod
,
3640 .slave
= &omap44xx_iva_hwmod
,
3641 .clk
= "dpll_iva_m5x2_ck",
3642 .user
= OCP_USER_DSP
,
3646 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if
= {
3647 .master
= &omap44xx_dsp_hwmod
,
3648 .slave
= &omap44xx_sl2if_hwmod
,
3649 .clk
= "dpll_iva_m5x2_ck",
3650 .user
= OCP_USER_DSP
,
3654 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp
= {
3655 .master
= &omap44xx_l4_cfg_hwmod
,
3656 .slave
= &omap44xx_dsp_hwmod
,
3658 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3661 static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs
[] = {
3663 .pa_start
= 0x58000000,
3664 .pa_end
= 0x5800007f,
3665 .flags
= ADDR_TYPE_RT
3670 /* l3_main_2 -> dss */
3671 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss
= {
3672 .master
= &omap44xx_l3_main_2_hwmod
,
3673 .slave
= &omap44xx_dss_hwmod
,
3675 .addr
= omap44xx_dss_dma_addrs
,
3676 .user
= OCP_USER_SDMA
,
3679 static struct omap_hwmod_addr_space omap44xx_dss_addrs
[] = {
3681 .pa_start
= 0x48040000,
3682 .pa_end
= 0x4804007f,
3683 .flags
= ADDR_TYPE_RT
3689 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss
= {
3690 .master
= &omap44xx_l4_per_hwmod
,
3691 .slave
= &omap44xx_dss_hwmod
,
3693 .addr
= omap44xx_dss_addrs
,
3694 .user
= OCP_USER_MPU
,
3697 static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs
[] = {
3699 .pa_start
= 0x58001000,
3700 .pa_end
= 0x58001fff,
3701 .flags
= ADDR_TYPE_RT
3706 /* l3_main_2 -> dss_dispc */
3707 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc
= {
3708 .master
= &omap44xx_l3_main_2_hwmod
,
3709 .slave
= &omap44xx_dss_dispc_hwmod
,
3711 .addr
= omap44xx_dss_dispc_dma_addrs
,
3712 .user
= OCP_USER_SDMA
,
3715 static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs
[] = {
3717 .pa_start
= 0x48041000,
3718 .pa_end
= 0x48041fff,
3719 .flags
= ADDR_TYPE_RT
3724 /* l4_per -> dss_dispc */
3725 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc
= {
3726 .master
= &omap44xx_l4_per_hwmod
,
3727 .slave
= &omap44xx_dss_dispc_hwmod
,
3729 .addr
= omap44xx_dss_dispc_addrs
,
3730 .user
= OCP_USER_MPU
,
3733 static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs
[] = {
3735 .pa_start
= 0x58004000,
3736 .pa_end
= 0x580041ff,
3737 .flags
= ADDR_TYPE_RT
3742 /* l3_main_2 -> dss_dsi1 */
3743 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1
= {
3744 .master
= &omap44xx_l3_main_2_hwmod
,
3745 .slave
= &omap44xx_dss_dsi1_hwmod
,
3747 .addr
= omap44xx_dss_dsi1_dma_addrs
,
3748 .user
= OCP_USER_SDMA
,
3751 static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs
[] = {
3753 .pa_start
= 0x48044000,
3754 .pa_end
= 0x480441ff,
3755 .flags
= ADDR_TYPE_RT
3760 /* l4_per -> dss_dsi1 */
3761 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1
= {
3762 .master
= &omap44xx_l4_per_hwmod
,
3763 .slave
= &omap44xx_dss_dsi1_hwmod
,
3765 .addr
= omap44xx_dss_dsi1_addrs
,
3766 .user
= OCP_USER_MPU
,
3769 static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs
[] = {
3771 .pa_start
= 0x58005000,
3772 .pa_end
= 0x580051ff,
3773 .flags
= ADDR_TYPE_RT
3778 /* l3_main_2 -> dss_dsi2 */
3779 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2
= {
3780 .master
= &omap44xx_l3_main_2_hwmod
,
3781 .slave
= &omap44xx_dss_dsi2_hwmod
,
3783 .addr
= omap44xx_dss_dsi2_dma_addrs
,
3784 .user
= OCP_USER_SDMA
,
3787 static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs
[] = {
3789 .pa_start
= 0x48045000,
3790 .pa_end
= 0x480451ff,
3791 .flags
= ADDR_TYPE_RT
3796 /* l4_per -> dss_dsi2 */
3797 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2
= {
3798 .master
= &omap44xx_l4_per_hwmod
,
3799 .slave
= &omap44xx_dss_dsi2_hwmod
,
3801 .addr
= omap44xx_dss_dsi2_addrs
,
3802 .user
= OCP_USER_MPU
,
3805 static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs
[] = {
3807 .pa_start
= 0x58006000,
3808 .pa_end
= 0x58006fff,
3809 .flags
= ADDR_TYPE_RT
3814 /* l3_main_2 -> dss_hdmi */
3815 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi
= {
3816 .master
= &omap44xx_l3_main_2_hwmod
,
3817 .slave
= &omap44xx_dss_hdmi_hwmod
,
3819 .addr
= omap44xx_dss_hdmi_dma_addrs
,
3820 .user
= OCP_USER_SDMA
,
3823 static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs
[] = {
3825 .pa_start
= 0x48046000,
3826 .pa_end
= 0x48046fff,
3827 .flags
= ADDR_TYPE_RT
3832 /* l4_per -> dss_hdmi */
3833 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi
= {
3834 .master
= &omap44xx_l4_per_hwmod
,
3835 .slave
= &omap44xx_dss_hdmi_hwmod
,
3837 .addr
= omap44xx_dss_hdmi_addrs
,
3838 .user
= OCP_USER_MPU
,
3841 static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs
[] = {
3843 .pa_start
= 0x58002000,
3844 .pa_end
= 0x580020ff,
3845 .flags
= ADDR_TYPE_RT
3850 /* l3_main_2 -> dss_rfbi */
3851 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi
= {
3852 .master
= &omap44xx_l3_main_2_hwmod
,
3853 .slave
= &omap44xx_dss_rfbi_hwmod
,
3855 .addr
= omap44xx_dss_rfbi_dma_addrs
,
3856 .user
= OCP_USER_SDMA
,
3859 static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs
[] = {
3861 .pa_start
= 0x48042000,
3862 .pa_end
= 0x480420ff,
3863 .flags
= ADDR_TYPE_RT
3868 /* l4_per -> dss_rfbi */
3869 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi
= {
3870 .master
= &omap44xx_l4_per_hwmod
,
3871 .slave
= &omap44xx_dss_rfbi_hwmod
,
3873 .addr
= omap44xx_dss_rfbi_addrs
,
3874 .user
= OCP_USER_MPU
,
3877 static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs
[] = {
3879 .pa_start
= 0x58003000,
3880 .pa_end
= 0x580030ff,
3881 .flags
= ADDR_TYPE_RT
3886 /* l3_main_2 -> dss_venc */
3887 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc
= {
3888 .master
= &omap44xx_l3_main_2_hwmod
,
3889 .slave
= &omap44xx_dss_venc_hwmod
,
3891 .addr
= omap44xx_dss_venc_dma_addrs
,
3892 .user
= OCP_USER_SDMA
,
3895 static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs
[] = {
3897 .pa_start
= 0x48043000,
3898 .pa_end
= 0x480430ff,
3899 .flags
= ADDR_TYPE_RT
3904 /* l4_per -> dss_venc */
3905 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc
= {
3906 .master
= &omap44xx_l4_per_hwmod
,
3907 .slave
= &omap44xx_dss_venc_hwmod
,
3909 .addr
= omap44xx_dss_venc_addrs
,
3910 .user
= OCP_USER_MPU
,
3913 static struct omap_hwmod_addr_space omap44xx_elm_addrs
[] = {
3915 .pa_start
= 0x48078000,
3916 .pa_end
= 0x48078fff,
3917 .flags
= ADDR_TYPE_RT
3923 static struct omap_hwmod_ocp_if omap44xx_l4_per__elm
= {
3924 .master
= &omap44xx_l4_per_hwmod
,
3925 .slave
= &omap44xx_elm_hwmod
,
3927 .addr
= omap44xx_elm_addrs
,
3928 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3931 static struct omap_hwmod_addr_space omap44xx_fdif_addrs
[] = {
3933 .pa_start
= 0x4a10a000,
3934 .pa_end
= 0x4a10a1ff,
3935 .flags
= ADDR_TYPE_RT
3940 /* l4_cfg -> fdif */
3941 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif
= {
3942 .master
= &omap44xx_l4_cfg_hwmod
,
3943 .slave
= &omap44xx_fdif_hwmod
,
3945 .addr
= omap44xx_fdif_addrs
,
3946 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3949 /* l4_wkup -> gpio1 */
3950 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1
= {
3951 .master
= &omap44xx_l4_wkup_hwmod
,
3952 .slave
= &omap44xx_gpio1_hwmod
,
3953 .clk
= "l4_wkup_clk_mux_ck",
3954 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3957 /* l4_per -> gpio2 */
3958 static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2
= {
3959 .master
= &omap44xx_l4_per_hwmod
,
3960 .slave
= &omap44xx_gpio2_hwmod
,
3962 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3965 /* l4_per -> gpio3 */
3966 static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3
= {
3967 .master
= &omap44xx_l4_per_hwmod
,
3968 .slave
= &omap44xx_gpio3_hwmod
,
3970 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3973 /* l4_per -> gpio4 */
3974 static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4
= {
3975 .master
= &omap44xx_l4_per_hwmod
,
3976 .slave
= &omap44xx_gpio4_hwmod
,
3978 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3981 /* l4_per -> gpio5 */
3982 static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5
= {
3983 .master
= &omap44xx_l4_per_hwmod
,
3984 .slave
= &omap44xx_gpio5_hwmod
,
3986 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3989 /* l4_per -> gpio6 */
3990 static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6
= {
3991 .master
= &omap44xx_l4_per_hwmod
,
3992 .slave
= &omap44xx_gpio6_hwmod
,
3994 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
3997 /* l3_main_2 -> gpmc */
3998 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc
= {
3999 .master
= &omap44xx_l3_main_2_hwmod
,
4000 .slave
= &omap44xx_gpmc_hwmod
,
4002 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4005 static struct omap_hwmod_addr_space omap44xx_gpu_addrs
[] = {
4007 .pa_start
= 0x56000000,
4008 .pa_end
= 0x5600ffff,
4009 .flags
= ADDR_TYPE_RT
4014 /* l3_main_2 -> gpu */
4015 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu
= {
4016 .master
= &omap44xx_l3_main_2_hwmod
,
4017 .slave
= &omap44xx_gpu_hwmod
,
4019 .addr
= omap44xx_gpu_addrs
,
4020 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4023 static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs
[] = {
4025 .pa_start
= 0x480b2000,
4026 .pa_end
= 0x480b201f,
4027 .flags
= ADDR_TYPE_RT
4032 /* l4_per -> hdq1w */
4033 static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w
= {
4034 .master
= &omap44xx_l4_per_hwmod
,
4035 .slave
= &omap44xx_hdq1w_hwmod
,
4037 .addr
= omap44xx_hdq1w_addrs
,
4038 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4041 static struct omap_hwmod_addr_space omap44xx_hsi_addrs
[] = {
4043 .pa_start
= 0x4a058000,
4044 .pa_end
= 0x4a05bfff,
4045 .flags
= ADDR_TYPE_RT
4051 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi
= {
4052 .master
= &omap44xx_l4_cfg_hwmod
,
4053 .slave
= &omap44xx_hsi_hwmod
,
4055 .addr
= omap44xx_hsi_addrs
,
4056 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4059 /* l4_per -> i2c1 */
4060 static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1
= {
4061 .master
= &omap44xx_l4_per_hwmod
,
4062 .slave
= &omap44xx_i2c1_hwmod
,
4064 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4067 /* l4_per -> i2c2 */
4068 static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2
= {
4069 .master
= &omap44xx_l4_per_hwmod
,
4070 .slave
= &omap44xx_i2c2_hwmod
,
4072 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4075 /* l4_per -> i2c3 */
4076 static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3
= {
4077 .master
= &omap44xx_l4_per_hwmod
,
4078 .slave
= &omap44xx_i2c3_hwmod
,
4080 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4083 /* l4_per -> i2c4 */
4084 static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4
= {
4085 .master
= &omap44xx_l4_per_hwmod
,
4086 .slave
= &omap44xx_i2c4_hwmod
,
4088 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4091 /* l3_main_2 -> ipu */
4092 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu
= {
4093 .master
= &omap44xx_l3_main_2_hwmod
,
4094 .slave
= &omap44xx_ipu_hwmod
,
4096 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4099 static struct omap_hwmod_addr_space omap44xx_iss_addrs
[] = {
4101 .pa_start
= 0x52000000,
4102 .pa_end
= 0x520000ff,
4103 .flags
= ADDR_TYPE_RT
4108 /* l3_main_2 -> iss */
4109 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss
= {
4110 .master
= &omap44xx_l3_main_2_hwmod
,
4111 .slave
= &omap44xx_iss_hwmod
,
4113 .addr
= omap44xx_iss_addrs
,
4114 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4118 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if
= {
4119 .master
= &omap44xx_iva_hwmod
,
4120 .slave
= &omap44xx_sl2if_hwmod
,
4121 .clk
= "dpll_iva_m5x2_ck",
4122 .user
= OCP_USER_IVA
,
4125 /* l3_main_2 -> iva */
4126 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva
= {
4127 .master
= &omap44xx_l3_main_2_hwmod
,
4128 .slave
= &omap44xx_iva_hwmod
,
4130 .user
= OCP_USER_MPU
,
4133 /* l4_wkup -> kbd */
4134 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd
= {
4135 .master
= &omap44xx_l4_wkup_hwmod
,
4136 .slave
= &omap44xx_kbd_hwmod
,
4137 .clk
= "l4_wkup_clk_mux_ck",
4138 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4141 /* l4_cfg -> mailbox */
4142 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox
= {
4143 .master
= &omap44xx_l4_cfg_hwmod
,
4144 .slave
= &omap44xx_mailbox_hwmod
,
4146 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4149 static struct omap_hwmod_addr_space omap44xx_mcasp_addrs
[] = {
4151 .pa_start
= 0x40128000,
4152 .pa_end
= 0x401283ff,
4153 .flags
= ADDR_TYPE_RT
4158 /* l4_abe -> mcasp */
4159 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp
= {
4160 .master
= &omap44xx_l4_abe_hwmod
,
4161 .slave
= &omap44xx_mcasp_hwmod
,
4162 .clk
= "ocp_abe_iclk",
4163 .addr
= omap44xx_mcasp_addrs
,
4164 .user
= OCP_USER_MPU
,
4167 static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs
[] = {
4169 .pa_start
= 0x49028000,
4170 .pa_end
= 0x490283ff,
4171 .flags
= ADDR_TYPE_RT
4176 /* l4_abe -> mcasp (dma) */
4177 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma
= {
4178 .master
= &omap44xx_l4_abe_hwmod
,
4179 .slave
= &omap44xx_mcasp_hwmod
,
4180 .clk
= "ocp_abe_iclk",
4181 .addr
= omap44xx_mcasp_dma_addrs
,
4182 .user
= OCP_USER_SDMA
,
4185 /* l4_abe -> mcbsp1 */
4186 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1
= {
4187 .master
= &omap44xx_l4_abe_hwmod
,
4188 .slave
= &omap44xx_mcbsp1_hwmod
,
4189 .clk
= "ocp_abe_iclk",
4190 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4193 /* l4_abe -> mcbsp2 */
4194 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2
= {
4195 .master
= &omap44xx_l4_abe_hwmod
,
4196 .slave
= &omap44xx_mcbsp2_hwmod
,
4197 .clk
= "ocp_abe_iclk",
4198 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4201 /* l4_abe -> mcbsp3 */
4202 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3
= {
4203 .master
= &omap44xx_l4_abe_hwmod
,
4204 .slave
= &omap44xx_mcbsp3_hwmod
,
4205 .clk
= "ocp_abe_iclk",
4206 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4209 /* l4_per -> mcbsp4 */
4210 static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4
= {
4211 .master
= &omap44xx_l4_per_hwmod
,
4212 .slave
= &omap44xx_mcbsp4_hwmod
,
4214 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4217 /* l4_abe -> mcpdm */
4218 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm
= {
4219 .master
= &omap44xx_l4_abe_hwmod
,
4220 .slave
= &omap44xx_mcpdm_hwmod
,
4221 .clk
= "ocp_abe_iclk",
4222 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4225 /* l4_per -> mcspi1 */
4226 static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1
= {
4227 .master
= &omap44xx_l4_per_hwmod
,
4228 .slave
= &omap44xx_mcspi1_hwmod
,
4230 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4233 /* l4_per -> mcspi2 */
4234 static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2
= {
4235 .master
= &omap44xx_l4_per_hwmod
,
4236 .slave
= &omap44xx_mcspi2_hwmod
,
4238 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4241 /* l4_per -> mcspi3 */
4242 static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3
= {
4243 .master
= &omap44xx_l4_per_hwmod
,
4244 .slave
= &omap44xx_mcspi3_hwmod
,
4246 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4249 /* l4_per -> mcspi4 */
4250 static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4
= {
4251 .master
= &omap44xx_l4_per_hwmod
,
4252 .slave
= &omap44xx_mcspi4_hwmod
,
4254 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4257 /* l4_per -> mmc1 */
4258 static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1
= {
4259 .master
= &omap44xx_l4_per_hwmod
,
4260 .slave
= &omap44xx_mmc1_hwmod
,
4262 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4265 /* l4_per -> mmc2 */
4266 static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2
= {
4267 .master
= &omap44xx_l4_per_hwmod
,
4268 .slave
= &omap44xx_mmc2_hwmod
,
4270 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4273 /* l4_per -> mmc3 */
4274 static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3
= {
4275 .master
= &omap44xx_l4_per_hwmod
,
4276 .slave
= &omap44xx_mmc3_hwmod
,
4278 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4281 /* l4_per -> mmc4 */
4282 static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4
= {
4283 .master
= &omap44xx_l4_per_hwmod
,
4284 .slave
= &omap44xx_mmc4_hwmod
,
4286 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4289 /* l4_per -> mmc5 */
4290 static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5
= {
4291 .master
= &omap44xx_l4_per_hwmod
,
4292 .slave
= &omap44xx_mmc5_hwmod
,
4294 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4297 /* l3_main_2 -> ocmc_ram */
4298 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram
= {
4299 .master
= &omap44xx_l3_main_2_hwmod
,
4300 .slave
= &omap44xx_ocmc_ram_hwmod
,
4302 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4305 /* l4_cfg -> ocp2scp_usb_phy */
4306 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy
= {
4307 .master
= &omap44xx_l4_cfg_hwmod
,
4308 .slave
= &omap44xx_ocp2scp_usb_phy_hwmod
,
4310 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4313 /* mpu_private -> prcm_mpu */
4314 static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu
= {
4315 .master
= &omap44xx_mpu_private_hwmod
,
4316 .slave
= &omap44xx_prcm_mpu_hwmod
,
4318 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4321 /* l4_wkup -> cm_core_aon */
4322 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon
= {
4323 .master
= &omap44xx_l4_wkup_hwmod
,
4324 .slave
= &omap44xx_cm_core_aon_hwmod
,
4325 .clk
= "l4_wkup_clk_mux_ck",
4326 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4329 /* l4_cfg -> cm_core */
4330 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core
= {
4331 .master
= &omap44xx_l4_cfg_hwmod
,
4332 .slave
= &omap44xx_cm_core_hwmod
,
4334 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4337 /* l4_wkup -> prm */
4338 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm
= {
4339 .master
= &omap44xx_l4_wkup_hwmod
,
4340 .slave
= &omap44xx_prm_hwmod
,
4341 .clk
= "l4_wkup_clk_mux_ck",
4342 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4345 /* l4_wkup -> scrm */
4346 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm
= {
4347 .master
= &omap44xx_l4_wkup_hwmod
,
4348 .slave
= &omap44xx_scrm_hwmod
,
4349 .clk
= "l4_wkup_clk_mux_ck",
4350 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4353 /* l3_main_2 -> sl2if */
4354 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if
= {
4355 .master
= &omap44xx_l3_main_2_hwmod
,
4356 .slave
= &omap44xx_sl2if_hwmod
,
4358 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4361 static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs
[] = {
4363 .pa_start
= 0x4012c000,
4364 .pa_end
= 0x4012c3ff,
4365 .flags
= ADDR_TYPE_RT
4370 /* l4_abe -> slimbus1 */
4371 static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1
= {
4372 .master
= &omap44xx_l4_abe_hwmod
,
4373 .slave
= &omap44xx_slimbus1_hwmod
,
4374 .clk
= "ocp_abe_iclk",
4375 .addr
= omap44xx_slimbus1_addrs
,
4376 .user
= OCP_USER_MPU
,
4379 static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs
[] = {
4381 .pa_start
= 0x4902c000,
4382 .pa_end
= 0x4902c3ff,
4383 .flags
= ADDR_TYPE_RT
4388 /* l4_abe -> slimbus1 (dma) */
4389 static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma
= {
4390 .master
= &omap44xx_l4_abe_hwmod
,
4391 .slave
= &omap44xx_slimbus1_hwmod
,
4392 .clk
= "ocp_abe_iclk",
4393 .addr
= omap44xx_slimbus1_dma_addrs
,
4394 .user
= OCP_USER_SDMA
,
4397 static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs
[] = {
4399 .pa_start
= 0x48076000,
4400 .pa_end
= 0x480763ff,
4401 .flags
= ADDR_TYPE_RT
4406 /* l4_per -> slimbus2 */
4407 static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2
= {
4408 .master
= &omap44xx_l4_per_hwmod
,
4409 .slave
= &omap44xx_slimbus2_hwmod
,
4411 .addr
= omap44xx_slimbus2_addrs
,
4412 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4415 static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs
[] = {
4417 .pa_start
= 0x4a0dd000,
4418 .pa_end
= 0x4a0dd03f,
4419 .flags
= ADDR_TYPE_RT
4424 /* l4_cfg -> smartreflex_core */
4425 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core
= {
4426 .master
= &omap44xx_l4_cfg_hwmod
,
4427 .slave
= &omap44xx_smartreflex_core_hwmod
,
4429 .addr
= omap44xx_smartreflex_core_addrs
,
4430 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4433 static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs
[] = {
4435 .pa_start
= 0x4a0db000,
4436 .pa_end
= 0x4a0db03f,
4437 .flags
= ADDR_TYPE_RT
4442 /* l4_cfg -> smartreflex_iva */
4443 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva
= {
4444 .master
= &omap44xx_l4_cfg_hwmod
,
4445 .slave
= &omap44xx_smartreflex_iva_hwmod
,
4447 .addr
= omap44xx_smartreflex_iva_addrs
,
4448 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4451 static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs
[] = {
4453 .pa_start
= 0x4a0d9000,
4454 .pa_end
= 0x4a0d903f,
4455 .flags
= ADDR_TYPE_RT
4460 /* l4_cfg -> smartreflex_mpu */
4461 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu
= {
4462 .master
= &omap44xx_l4_cfg_hwmod
,
4463 .slave
= &omap44xx_smartreflex_mpu_hwmod
,
4465 .addr
= omap44xx_smartreflex_mpu_addrs
,
4466 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4469 static struct omap_hwmod_addr_space omap44xx_spinlock_addrs
[] = {
4471 .pa_start
= 0x4a0f6000,
4472 .pa_end
= 0x4a0f6fff,
4473 .flags
= ADDR_TYPE_RT
4478 /* l4_cfg -> spinlock */
4479 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock
= {
4480 .master
= &omap44xx_l4_cfg_hwmod
,
4481 .slave
= &omap44xx_spinlock_hwmod
,
4483 .addr
= omap44xx_spinlock_addrs
,
4484 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4487 /* l4_wkup -> timer1 */
4488 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1
= {
4489 .master
= &omap44xx_l4_wkup_hwmod
,
4490 .slave
= &omap44xx_timer1_hwmod
,
4491 .clk
= "l4_wkup_clk_mux_ck",
4492 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4495 /* l4_per -> timer2 */
4496 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2
= {
4497 .master
= &omap44xx_l4_per_hwmod
,
4498 .slave
= &omap44xx_timer2_hwmod
,
4500 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4503 /* l4_per -> timer3 */
4504 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3
= {
4505 .master
= &omap44xx_l4_per_hwmod
,
4506 .slave
= &omap44xx_timer3_hwmod
,
4508 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4511 /* l4_per -> timer4 */
4512 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4
= {
4513 .master
= &omap44xx_l4_per_hwmod
,
4514 .slave
= &omap44xx_timer4_hwmod
,
4516 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4519 /* l4_abe -> timer5 */
4520 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5
= {
4521 .master
= &omap44xx_l4_abe_hwmod
,
4522 .slave
= &omap44xx_timer5_hwmod
,
4523 .clk
= "ocp_abe_iclk",
4524 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4527 /* l4_abe -> timer6 */
4528 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6
= {
4529 .master
= &omap44xx_l4_abe_hwmod
,
4530 .slave
= &omap44xx_timer6_hwmod
,
4531 .clk
= "ocp_abe_iclk",
4532 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4535 /* l4_abe -> timer7 */
4536 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7
= {
4537 .master
= &omap44xx_l4_abe_hwmod
,
4538 .slave
= &omap44xx_timer7_hwmod
,
4539 .clk
= "ocp_abe_iclk",
4540 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4543 /* l4_abe -> timer8 */
4544 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8
= {
4545 .master
= &omap44xx_l4_abe_hwmod
,
4546 .slave
= &omap44xx_timer8_hwmod
,
4547 .clk
= "ocp_abe_iclk",
4548 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4551 /* l4_per -> timer9 */
4552 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9
= {
4553 .master
= &omap44xx_l4_per_hwmod
,
4554 .slave
= &omap44xx_timer9_hwmod
,
4556 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4559 /* l4_per -> timer10 */
4560 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10
= {
4561 .master
= &omap44xx_l4_per_hwmod
,
4562 .slave
= &omap44xx_timer10_hwmod
,
4564 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4567 /* l4_per -> timer11 */
4568 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11
= {
4569 .master
= &omap44xx_l4_per_hwmod
,
4570 .slave
= &omap44xx_timer11_hwmod
,
4572 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4575 /* l4_per -> uart1 */
4576 static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1
= {
4577 .master
= &omap44xx_l4_per_hwmod
,
4578 .slave
= &omap44xx_uart1_hwmod
,
4580 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4583 /* l4_per -> uart2 */
4584 static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2
= {
4585 .master
= &omap44xx_l4_per_hwmod
,
4586 .slave
= &omap44xx_uart2_hwmod
,
4588 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4591 /* l4_per -> uart3 */
4592 static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3
= {
4593 .master
= &omap44xx_l4_per_hwmod
,
4594 .slave
= &omap44xx_uart3_hwmod
,
4596 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4599 /* l4_per -> uart4 */
4600 static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4
= {
4601 .master
= &omap44xx_l4_per_hwmod
,
4602 .slave
= &omap44xx_uart4_hwmod
,
4604 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4607 /* l4_cfg -> usb_host_fs */
4608 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs
= {
4609 .master
= &omap44xx_l4_cfg_hwmod
,
4610 .slave
= &omap44xx_usb_host_fs_hwmod
,
4612 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4615 /* l4_cfg -> usb_host_hs */
4616 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs
= {
4617 .master
= &omap44xx_l4_cfg_hwmod
,
4618 .slave
= &omap44xx_usb_host_hs_hwmod
,
4620 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4623 /* l4_cfg -> usb_otg_hs */
4624 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs
= {
4625 .master
= &omap44xx_l4_cfg_hwmod
,
4626 .slave
= &omap44xx_usb_otg_hs_hwmod
,
4628 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4631 /* l4_cfg -> usb_tll_hs */
4632 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs
= {
4633 .master
= &omap44xx_l4_cfg_hwmod
,
4634 .slave
= &omap44xx_usb_tll_hs_hwmod
,
4636 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4639 /* l4_wkup -> wd_timer2 */
4640 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2
= {
4641 .master
= &omap44xx_l4_wkup_hwmod
,
4642 .slave
= &omap44xx_wd_timer2_hwmod
,
4643 .clk
= "l4_wkup_clk_mux_ck",
4644 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4647 static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs
[] = {
4649 .pa_start
= 0x40130000,
4650 .pa_end
= 0x4013007f,
4651 .flags
= ADDR_TYPE_RT
4656 /* l4_abe -> wd_timer3 */
4657 static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3
= {
4658 .master
= &omap44xx_l4_abe_hwmod
,
4659 .slave
= &omap44xx_wd_timer3_hwmod
,
4660 .clk
= "ocp_abe_iclk",
4661 .addr
= omap44xx_wd_timer3_addrs
,
4662 .user
= OCP_USER_MPU
,
4665 static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs
[] = {
4667 .pa_start
= 0x49030000,
4668 .pa_end
= 0x4903007f,
4669 .flags
= ADDR_TYPE_RT
4674 /* l4_abe -> wd_timer3 (dma) */
4675 static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma
= {
4676 .master
= &omap44xx_l4_abe_hwmod
,
4677 .slave
= &omap44xx_wd_timer3_hwmod
,
4678 .clk
= "ocp_abe_iclk",
4679 .addr
= omap44xx_wd_timer3_dma_addrs
,
4680 .user
= OCP_USER_SDMA
,
4684 static struct omap_hwmod_ocp_if omap44xx_mpu__emif1
= {
4685 .master
= &omap44xx_mpu_hwmod
,
4686 .slave
= &omap44xx_emif1_hwmod
,
4688 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4692 static struct omap_hwmod_ocp_if omap44xx_mpu__emif2
= {
4693 .master
= &omap44xx_mpu_hwmod
,
4694 .slave
= &omap44xx_emif2_hwmod
,
4696 .user
= OCP_USER_MPU
| OCP_USER_SDMA
,
4699 static struct omap_hwmod_ocp_if
*omap44xx_hwmod_ocp_ifs
[] __initdata
= {
4700 &omap44xx_l3_main_1__dmm
,
4702 &omap44xx_iva__l3_instr
,
4703 &omap44xx_l3_main_3__l3_instr
,
4704 &omap44xx_ocp_wp_noc__l3_instr
,
4705 &omap44xx_dsp__l3_main_1
,
4706 &omap44xx_dss__l3_main_1
,
4707 &omap44xx_l3_main_2__l3_main_1
,
4708 &omap44xx_l4_cfg__l3_main_1
,
4709 &omap44xx_mmc1__l3_main_1
,
4710 &omap44xx_mmc2__l3_main_1
,
4711 &omap44xx_mpu__l3_main_1
,
4712 &omap44xx_debugss__l3_main_2
,
4713 &omap44xx_dma_system__l3_main_2
,
4714 &omap44xx_fdif__l3_main_2
,
4715 &omap44xx_gpu__l3_main_2
,
4716 &omap44xx_hsi__l3_main_2
,
4717 &omap44xx_ipu__l3_main_2
,
4718 &omap44xx_iss__l3_main_2
,
4719 &omap44xx_iva__l3_main_2
,
4720 &omap44xx_l3_main_1__l3_main_2
,
4721 &omap44xx_l4_cfg__l3_main_2
,
4722 /* &omap44xx_usb_host_fs__l3_main_2, */
4723 &omap44xx_usb_host_hs__l3_main_2
,
4724 &omap44xx_usb_otg_hs__l3_main_2
,
4725 &omap44xx_l3_main_1__l3_main_3
,
4726 &omap44xx_l3_main_2__l3_main_3
,
4727 &omap44xx_l4_cfg__l3_main_3
,
4728 &omap44xx_aess__l4_abe
,
4729 &omap44xx_dsp__l4_abe
,
4730 &omap44xx_l3_main_1__l4_abe
,
4731 &omap44xx_mpu__l4_abe
,
4732 &omap44xx_l3_main_1__l4_cfg
,
4733 &omap44xx_l3_main_2__l4_per
,
4734 &omap44xx_l4_cfg__l4_wkup
,
4735 &omap44xx_mpu__mpu_private
,
4736 &omap44xx_l4_cfg__ocp_wp_noc
,
4737 &omap44xx_l4_abe__aess
,
4738 &omap44xx_l4_abe__aess_dma
,
4739 &omap44xx_l3_main_2__c2c
,
4740 &omap44xx_l4_wkup__counter_32k
,
4741 &omap44xx_l4_cfg__ctrl_module_core
,
4742 &omap44xx_l4_cfg__ctrl_module_pad_core
,
4743 &omap44xx_l4_wkup__ctrl_module_wkup
,
4744 &omap44xx_l4_wkup__ctrl_module_pad_wkup
,
4745 &omap44xx_l3_instr__debugss
,
4746 &omap44xx_l4_cfg__dma_system
,
4747 &omap44xx_l4_abe__dmic
,
4749 /* &omap44xx_dsp__sl2if, */
4750 &omap44xx_l4_cfg__dsp
,
4751 &omap44xx_l3_main_2__dss
,
4752 &omap44xx_l4_per__dss
,
4753 &omap44xx_l3_main_2__dss_dispc
,
4754 &omap44xx_l4_per__dss_dispc
,
4755 &omap44xx_l3_main_2__dss_dsi1
,
4756 &omap44xx_l4_per__dss_dsi1
,
4757 &omap44xx_l3_main_2__dss_dsi2
,
4758 &omap44xx_l4_per__dss_dsi2
,
4759 &omap44xx_l3_main_2__dss_hdmi
,
4760 &omap44xx_l4_per__dss_hdmi
,
4761 &omap44xx_l3_main_2__dss_rfbi
,
4762 &omap44xx_l4_per__dss_rfbi
,
4763 &omap44xx_l3_main_2__dss_venc
,
4764 &omap44xx_l4_per__dss_venc
,
4765 &omap44xx_l4_per__elm
,
4766 &omap44xx_l4_cfg__fdif
,
4767 &omap44xx_l4_wkup__gpio1
,
4768 &omap44xx_l4_per__gpio2
,
4769 &omap44xx_l4_per__gpio3
,
4770 &omap44xx_l4_per__gpio4
,
4771 &omap44xx_l4_per__gpio5
,
4772 &omap44xx_l4_per__gpio6
,
4773 &omap44xx_l3_main_2__gpmc
,
4774 &omap44xx_l3_main_2__gpu
,
4775 &omap44xx_l4_per__hdq1w
,
4776 &omap44xx_l4_cfg__hsi
,
4777 &omap44xx_l4_per__i2c1
,
4778 &omap44xx_l4_per__i2c2
,
4779 &omap44xx_l4_per__i2c3
,
4780 &omap44xx_l4_per__i2c4
,
4781 &omap44xx_l3_main_2__ipu
,
4782 &omap44xx_l3_main_2__iss
,
4783 /* &omap44xx_iva__sl2if, */
4784 &omap44xx_l3_main_2__iva
,
4785 &omap44xx_l4_wkup__kbd
,
4786 &omap44xx_l4_cfg__mailbox
,
4787 &omap44xx_l4_abe__mcasp
,
4788 &omap44xx_l4_abe__mcasp_dma
,
4789 &omap44xx_l4_abe__mcbsp1
,
4790 &omap44xx_l4_abe__mcbsp2
,
4791 &omap44xx_l4_abe__mcbsp3
,
4792 &omap44xx_l4_per__mcbsp4
,
4793 &omap44xx_l4_abe__mcpdm
,
4794 &omap44xx_l4_per__mcspi1
,
4795 &omap44xx_l4_per__mcspi2
,
4796 &omap44xx_l4_per__mcspi3
,
4797 &omap44xx_l4_per__mcspi4
,
4798 &omap44xx_l4_per__mmc1
,
4799 &omap44xx_l4_per__mmc2
,
4800 &omap44xx_l4_per__mmc3
,
4801 &omap44xx_l4_per__mmc4
,
4802 &omap44xx_l4_per__mmc5
,
4803 &omap44xx_l3_main_2__mmu_ipu
,
4804 &omap44xx_l4_cfg__mmu_dsp
,
4805 &omap44xx_l3_main_2__ocmc_ram
,
4806 &omap44xx_l4_cfg__ocp2scp_usb_phy
,
4807 &omap44xx_mpu_private__prcm_mpu
,
4808 &omap44xx_l4_wkup__cm_core_aon
,
4809 &omap44xx_l4_cfg__cm_core
,
4810 &omap44xx_l4_wkup__prm
,
4811 &omap44xx_l4_wkup__scrm
,
4812 /* &omap44xx_l3_main_2__sl2if, */
4813 &omap44xx_l4_abe__slimbus1
,
4814 &omap44xx_l4_abe__slimbus1_dma
,
4815 &omap44xx_l4_per__slimbus2
,
4816 &omap44xx_l4_cfg__smartreflex_core
,
4817 &omap44xx_l4_cfg__smartreflex_iva
,
4818 &omap44xx_l4_cfg__smartreflex_mpu
,
4819 &omap44xx_l4_cfg__spinlock
,
4820 &omap44xx_l4_wkup__timer1
,
4821 &omap44xx_l4_per__timer2
,
4822 &omap44xx_l4_per__timer3
,
4823 &omap44xx_l4_per__timer4
,
4824 &omap44xx_l4_abe__timer5
,
4825 &omap44xx_l4_abe__timer6
,
4826 &omap44xx_l4_abe__timer7
,
4827 &omap44xx_l4_abe__timer8
,
4828 &omap44xx_l4_per__timer9
,
4829 &omap44xx_l4_per__timer10
,
4830 &omap44xx_l4_per__timer11
,
4831 &omap44xx_l4_per__uart1
,
4832 &omap44xx_l4_per__uart2
,
4833 &omap44xx_l4_per__uart3
,
4834 &omap44xx_l4_per__uart4
,
4835 /* &omap44xx_l4_cfg__usb_host_fs, */
4836 &omap44xx_l4_cfg__usb_host_hs
,
4837 &omap44xx_l4_cfg__usb_otg_hs
,
4838 &omap44xx_l4_cfg__usb_tll_hs
,
4839 &omap44xx_l4_wkup__wd_timer2
,
4840 &omap44xx_l4_abe__wd_timer3
,
4841 &omap44xx_l4_abe__wd_timer3_dma
,
4842 &omap44xx_mpu__emif1
,
4843 &omap44xx_mpu__emif2
,
4847 int __init
omap44xx_hwmod_init(void)
4850 return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs
);