2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License version 2 as
4 * published by the Free Software Foundation.
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
15 * Copyright (C) 2009, 2010 ARM Limited
17 * Author: Will Deacon <will.deacon@arm.com>
21 * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
22 * using the CPU's debug registers.
24 #define pr_fmt(fmt) "hw-breakpoint: " fmt
26 #include <linux/errno.h>
27 #include <linux/hardirq.h>
28 #include <linux/perf_event.h>
29 #include <linux/hw_breakpoint.h>
30 #include <linux/smp.h>
31 #include <linux/cpu_pm.h>
33 #include <asm/cacheflush.h>
34 #include <asm/cputype.h>
35 #include <asm/current.h>
36 #include <asm/hw_breakpoint.h>
37 #include <asm/kdebug.h>
38 #include <asm/traps.h>
39 #include <asm/hardware/coresight.h>
41 /* Breakpoint currently in use for each BRP. */
42 static DEFINE_PER_CPU(struct perf_event
*, bp_on_reg
[ARM_MAX_BRP
]);
44 /* Watchpoint currently in use for each WRP. */
45 static DEFINE_PER_CPU(struct perf_event
*, wp_on_reg
[ARM_MAX_WRP
]);
47 /* Number of BRP/WRP registers on this CPU. */
48 static int core_num_brps
;
49 static int core_num_wrps
;
51 /* Debug architecture version. */
54 /* Does debug architecture support OS Save and Restore? */
57 /* Maximum supported watchpoint length. */
58 static u8 max_watchpoint_len
;
60 #define READ_WB_REG_CASE(OP2, M, VAL) \
61 case ((OP2 << 4) + M): \
62 ARM_DBG_READ(c0, c ## M, OP2, VAL); \
65 #define WRITE_WB_REG_CASE(OP2, M, VAL) \
66 case ((OP2 << 4) + M): \
67 ARM_DBG_WRITE(c0, c ## M, OP2, VAL); \
70 #define GEN_READ_WB_REG_CASES(OP2, VAL) \
71 READ_WB_REG_CASE(OP2, 0, VAL); \
72 READ_WB_REG_CASE(OP2, 1, VAL); \
73 READ_WB_REG_CASE(OP2, 2, VAL); \
74 READ_WB_REG_CASE(OP2, 3, VAL); \
75 READ_WB_REG_CASE(OP2, 4, VAL); \
76 READ_WB_REG_CASE(OP2, 5, VAL); \
77 READ_WB_REG_CASE(OP2, 6, VAL); \
78 READ_WB_REG_CASE(OP2, 7, VAL); \
79 READ_WB_REG_CASE(OP2, 8, VAL); \
80 READ_WB_REG_CASE(OP2, 9, VAL); \
81 READ_WB_REG_CASE(OP2, 10, VAL); \
82 READ_WB_REG_CASE(OP2, 11, VAL); \
83 READ_WB_REG_CASE(OP2, 12, VAL); \
84 READ_WB_REG_CASE(OP2, 13, VAL); \
85 READ_WB_REG_CASE(OP2, 14, VAL); \
86 READ_WB_REG_CASE(OP2, 15, VAL)
88 #define GEN_WRITE_WB_REG_CASES(OP2, VAL) \
89 WRITE_WB_REG_CASE(OP2, 0, VAL); \
90 WRITE_WB_REG_CASE(OP2, 1, VAL); \
91 WRITE_WB_REG_CASE(OP2, 2, VAL); \
92 WRITE_WB_REG_CASE(OP2, 3, VAL); \
93 WRITE_WB_REG_CASE(OP2, 4, VAL); \
94 WRITE_WB_REG_CASE(OP2, 5, VAL); \
95 WRITE_WB_REG_CASE(OP2, 6, VAL); \
96 WRITE_WB_REG_CASE(OP2, 7, VAL); \
97 WRITE_WB_REG_CASE(OP2, 8, VAL); \
98 WRITE_WB_REG_CASE(OP2, 9, VAL); \
99 WRITE_WB_REG_CASE(OP2, 10, VAL); \
100 WRITE_WB_REG_CASE(OP2, 11, VAL); \
101 WRITE_WB_REG_CASE(OP2, 12, VAL); \
102 WRITE_WB_REG_CASE(OP2, 13, VAL); \
103 WRITE_WB_REG_CASE(OP2, 14, VAL); \
104 WRITE_WB_REG_CASE(OP2, 15, VAL)
106 static u32
read_wb_reg(int n
)
111 GEN_READ_WB_REG_CASES(ARM_OP2_BVR
, val
);
112 GEN_READ_WB_REG_CASES(ARM_OP2_BCR
, val
);
113 GEN_READ_WB_REG_CASES(ARM_OP2_WVR
, val
);
114 GEN_READ_WB_REG_CASES(ARM_OP2_WCR
, val
);
116 pr_warning("attempt to read from unknown breakpoint "
123 static void write_wb_reg(int n
, u32 val
)
126 GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR
, val
);
127 GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR
, val
);
128 GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR
, val
);
129 GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR
, val
);
131 pr_warning("attempt to write to unknown breakpoint "
137 /* Determine debug architecture. */
138 static u8
get_debug_arch(void)
142 /* Do we implement the extended CPUID interface? */
143 if (((read_cpuid_id() >> 16) & 0xf) != 0xf) {
144 pr_warn_once("CPUID feature registers not supported. "
145 "Assuming v6 debug is present.\n");
146 return ARM_DEBUG_ARCH_V6
;
149 ARM_DBG_READ(c0
, c0
, 0, didr
);
150 return (didr
>> 16) & 0xf;
153 u8
arch_get_debug_arch(void)
158 static int debug_arch_supported(void)
160 u8 arch
= get_debug_arch();
162 /* We don't support the memory-mapped interface. */
163 return (arch
>= ARM_DEBUG_ARCH_V6
&& arch
<= ARM_DEBUG_ARCH_V7_ECP14
) ||
164 arch
>= ARM_DEBUG_ARCH_V7_1
;
167 /* Can we determine the watchpoint access type from the fsr? */
168 static int debug_exception_updates_fsr(void)
170 return get_debug_arch() >= ARM_DEBUG_ARCH_V8
;
173 /* Determine number of WRP registers available. */
174 static int get_num_wrp_resources(void)
177 ARM_DBG_READ(c0
, c0
, 0, didr
);
178 return ((didr
>> 28) & 0xf) + 1;
181 /* Determine number of BRP registers available. */
182 static int get_num_brp_resources(void)
185 ARM_DBG_READ(c0
, c0
, 0, didr
);
186 return ((didr
>> 24) & 0xf) + 1;
189 /* Does this core support mismatch breakpoints? */
190 static int core_has_mismatch_brps(void)
192 return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14
&&
193 get_num_brp_resources() > 1);
196 /* Determine number of usable WRPs available. */
197 static int get_num_wrps(void)
200 * On debug architectures prior to 7.1, when a watchpoint fires, the
201 * only way to work out which watchpoint it was is by disassembling
202 * the faulting instruction and working out the address of the memory
205 * Furthermore, we can only do this if the watchpoint was precise
206 * since imprecise watchpoints prevent us from calculating register
209 * Providing we have more than 1 breakpoint register, we only report
210 * a single watchpoint register for the time being. This way, we always
211 * know which watchpoint fired. In the future we can either add a
212 * disassembler and address generation emulator, or we can insert a
213 * check to see if the DFAR is set on watchpoint exception entry
214 * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows
215 * that it is set on some implementations].
217 if (get_debug_arch() < ARM_DEBUG_ARCH_V7_1
)
220 return get_num_wrp_resources();
223 /* Determine number of usable BRPs available. */
224 static int get_num_brps(void)
226 int brps
= get_num_brp_resources();
227 return core_has_mismatch_brps() ? brps
- 1 : brps
;
231 * In order to access the breakpoint/watchpoint control registers,
232 * we must be running in debug monitor mode. Unfortunately, we can
233 * be put into halting debug mode at any time by an external debugger
234 * but there is nothing we can do to prevent that.
236 static int monitor_mode_enabled(void)
239 ARM_DBG_READ(c0
, c1
, 0, dscr
);
240 return !!(dscr
& ARM_DSCR_MDBGEN
);
243 static int enable_monitor_mode(void)
246 ARM_DBG_READ(c0
, c1
, 0, dscr
);
248 /* If monitor mode is already enabled, just return. */
249 if (dscr
& ARM_DSCR_MDBGEN
)
252 /* Write to the corresponding DSCR. */
253 switch (get_debug_arch()) {
254 case ARM_DEBUG_ARCH_V6
:
255 case ARM_DEBUG_ARCH_V6_1
:
256 ARM_DBG_WRITE(c0
, c1
, 0, (dscr
| ARM_DSCR_MDBGEN
));
258 case ARM_DEBUG_ARCH_V7_ECP14
:
259 case ARM_DEBUG_ARCH_V7_1
:
260 case ARM_DEBUG_ARCH_V8
:
261 ARM_DBG_WRITE(c0
, c2
, 2, (dscr
| ARM_DSCR_MDBGEN
));
268 /* Check that the write made it through. */
269 ARM_DBG_READ(c0
, c1
, 0, dscr
);
270 if (!(dscr
& ARM_DSCR_MDBGEN
)) {
271 pr_warn_once("Failed to enable monitor mode on CPU %d.\n",
280 int hw_breakpoint_slots(int type
)
282 if (!debug_arch_supported())
286 * We can be called early, so don't rely on
287 * our static variables being initialised.
291 return get_num_brps();
293 return get_num_wrps();
295 pr_warning("unknown slot type: %d\n", type
);
301 * Check if 8-bit byte-address select is available.
302 * This clobbers WRP 0.
304 static u8
get_max_wp_len(void)
307 struct arch_hw_breakpoint_ctrl ctrl
;
310 if (debug_arch
< ARM_DEBUG_ARCH_V7_ECP14
)
313 memset(&ctrl
, 0, sizeof(ctrl
));
314 ctrl
.len
= ARM_BREAKPOINT_LEN_8
;
315 ctrl_reg
= encode_ctrl_reg(ctrl
);
317 write_wb_reg(ARM_BASE_WVR
, 0);
318 write_wb_reg(ARM_BASE_WCR
, ctrl_reg
);
319 if ((read_wb_reg(ARM_BASE_WCR
) & ctrl_reg
) == ctrl_reg
)
326 u8
arch_get_max_wp_len(void)
328 return max_watchpoint_len
;
332 * Install a perf counter breakpoint.
334 int arch_install_hw_breakpoint(struct perf_event
*bp
)
336 struct arch_hw_breakpoint
*info
= counter_arch_bp(bp
);
337 struct perf_event
**slot
, **slots
;
338 int i
, max_slots
, ctrl_base
, val_base
;
341 addr
= info
->address
;
342 ctrl
= encode_ctrl_reg(info
->ctrl
) | 0x1;
344 if (info
->ctrl
.type
== ARM_BREAKPOINT_EXECUTE
) {
346 ctrl_base
= ARM_BASE_BCR
;
347 val_base
= ARM_BASE_BVR
;
348 slots
= this_cpu_ptr(bp_on_reg
);
349 max_slots
= core_num_brps
;
352 ctrl_base
= ARM_BASE_WCR
;
353 val_base
= ARM_BASE_WVR
;
354 slots
= this_cpu_ptr(wp_on_reg
);
355 max_slots
= core_num_wrps
;
358 for (i
= 0; i
< max_slots
; ++i
) {
367 if (i
== max_slots
) {
368 pr_warning("Can't find any breakpoint slot\n");
372 /* Override the breakpoint data with the step data. */
373 if (info
->step_ctrl
.enabled
) {
374 addr
= info
->trigger
& ~0x3;
375 ctrl
= encode_ctrl_reg(info
->step_ctrl
);
376 if (info
->ctrl
.type
!= ARM_BREAKPOINT_EXECUTE
) {
378 ctrl_base
= ARM_BASE_BCR
+ core_num_brps
;
379 val_base
= ARM_BASE_BVR
+ core_num_brps
;
383 /* Setup the address register. */
384 write_wb_reg(val_base
+ i
, addr
);
386 /* Setup the control register. */
387 write_wb_reg(ctrl_base
+ i
, ctrl
);
391 void arch_uninstall_hw_breakpoint(struct perf_event
*bp
)
393 struct arch_hw_breakpoint
*info
= counter_arch_bp(bp
);
394 struct perf_event
**slot
, **slots
;
395 int i
, max_slots
, base
;
397 if (info
->ctrl
.type
== ARM_BREAKPOINT_EXECUTE
) {
400 slots
= this_cpu_ptr(bp_on_reg
);
401 max_slots
= core_num_brps
;
405 slots
= this_cpu_ptr(wp_on_reg
);
406 max_slots
= core_num_wrps
;
409 /* Remove the breakpoint. */
410 for (i
= 0; i
< max_slots
; ++i
) {
419 if (i
== max_slots
) {
420 pr_warning("Can't find any breakpoint slot\n");
424 /* Ensure that we disable the mismatch breakpoint. */
425 if (info
->ctrl
.type
!= ARM_BREAKPOINT_EXECUTE
&&
426 info
->step_ctrl
.enabled
) {
428 base
= ARM_BASE_BCR
+ core_num_brps
;
431 /* Reset the control register. */
432 write_wb_reg(base
+ i
, 0);
435 static int get_hbp_len(u8 hbp_len
)
437 unsigned int len_in_bytes
= 0;
440 case ARM_BREAKPOINT_LEN_1
:
443 case ARM_BREAKPOINT_LEN_2
:
446 case ARM_BREAKPOINT_LEN_4
:
449 case ARM_BREAKPOINT_LEN_8
:
458 * Check whether bp virtual address is in kernel space.
460 int arch_check_bp_in_kernelspace(struct perf_event
*bp
)
464 struct arch_hw_breakpoint
*info
= counter_arch_bp(bp
);
467 len
= get_hbp_len(info
->ctrl
.len
);
469 return (va
>= TASK_SIZE
) && ((va
+ len
- 1) >= TASK_SIZE
);
473 * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
474 * Hopefully this will disappear when ptrace can bypass the conversion
475 * to generic breakpoint descriptions.
477 int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl
,
478 int *gen_len
, int *gen_type
)
482 case ARM_BREAKPOINT_EXECUTE
:
483 *gen_type
= HW_BREAKPOINT_X
;
485 case ARM_BREAKPOINT_LOAD
:
486 *gen_type
= HW_BREAKPOINT_R
;
488 case ARM_BREAKPOINT_STORE
:
489 *gen_type
= HW_BREAKPOINT_W
;
491 case ARM_BREAKPOINT_LOAD
| ARM_BREAKPOINT_STORE
:
492 *gen_type
= HW_BREAKPOINT_RW
;
500 case ARM_BREAKPOINT_LEN_1
:
501 *gen_len
= HW_BREAKPOINT_LEN_1
;
503 case ARM_BREAKPOINT_LEN_2
:
504 *gen_len
= HW_BREAKPOINT_LEN_2
;
506 case ARM_BREAKPOINT_LEN_4
:
507 *gen_len
= HW_BREAKPOINT_LEN_4
;
509 case ARM_BREAKPOINT_LEN_8
:
510 *gen_len
= HW_BREAKPOINT_LEN_8
;
520 * Construct an arch_hw_breakpoint from a perf_event.
522 static int arch_build_bp_info(struct perf_event
*bp
)
524 struct arch_hw_breakpoint
*info
= counter_arch_bp(bp
);
527 switch (bp
->attr
.bp_type
) {
528 case HW_BREAKPOINT_X
:
529 info
->ctrl
.type
= ARM_BREAKPOINT_EXECUTE
;
531 case HW_BREAKPOINT_R
:
532 info
->ctrl
.type
= ARM_BREAKPOINT_LOAD
;
534 case HW_BREAKPOINT_W
:
535 info
->ctrl
.type
= ARM_BREAKPOINT_STORE
;
537 case HW_BREAKPOINT_RW
:
538 info
->ctrl
.type
= ARM_BREAKPOINT_LOAD
| ARM_BREAKPOINT_STORE
;
545 switch (bp
->attr
.bp_len
) {
546 case HW_BREAKPOINT_LEN_1
:
547 info
->ctrl
.len
= ARM_BREAKPOINT_LEN_1
;
549 case HW_BREAKPOINT_LEN_2
:
550 info
->ctrl
.len
= ARM_BREAKPOINT_LEN_2
;
552 case HW_BREAKPOINT_LEN_4
:
553 info
->ctrl
.len
= ARM_BREAKPOINT_LEN_4
;
555 case HW_BREAKPOINT_LEN_8
:
556 info
->ctrl
.len
= ARM_BREAKPOINT_LEN_8
;
557 if ((info
->ctrl
.type
!= ARM_BREAKPOINT_EXECUTE
)
558 && max_watchpoint_len
>= 8)
565 * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes.
566 * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported
567 * by the hardware and must be aligned to the appropriate number of
570 if (info
->ctrl
.type
== ARM_BREAKPOINT_EXECUTE
&&
571 info
->ctrl
.len
!= ARM_BREAKPOINT_LEN_2
&&
572 info
->ctrl
.len
!= ARM_BREAKPOINT_LEN_4
)
576 info
->address
= bp
->attr
.bp_addr
;
579 info
->ctrl
.privilege
= ARM_BREAKPOINT_USER
;
580 if (arch_check_bp_in_kernelspace(bp
))
581 info
->ctrl
.privilege
|= ARM_BREAKPOINT_PRIV
;
584 info
->ctrl
.enabled
= !bp
->attr
.disabled
;
587 info
->ctrl
.mismatch
= 0;
593 * Validate the arch-specific HW Breakpoint register settings.
595 int arch_validate_hwbkpt_settings(struct perf_event
*bp
)
597 struct arch_hw_breakpoint
*info
= counter_arch_bp(bp
);
599 u32 offset
, alignment_mask
= 0x3;
601 /* Ensure that we are in monitor debug mode. */
602 if (!monitor_mode_enabled())
605 /* Build the arch_hw_breakpoint. */
606 ret
= arch_build_bp_info(bp
);
610 /* Check address alignment. */
611 if (info
->ctrl
.len
== ARM_BREAKPOINT_LEN_8
)
612 alignment_mask
= 0x7;
613 offset
= info
->address
& alignment_mask
;
620 /* Allow halfword watchpoints and breakpoints. */
621 if (info
->ctrl
.len
== ARM_BREAKPOINT_LEN_2
)
624 /* Allow single byte watchpoint. */
625 if (info
->ctrl
.len
== ARM_BREAKPOINT_LEN_1
)
632 info
->address
&= ~alignment_mask
;
633 info
->ctrl
.len
<<= offset
;
635 if (!bp
->overflow_handler
) {
637 * Mismatch breakpoints are required for single-stepping
640 if (!core_has_mismatch_brps())
643 /* We don't allow mismatch breakpoints in kernel space. */
644 if (arch_check_bp_in_kernelspace(bp
))
648 * Per-cpu breakpoints are not supported by our stepping
651 if (!bp
->hw
.bp_target
)
655 * We only support specific access types if the fsr
658 if (!debug_exception_updates_fsr() &&
659 (info
->ctrl
.type
== ARM_BREAKPOINT_LOAD
||
660 info
->ctrl
.type
== ARM_BREAKPOINT_STORE
))
669 * Enable/disable single-stepping over the breakpoint bp at address addr.
671 static void enable_single_step(struct perf_event
*bp
, u32 addr
)
673 struct arch_hw_breakpoint
*info
= counter_arch_bp(bp
);
675 arch_uninstall_hw_breakpoint(bp
);
676 info
->step_ctrl
.mismatch
= 1;
677 info
->step_ctrl
.len
= ARM_BREAKPOINT_LEN_4
;
678 info
->step_ctrl
.type
= ARM_BREAKPOINT_EXECUTE
;
679 info
->step_ctrl
.privilege
= info
->ctrl
.privilege
;
680 info
->step_ctrl
.enabled
= 1;
681 info
->trigger
= addr
;
682 arch_install_hw_breakpoint(bp
);
685 static void disable_single_step(struct perf_event
*bp
)
687 arch_uninstall_hw_breakpoint(bp
);
688 counter_arch_bp(bp
)->step_ctrl
.enabled
= 0;
689 arch_install_hw_breakpoint(bp
);
692 static void watchpoint_handler(unsigned long addr
, unsigned int fsr
,
693 struct pt_regs
*regs
)
696 u32 val
, ctrl_reg
, alignment_mask
;
697 struct perf_event
*wp
, **slots
;
698 struct arch_hw_breakpoint
*info
;
699 struct arch_hw_breakpoint_ctrl ctrl
;
701 slots
= this_cpu_ptr(wp_on_reg
);
703 for (i
= 0; i
< core_num_wrps
; ++i
) {
711 info
= counter_arch_bp(wp
);
713 * The DFAR is an unknown value on debug architectures prior
714 * to 7.1. Since we only allow a single watchpoint on these
715 * older CPUs, we can set the trigger to the lowest possible
718 if (debug_arch
< ARM_DEBUG_ARCH_V7_1
) {
720 info
->trigger
= wp
->attr
.bp_addr
;
722 if (info
->ctrl
.len
== ARM_BREAKPOINT_LEN_8
)
723 alignment_mask
= 0x7;
725 alignment_mask
= 0x3;
727 /* Check if the watchpoint value matches. */
728 val
= read_wb_reg(ARM_BASE_WVR
+ i
);
729 if (val
!= (addr
& ~alignment_mask
))
732 /* Possible match, check the byte address select. */
733 ctrl_reg
= read_wb_reg(ARM_BASE_WCR
+ i
);
734 decode_ctrl_reg(ctrl_reg
, &ctrl
);
735 if (!((1 << (addr
& alignment_mask
)) & ctrl
.len
))
738 /* Check that the access type matches. */
739 if (debug_exception_updates_fsr()) {
740 access
= (fsr
& ARM_FSR_ACCESS_MASK
) ?
741 HW_BREAKPOINT_W
: HW_BREAKPOINT_R
;
742 if (!(access
& hw_breakpoint_type(wp
)))
746 /* We have a winner. */
747 info
->trigger
= addr
;
750 pr_debug("watchpoint fired: address = 0x%x\n", info
->trigger
);
751 perf_bp_event(wp
, regs
);
754 * If no overflow handler is present, insert a temporary
755 * mismatch breakpoint so we can single-step over the
756 * watchpoint trigger.
758 if (!wp
->overflow_handler
)
759 enable_single_step(wp
, instruction_pointer(regs
));
766 static void watchpoint_single_step_handler(unsigned long pc
)
769 struct perf_event
*wp
, **slots
;
770 struct arch_hw_breakpoint
*info
;
772 slots
= this_cpu_ptr(wp_on_reg
);
774 for (i
= 0; i
< core_num_wrps
; ++i
) {
782 info
= counter_arch_bp(wp
);
783 if (!info
->step_ctrl
.enabled
)
787 * Restore the original watchpoint if we've completed the
790 if (info
->trigger
!= pc
)
791 disable_single_step(wp
);
798 static void breakpoint_handler(unsigned long unknown
, struct pt_regs
*regs
)
801 u32 ctrl_reg
, val
, addr
;
802 struct perf_event
*bp
, **slots
;
803 struct arch_hw_breakpoint
*info
;
804 struct arch_hw_breakpoint_ctrl ctrl
;
806 slots
= this_cpu_ptr(bp_on_reg
);
808 /* The exception entry code places the amended lr in the PC. */
811 /* Check the currently installed breakpoints first. */
812 for (i
= 0; i
< core_num_brps
; ++i
) {
820 info
= counter_arch_bp(bp
);
822 /* Check if the breakpoint value matches. */
823 val
= read_wb_reg(ARM_BASE_BVR
+ i
);
824 if (val
!= (addr
& ~0x3))
827 /* Possible match, check the byte address select to confirm. */
828 ctrl_reg
= read_wb_reg(ARM_BASE_BCR
+ i
);
829 decode_ctrl_reg(ctrl_reg
, &ctrl
);
830 if ((1 << (addr
& 0x3)) & ctrl
.len
) {
831 info
->trigger
= addr
;
832 pr_debug("breakpoint fired: address = 0x%x\n", addr
);
833 perf_bp_event(bp
, regs
);
834 if (!bp
->overflow_handler
)
835 enable_single_step(bp
, addr
);
840 /* If we're stepping a breakpoint, it can now be restored. */
841 if (info
->step_ctrl
.enabled
)
842 disable_single_step(bp
);
847 /* Handle any pending watchpoint single-step breakpoints. */
848 watchpoint_single_step_handler(addr
);
852 * Called from either the Data Abort Handler [watchpoint] or the
853 * Prefetch Abort Handler [breakpoint] with interrupts disabled.
855 static int hw_breakpoint_pending(unsigned long addr
, unsigned int fsr
,
856 struct pt_regs
*regs
)
863 if (interrupts_enabled(regs
))
866 /* We only handle watchpoints and hardware breakpoints. */
867 ARM_DBG_READ(c0
, c1
, 0, dscr
);
869 /* Perform perf callbacks. */
870 switch (ARM_DSCR_MOE(dscr
)) {
871 case ARM_ENTRY_BREAKPOINT
:
872 breakpoint_handler(addr
, regs
);
874 case ARM_ENTRY_ASYNC_WATCHPOINT
:
875 WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n");
876 case ARM_ENTRY_SYNC_WATCHPOINT
:
877 watchpoint_handler(addr
, fsr
, regs
);
880 ret
= 1; /* Unhandled fault. */
889 * One-time initialisation.
891 static cpumask_t debug_err_mask
;
893 static int debug_reg_trap(struct pt_regs
*regs
, unsigned int instr
)
895 int cpu
= smp_processor_id();
897 pr_warning("Debug register access (0x%x) caused undefined instruction on CPU %d\n",
900 /* Set the error flag for this CPU and skip the faulting instruction. */
901 cpumask_set_cpu(cpu
, &debug_err_mask
);
902 instruction_pointer(regs
) += 4;
906 static struct undef_hook debug_reg_hook
= {
907 .instr_mask
= 0x0fe80f10,
908 .instr_val
= 0x0e000e10,
909 .fn
= debug_reg_trap
,
912 /* Does this core support OS Save and Restore? */
913 static bool core_has_os_save_restore(void)
917 switch (get_debug_arch()) {
918 case ARM_DEBUG_ARCH_V7_1
:
920 case ARM_DEBUG_ARCH_V7_ECP14
:
921 ARM_DBG_READ(c1
, c1
, 4, oslsr
);
922 if (oslsr
& ARM_OSLSR_OSLM0
)
929 static void reset_ctrl_regs(void *unused
)
931 int i
, raw_num_brps
, err
= 0, cpu
= smp_processor_id();
935 * v7 debug contains save and restore registers so that debug state
936 * can be maintained across low-power modes without leaving the debug
937 * logic powered up. It is IMPLEMENTATION DEFINED whether we can access
938 * the debug registers out of reset, so we must unlock the OS Lock
939 * Access Register to avoid taking undefined instruction exceptions
942 switch (debug_arch
) {
943 case ARM_DEBUG_ARCH_V6
:
944 case ARM_DEBUG_ARCH_V6_1
:
945 /* ARMv6 cores clear the registers out of reset. */
947 case ARM_DEBUG_ARCH_V7_ECP14
:
949 * Ensure sticky power-down is clear (i.e. debug logic is
952 ARM_DBG_READ(c1
, c5
, 4, val
);
953 if ((val
& 0x1) == 0)
959 case ARM_DEBUG_ARCH_V7_1
:
961 * Ensure the OS double lock is clear.
963 ARM_DBG_READ(c1
, c3
, 4, val
);
964 if ((val
& 0x1) == 1)
970 pr_warn_once("CPU %d debug is powered down!\n", cpu
);
971 cpumask_or(&debug_err_mask
, &debug_err_mask
, cpumask_of(cpu
));
976 * Unconditionally clear the OS lock by writing a value
977 * other than CS_LAR_KEY to the access register.
979 ARM_DBG_WRITE(c1
, c0
, 4, ~CS_LAR_KEY
);
983 * Clear any configured vector-catch events before
984 * enabling monitor mode.
987 ARM_DBG_WRITE(c0
, c7
, 0, 0);
990 if (cpumask_intersects(&debug_err_mask
, cpumask_of(cpu
))) {
991 pr_warn_once("CPU %d failed to disable vector catch\n", cpu
);
996 * The control/value register pairs are UNKNOWN out of reset so
997 * clear them to avoid spurious debug events.
999 raw_num_brps
= get_num_brp_resources();
1000 for (i
= 0; i
< raw_num_brps
; ++i
) {
1001 write_wb_reg(ARM_BASE_BCR
+ i
, 0UL);
1002 write_wb_reg(ARM_BASE_BVR
+ i
, 0UL);
1005 for (i
= 0; i
< core_num_wrps
; ++i
) {
1006 write_wb_reg(ARM_BASE_WCR
+ i
, 0UL);
1007 write_wb_reg(ARM_BASE_WVR
+ i
, 0UL);
1010 if (cpumask_intersects(&debug_err_mask
, cpumask_of(cpu
))) {
1011 pr_warn_once("CPU %d failed to clear debug register pairs\n", cpu
);
1016 * Have a crack at enabling monitor mode. We don't actually need
1017 * it yet, but reporting an error early is useful if it fails.
1020 if (enable_monitor_mode())
1021 cpumask_or(&debug_err_mask
, &debug_err_mask
, cpumask_of(cpu
));
1024 static int dbg_reset_notify(struct notifier_block
*self
,
1025 unsigned long action
, void *cpu
)
1027 if ((action
& ~CPU_TASKS_FROZEN
) == CPU_ONLINE
)
1028 smp_call_function_single((int)cpu
, reset_ctrl_regs
, NULL
, 1);
1033 static struct notifier_block dbg_reset_nb
= {
1034 .notifier_call
= dbg_reset_notify
,
1037 #ifdef CONFIG_CPU_PM
1038 static int dbg_cpu_pm_notify(struct notifier_block
*self
, unsigned long action
,
1041 if (action
== CPU_PM_EXIT
)
1042 reset_ctrl_regs(NULL
);
1047 static struct notifier_block dbg_cpu_pm_nb
= {
1048 .notifier_call
= dbg_cpu_pm_notify
,
1051 static void __init
pm_init(void)
1053 cpu_pm_register_notifier(&dbg_cpu_pm_nb
);
1056 static inline void pm_init(void)
1061 static int __init
arch_hw_breakpoint_init(void)
1063 debug_arch
= get_debug_arch();
1065 if (!debug_arch_supported()) {
1066 pr_info("debug architecture 0x%x unsupported.\n", debug_arch
);
1070 has_ossr
= core_has_os_save_restore();
1072 /* Determine how many BRPs/WRPs are available. */
1073 core_num_brps
= get_num_brps();
1074 core_num_wrps
= get_num_wrps();
1076 cpu_notifier_register_begin();
1079 * We need to tread carefully here because DBGSWENABLE may be
1080 * driven low on this core and there isn't an architected way to
1083 register_undef_hook(&debug_reg_hook
);
1086 * Reset the breakpoint resources. We assume that a halting
1087 * debugger will leave the world in a nice state for us.
1089 on_each_cpu(reset_ctrl_regs
, NULL
, 1);
1090 unregister_undef_hook(&debug_reg_hook
);
1091 if (!cpumask_empty(&debug_err_mask
)) {
1094 cpu_notifier_register_done();
1098 pr_info("found %d " "%s" "breakpoint and %d watchpoint registers.\n",
1099 core_num_brps
, core_has_mismatch_brps() ? "(+1 reserved) " :
1102 /* Work out the maximum supported watchpoint length. */
1103 max_watchpoint_len
= get_max_wp_len();
1104 pr_info("maximum watchpoint size is %u bytes.\n",
1105 max_watchpoint_len
);
1107 /* Register debug fault handler. */
1108 hook_fault_code(FAULT_CODE_DEBUG
, hw_breakpoint_pending
, SIGTRAP
,
1109 TRAP_HWBKPT
, "watchpoint debug exception");
1110 hook_ifault_code(FAULT_CODE_DEBUG
, hw_breakpoint_pending
, SIGTRAP
,
1111 TRAP_HWBKPT
, "breakpoint debug exception");
1113 /* Register hotplug and PM notifiers. */
1114 __register_cpu_notifier(&dbg_reset_nb
);
1116 cpu_notifier_register_done();
1121 arch_initcall(arch_hw_breakpoint_init
);
1123 void hw_breakpoint_pmu_read(struct perf_event
*bp
)
1128 * Dummy function to register with die_notifier.
1130 int hw_breakpoint_exceptions_notify(struct notifier_block
*unused
,
1131 unsigned long val
, void *data
)