2 * Copyright (C) 2014 Freescale Semiconductor, Inc.
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
12 #include <dt-bindings/clock/imx6sx-clock.h>
13 #include <linux/clk.h>
14 #include <linux/clkdev.h>
15 #include <linux/err.h>
16 #include <linux/init.h>
19 #include <linux/of_address.h>
20 #include <linux/of_irq.h>
21 #include <linux/types.h>
27 #define BM_CCM_CCDR_MMDC_CH0_MASK (0x2 << 16)
29 static const char *step_sels
[] = { "osc", "pll2_pfd2_396m", };
30 static const char *pll1_sw_sels
[] = { "pll1_sys", "step", };
31 static const char *periph_pre_sels
[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll2_198m", };
32 static const char *periph2_pre_sels
[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll4_audio_div", };
33 static const char *periph_clk2_sels
[] = { "pll3_usb_otg", "osc", "osc", };
34 static const char *periph2_clk2_sels
[] = { "pll3_usb_otg", "osc", };
35 static const char *periph_sels
[] = { "periph_pre", "periph_clk2", };
36 static const char *periph2_sels
[] = { "periph2_pre", "periph2_clk2", };
37 static const char *ocram_sels
[] = { "periph", "pll2_pfd2_396m", "periph", "pll3_pfd1_540m", };
38 static const char *audio_sels
[] = { "pll4_audio_div", "pll3_pfd2_508m", "pll5_video_div", "pll3_usb_otg", };
39 static const char *gpu_axi_sels
[] = { "pll2_pfd2_396m", "pll3_pfd0_720m", "pll3_pfd1_540m", "pll2_bus", };
40 static const char *gpu_core_sels
[] = { "pll3_pfd1_540m", "pll3_pfd0_720m", "pll2_bus", "pll2_pfd2_396m", };
41 static const char *ldb_di0_div_sels
[] = { "ldb_di0_div_3_5", "ldb_di0_div_7", };
42 static const char *ldb_di1_div_sels
[] = { "ldb_di1_div_3_5", "ldb_di1_div_7", };
43 static const char *ldb_di0_sels
[] = { "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_pfd3_594m", "pll2_pfd1_594m", "pll3_pfd3_454m", };
44 static const char *ldb_di1_sels
[] = { "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_bus", "pll3_pfd3_454m", "pll3_pfd2_508m", };
45 static const char *pcie_axi_sels
[] = { "axi", "ahb", };
46 static const char *ssi_sels
[] = { "pll3_pfd2_508m", "pll5_video_div", "pll4_audio_div", };
47 static const char *qspi1_sels
[] = { "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll2_bus", "pll3_pfd3_454m", "pll3_pfd2_508m", };
48 static const char *perclk_sels
[] = { "ipg", "osc", };
49 static const char *usdhc_sels
[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", };
50 static const char *vid_sels
[] = { "pll3_pfd1_540m", "pll3_usb_otg", "pll3_pfd3_454m", "pll4_audio_div", "pll5_video_div", };
51 static const char *can_sels
[] = { "pll3_60m", "osc", "pll3_80m", "dummy", };
52 static const char *uart_sels
[] = { "pll3_80m", "osc", };
53 static const char *qspi2_sels
[] = { "pll2_pfd0_352m", "pll2_bus", "pll3_usb_otg", "pll2_pfd2_396m", "pll3_pfd3_454m", "dummy", "dummy", "dummy", };
54 static const char *enet_pre_sels
[] = { "pll2_bus", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd2_508m", };
55 static const char *enet_sels
[] = { "enet_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
56 static const char *m4_pre_sels
[] = { "pll2_bus", "pll3_usb_otg", "osc", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd3_454m", };
57 static const char *m4_sels
[] = { "m4_pre_sel", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
58 static const char *eim_slow_sels
[] = { "ocram", "pll3_usb_otg", "pll2_pfd2_396m", "pll2_pfd0_352m", };
59 static const char *ecspi_sels
[] = { "pll3_60m", "osc", };
60 static const char *lcdif1_pre_sels
[] = { "pll2_bus", "pll3_pfd3_454m", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd1_594m", "pll3_pfd1_540m", };
61 static const char *lcdif1_sels
[] = { "lcdif1_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
62 static const char *lcdif2_pre_sels
[] = { "pll2_bus", "pll3_pfd3_454m", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd3_594m", "pll3_pfd1_540m", };
63 static const char *lcdif2_sels
[] = { "lcdif2_podf", "ipp_di0", "ipp_di1", "ldb_di0", "ldb_di1", };
64 static const char *display_sels
[] = { "pll2_bus", "pll2_pfd2_396m", "pll3_usb_otg", "pll3_pfd1_540m", };
65 static const char *csi_sels
[] = { "osc", "pll2_pfd2_396m", "pll3_120m", "pll3_pfd1_540m", };
66 static const char *cko1_sels
[] = {
67 "pll3_usb_otg", "pll2_bus", "pll1_sys", "pll5_video_div",
68 "dummy", "ocram", "dummy", "pxp_axi", "epdc_axi", "lcdif_pix",
69 "epdc_pix", "ahb", "ipg", "perclk", "ckil", "pll4_audio_div",
71 static const char *cko2_sels
[] = {
72 "dummy", "mmdc_p0_fast", "usdhc4", "usdhc1", "dummy", "wrck",
73 "ecspi_root", "dummy", "usdhc3", "pcie", "arm", "csi_core",
74 "lcdif_axi", "dummy", "osc", "dummy", "gpu2d_ovg_core",
75 "usdhc2", "ssi1", "ssi2", "ssi3", "gpu2d_core", "dummy",
76 "dummy", "dummy", "dummy", "esai_extal", "eim_slow", "uart_serial",
77 "spdif", "asrc", "dummy",
79 static const char *cko_sels
[] = { "cko1", "cko2", };
80 static const char *lvds_sels
[] = {
81 "arm", "pll1_sys", "dummy", "dummy", "dummy", "dummy", "dummy", "pll5_video_div",
82 "dummy", "dummy", "pcie_ref_125m", "dummy", "usbphy1", "usbphy2",
85 static struct clk
*clks
[IMX6SX_CLK_CLK_END
];
86 static struct clk_onecell_data clk_data
;
88 static int const clks_init_on
[] __initconst
= {
89 IMX6SX_CLK_AIPS_TZ1
, IMX6SX_CLK_AIPS_TZ2
, IMX6SX_CLK_AIPS_TZ3
,
90 IMX6SX_CLK_IPMUX1
, IMX6SX_CLK_IPMUX2
, IMX6SX_CLK_IPMUX3
,
91 IMX6SX_CLK_WAKEUP
, IMX6SX_CLK_MMDC_P0_FAST
, IMX6SX_CLK_MMDC_P0_IPG
,
92 IMX6SX_CLK_ROM
, IMX6SX_CLK_ARM
, IMX6SX_CLK_IPG
, IMX6SX_CLK_OCRAM
,
93 IMX6SX_CLK_PER2_MAIN
, IMX6SX_CLK_PERCLK
, IMX6SX_CLK_M4
,
94 IMX6SX_CLK_QSPI1
, IMX6SX_CLK_QSPI2
, IMX6SX_CLK_UART_IPG
,
95 IMX6SX_CLK_UART_SERIAL
, IMX6SX_CLK_I2C3
, IMX6SX_CLK_ECSPI5
,
96 IMX6SX_CLK_CAN1_IPG
, IMX6SX_CLK_CAN1_SERIAL
, IMX6SX_CLK_CAN2_IPG
,
97 IMX6SX_CLK_CAN2_SERIAL
, IMX6SX_CLK_CANFD
, IMX6SX_CLK_EPIT1
,
101 static struct clk_div_table clk_enet_ref_table
[] = {
102 { .val
= 0, .div
= 20, },
103 { .val
= 1, .div
= 10, },
104 { .val
= 2, .div
= 5, },
105 { .val
= 3, .div
= 4, },
109 static struct clk_div_table post_div_table
[] = {
110 { .val
= 2, .div
= 1, },
111 { .val
= 1, .div
= 2, },
112 { .val
= 0, .div
= 4, },
116 static struct clk_div_table video_div_table
[] = {
117 { .val
= 0, .div
= 1, },
118 { .val
= 1, .div
= 2, },
119 { .val
= 2, .div
= 1, },
120 { .val
= 3, .div
= 4, },
124 static u32 share_count_asrc
;
125 static u32 share_count_audio
;
126 static u32 share_count_esai
;
128 static void __init
imx6sx_clocks_init(struct device_node
*ccm_node
)
130 struct device_node
*np
;
134 clks
[IMX6SX_CLK_DUMMY
] = imx_clk_fixed("dummy", 0);
136 clks
[IMX6SX_CLK_CKIL
] = of_clk_get_by_name(ccm_node
, "ckil");
137 clks
[IMX6SX_CLK_OSC
] = of_clk_get_by_name(ccm_node
, "osc");
139 /* ipp_di clock is external input */
140 clks
[IMX6SX_CLK_IPP_DI0
] = of_clk_get_by_name(ccm_node
, "ipp_di0");
141 clks
[IMX6SX_CLK_IPP_DI1
] = of_clk_get_by_name(ccm_node
, "ipp_di1");
143 np
= of_find_compatible_node(NULL
, NULL
, "fsl,imx6sx-anatop");
144 base
= of_iomap(np
, 0);
147 /* type name parent_name base div_mask */
148 clks
[IMX6SX_CLK_PLL1_SYS
] = imx_clk_pllv3(IMX_PLLV3_SYS
, "pll1_sys", "osc", base
, 0x7f);
149 clks
[IMX6SX_CLK_PLL2_BUS
] = imx_clk_pllv3(IMX_PLLV3_GENERIC
, "pll2_bus", "osc", base
+ 0x30, 0x1);
150 clks
[IMX6SX_CLK_PLL3_USB_OTG
] = imx_clk_pllv3(IMX_PLLV3_USB
, "pll3_usb_otg", "osc", base
+ 0x10, 0x3);
151 clks
[IMX6SX_CLK_PLL4_AUDIO
] = imx_clk_pllv3(IMX_PLLV3_AV
, "pll4_audio", "osc", base
+ 0x70, 0x7f);
152 clks
[IMX6SX_CLK_PLL5_VIDEO
] = imx_clk_pllv3(IMX_PLLV3_AV
, "pll5_video", "osc", base
+ 0xa0, 0x7f);
153 clks
[IMX6SX_CLK_PLL6_ENET
] = imx_clk_pllv3(IMX_PLLV3_ENET
, "pll6_enet", "osc", base
+ 0xe0, 0x3);
154 clks
[IMX6SX_CLK_PLL7_USB_HOST
] = imx_clk_pllv3(IMX_PLLV3_USB
, "pll7_usb_host", "osc", base
+ 0x20, 0x3);
157 * Bit 20 is the reserved and read-only bit, we do this only for:
158 * - Do nothing for usbphy clk_enable/disable
159 * - Keep refcount when do usbphy clk_enable/disable, in that case,
160 * the clk framework may need to enable/disable usbphy's parent
162 clks
[IMX6SX_CLK_USBPHY1
] = imx_clk_gate("usbphy1", "pll3_usb_otg", base
+ 0x10, 20);
163 clks
[IMX6SX_CLK_USBPHY2
] = imx_clk_gate("usbphy2", "pll7_usb_host", base
+ 0x20, 20);
166 * usbphy*_gate needs to be on after system boots up, and software
167 * never needs to control it anymore.
169 clks
[IMX6SX_CLK_USBPHY1_GATE
] = imx_clk_gate("usbphy1_gate", "dummy", base
+ 0x10, 6);
170 clks
[IMX6SX_CLK_USBPHY2_GATE
] = imx_clk_gate("usbphy2_gate", "dummy", base
+ 0x20, 6);
172 /* FIXME 100Mhz is used for pcie ref for all imx6 pcie, excepted imx6q */
173 clks
[IMX6SX_CLK_PCIE_REF
] = imx_clk_fixed_factor("pcie_ref", "pll6_enet", 1, 5);
174 clks
[IMX6SX_CLK_PCIE_REF_125M
] = imx_clk_gate("pcie_ref_125m", "pcie_ref", base
+ 0xe0, 19);
176 clks
[IMX6SX_CLK_LVDS1_OUT
] = imx_clk_gate("lvds1_out", "lvds1_sel", base
+ 0x160, 10);
178 clks
[IMX6SX_CLK_ENET_REF
] = clk_register_divider_table(NULL
, "enet_ref", "pll6_enet", 0,
179 base
+ 0xe0, 0, 2, 0, clk_enet_ref_table
,
181 clks
[IMX6SX_CLK_ENET2_REF
] = clk_register_divider_table(NULL
, "enet2_ref", "pll6_enet", 0,
182 base
+ 0xe0, 2, 2, 0, clk_enet_ref_table
,
184 clks
[IMX6SX_CLK_ENET2_REF_125M
] = imx_clk_gate("enet2_ref_125m", "enet2_ref", base
+ 0xe0, 20);
186 clks
[IMX6SX_CLK_ENET_PTP_REF
] = imx_clk_fixed_factor("enet_ptp_ref", "pll6_enet", 1, 20);
187 clks
[IMX6SX_CLK_ENET_PTP
] = imx_clk_gate("enet_ptp_25m", "enet_ptp_ref", base
+ 0xe0, 21);
189 /* name parent_name reg idx */
190 clks
[IMX6SX_CLK_PLL2_PFD0
] = imx_clk_pfd("pll2_pfd0_352m", "pll2_bus", base
+ 0x100, 0);
191 clks
[IMX6SX_CLK_PLL2_PFD1
] = imx_clk_pfd("pll2_pfd1_594m", "pll2_bus", base
+ 0x100, 1);
192 clks
[IMX6SX_CLK_PLL2_PFD2
] = imx_clk_pfd("pll2_pfd2_396m", "pll2_bus", base
+ 0x100, 2);
193 clks
[IMX6SX_CLK_PLL2_PFD3
] = imx_clk_pfd("pll2_pfd3_594m", "pll2_bus", base
+ 0x100, 3);
194 clks
[IMX6SX_CLK_PLL3_PFD0
] = imx_clk_pfd("pll3_pfd0_720m", "pll3_usb_otg", base
+ 0xf0, 0);
195 clks
[IMX6SX_CLK_PLL3_PFD1
] = imx_clk_pfd("pll3_pfd1_540m", "pll3_usb_otg", base
+ 0xf0, 1);
196 clks
[IMX6SX_CLK_PLL3_PFD2
] = imx_clk_pfd("pll3_pfd2_508m", "pll3_usb_otg", base
+ 0xf0, 2);
197 clks
[IMX6SX_CLK_PLL3_PFD3
] = imx_clk_pfd("pll3_pfd3_454m", "pll3_usb_otg", base
+ 0xf0, 3);
199 /* name parent_name mult div */
200 clks
[IMX6SX_CLK_PLL2_198M
] = imx_clk_fixed_factor("pll2_198m", "pll2_pfd2_396m", 1, 2);
201 clks
[IMX6SX_CLK_PLL3_120M
] = imx_clk_fixed_factor("pll3_120m", "pll3_usb_otg", 1, 4);
202 clks
[IMX6SX_CLK_PLL3_80M
] = imx_clk_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6);
203 clks
[IMX6SX_CLK_PLL3_60M
] = imx_clk_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8);
204 clks
[IMX6SX_CLK_TWD
] = imx_clk_fixed_factor("twd", "arm", 1, 2);
205 clks
[IMX6SX_CLK_GPT_3M
] = imx_clk_fixed_factor("gpt_3m", "osc", 1, 8);
207 clks
[IMX6SX_CLK_PLL4_POST_DIV
] = clk_register_divider_table(NULL
, "pll4_post_div", "pll4_audio",
208 CLK_SET_RATE_PARENT
, base
+ 0x70, 19, 2, 0, post_div_table
, &imx_ccm_lock
);
209 clks
[IMX6SX_CLK_PLL4_AUDIO_DIV
] = clk_register_divider(NULL
, "pll4_audio_div", "pll4_post_div",
210 CLK_SET_RATE_PARENT
, base
+ 0x170, 15, 1, 0, &imx_ccm_lock
);
211 clks
[IMX6SX_CLK_PLL5_POST_DIV
] = clk_register_divider_table(NULL
, "pll5_post_div", "pll5_video",
212 CLK_SET_RATE_PARENT
, base
+ 0xa0, 19, 2, 0, post_div_table
, &imx_ccm_lock
);
213 clks
[IMX6SX_CLK_PLL5_VIDEO_DIV
] = clk_register_divider_table(NULL
, "pll5_video_div", "pll5_post_div",
214 CLK_SET_RATE_PARENT
, base
+ 0x170, 30, 2, 0, video_div_table
, &imx_ccm_lock
);
216 /* name reg shift width parent_names num_parents */
217 clks
[IMX6SX_CLK_LVDS1_SEL
] = imx_clk_mux("lvds1_sel", base
+ 0x160, 0, 5, lvds_sels
, ARRAY_SIZE(lvds_sels
));
220 base
= of_iomap(np
, 0);
223 imx6q_pm_set_ccm_base(base
);
225 /* name reg shift width parent_names num_parents */
226 clks
[IMX6SX_CLK_STEP
] = imx_clk_mux("step", base
+ 0xc, 8, 1, step_sels
, ARRAY_SIZE(step_sels
));
227 clks
[IMX6SX_CLK_PLL1_SW
] = imx_clk_mux("pll1_sw", base
+ 0xc, 2, 1, pll1_sw_sels
, ARRAY_SIZE(pll1_sw_sels
));
228 clks
[IMX6SX_CLK_OCRAM_SEL
] = imx_clk_mux("ocram_sel", base
+ 0x14, 6, 2, ocram_sels
, ARRAY_SIZE(ocram_sels
));
229 clks
[IMX6SX_CLK_PERIPH_PRE
] = imx_clk_mux("periph_pre", base
+ 0x18, 18, 2, periph_pre_sels
, ARRAY_SIZE(periph_pre_sels
));
230 clks
[IMX6SX_CLK_PERIPH2_PRE
] = imx_clk_mux("periph2_pre", base
+ 0x18, 21, 2, periph2_pre_sels
, ARRAY_SIZE(periph2_pre_sels
));
231 clks
[IMX6SX_CLK_PERIPH_CLK2_SEL
] = imx_clk_mux("periph_clk2_sel", base
+ 0x18, 12, 2, periph_clk2_sels
, ARRAY_SIZE(periph_clk2_sels
));
232 clks
[IMX6SX_CLK_PERIPH2_CLK2_SEL
] = imx_clk_mux("periph2_clk2_sel", base
+ 0x18, 20, 1, periph2_clk2_sels
, ARRAY_SIZE(periph2_clk2_sels
));
233 clks
[IMX6SX_CLK_PCIE_AXI_SEL
] = imx_clk_mux("pcie_axi_sel", base
+ 0x18, 10, 1, pcie_axi_sels
, ARRAY_SIZE(pcie_axi_sels
));
234 clks
[IMX6SX_CLK_GPU_AXI_SEL
] = imx_clk_mux("gpu_axi_sel", base
+ 0x18, 8, 2, gpu_axi_sels
, ARRAY_SIZE(gpu_axi_sels
));
235 clks
[IMX6SX_CLK_GPU_CORE_SEL
] = imx_clk_mux("gpu_core_sel", base
+ 0x18, 4, 2, gpu_core_sels
, ARRAY_SIZE(gpu_core_sels
));
236 clks
[IMX6SX_CLK_EIM_SLOW_SEL
] = imx_clk_mux("eim_slow_sel", base
+ 0x1c, 29, 2, eim_slow_sels
, ARRAY_SIZE(eim_slow_sels
));
237 clks
[IMX6SX_CLK_USDHC1_SEL
] = imx_clk_mux("usdhc1_sel", base
+ 0x1c, 16, 1, usdhc_sels
, ARRAY_SIZE(usdhc_sels
));
238 clks
[IMX6SX_CLK_USDHC2_SEL
] = imx_clk_mux("usdhc2_sel", base
+ 0x1c, 17, 1, usdhc_sels
, ARRAY_SIZE(usdhc_sels
));
239 clks
[IMX6SX_CLK_USDHC3_SEL
] = imx_clk_mux("usdhc3_sel", base
+ 0x1c, 18, 1, usdhc_sels
, ARRAY_SIZE(usdhc_sels
));
240 clks
[IMX6SX_CLK_USDHC4_SEL
] = imx_clk_mux("usdhc4_sel", base
+ 0x1c, 19, 1, usdhc_sels
, ARRAY_SIZE(usdhc_sels
));
241 clks
[IMX6SX_CLK_SSI3_SEL
] = imx_clk_mux("ssi3_sel", base
+ 0x1c, 14, 2, ssi_sels
, ARRAY_SIZE(ssi_sels
));
242 clks
[IMX6SX_CLK_SSI2_SEL
] = imx_clk_mux("ssi2_sel", base
+ 0x1c, 12, 2, ssi_sels
, ARRAY_SIZE(ssi_sels
));
243 clks
[IMX6SX_CLK_SSI1_SEL
] = imx_clk_mux("ssi1_sel", base
+ 0x1c, 10, 2, ssi_sels
, ARRAY_SIZE(ssi_sels
));
244 clks
[IMX6SX_CLK_QSPI1_SEL
] = imx_clk_mux_flags("qspi1_sel", base
+ 0x1c, 7, 3, qspi1_sels
, ARRAY_SIZE(qspi1_sels
), CLK_SET_RATE_PARENT
);
245 clks
[IMX6SX_CLK_PERCLK_SEL
] = imx_clk_mux("perclk_sel", base
+ 0x1c, 6, 1, perclk_sels
, ARRAY_SIZE(perclk_sels
));
246 clks
[IMX6SX_CLK_VID_SEL
] = imx_clk_mux("vid_sel", base
+ 0x20, 21, 3, vid_sels
, ARRAY_SIZE(vid_sels
));
247 clks
[IMX6SX_CLK_ESAI_SEL
] = imx_clk_mux("esai_sel", base
+ 0x20, 19, 2, audio_sels
, ARRAY_SIZE(audio_sels
));
248 clks
[IMX6SX_CLK_CAN_SEL
] = imx_clk_mux("can_sel", base
+ 0x20, 8, 2, can_sels
, ARRAY_SIZE(can_sels
));
249 clks
[IMX6SX_CLK_UART_SEL
] = imx_clk_mux("uart_sel", base
+ 0x24, 6, 1, uart_sels
, ARRAY_SIZE(uart_sels
));
250 clks
[IMX6SX_CLK_QSPI2_SEL
] = imx_clk_mux_flags("qspi2_sel", base
+ 0x2c, 15, 3, qspi2_sels
, ARRAY_SIZE(qspi2_sels
), CLK_SET_RATE_PARENT
);
251 clks
[IMX6SX_CLK_SPDIF_SEL
] = imx_clk_mux("spdif_sel", base
+ 0x30, 20, 2, audio_sels
, ARRAY_SIZE(audio_sels
));
252 clks
[IMX6SX_CLK_AUDIO_SEL
] = imx_clk_mux("audio_sel", base
+ 0x30, 7, 2, audio_sels
, ARRAY_SIZE(audio_sels
));
253 clks
[IMX6SX_CLK_ENET_PRE_SEL
] = imx_clk_mux("enet_pre_sel", base
+ 0x34, 15, 3, enet_pre_sels
, ARRAY_SIZE(enet_pre_sels
));
254 clks
[IMX6SX_CLK_ENET_SEL
] = imx_clk_mux("enet_sel", base
+ 0x34, 9, 3, enet_sels
, ARRAY_SIZE(enet_sels
));
255 clks
[IMX6SX_CLK_M4_PRE_SEL
] = imx_clk_mux("m4_pre_sel", base
+ 0x34, 6, 3, m4_pre_sels
, ARRAY_SIZE(m4_pre_sels
));
256 clks
[IMX6SX_CLK_M4_SEL
] = imx_clk_mux("m4_sel", base
+ 0x34, 0, 3, m4_sels
, ARRAY_SIZE(m4_sels
));
257 clks
[IMX6SX_CLK_ECSPI_SEL
] = imx_clk_mux("ecspi_sel", base
+ 0x38, 18, 1, ecspi_sels
, ARRAY_SIZE(ecspi_sels
));
258 clks
[IMX6SX_CLK_LCDIF2_PRE_SEL
] = imx_clk_mux("lcdif2_pre_sel", base
+ 0x38, 6, 3, lcdif2_pre_sels
, ARRAY_SIZE(lcdif2_pre_sels
));
259 clks
[IMX6SX_CLK_LCDIF2_SEL
] = imx_clk_mux("lcdif2_sel", base
+ 0x38, 0, 3, lcdif2_sels
, ARRAY_SIZE(lcdif2_sels
));
260 clks
[IMX6SX_CLK_DISPLAY_SEL
] = imx_clk_mux("display_sel", base
+ 0x3c, 14, 2, display_sels
, ARRAY_SIZE(display_sels
));
261 clks
[IMX6SX_CLK_CSI_SEL
] = imx_clk_mux("csi_sel", base
+ 0x3c, 9, 2, csi_sels
, ARRAY_SIZE(csi_sels
));
262 clks
[IMX6SX_CLK_CKO1_SEL
] = imx_clk_mux("cko1_sel", base
+ 0x60, 0, 4, cko1_sels
, ARRAY_SIZE(cko1_sels
));
263 clks
[IMX6SX_CLK_CKO2_SEL
] = imx_clk_mux("cko2_sel", base
+ 0x60, 16, 5, cko2_sels
, ARRAY_SIZE(cko2_sels
));
264 clks
[IMX6SX_CLK_CKO
] = imx_clk_mux("cko", base
+ 0x60, 8, 1, cko_sels
, ARRAY_SIZE(cko_sels
));
266 clks
[IMX6SX_CLK_LDB_DI1_DIV_SEL
] = imx_clk_mux_flags("ldb_di1_div_sel", base
+ 0x20, 11, 1, ldb_di1_div_sels
, ARRAY_SIZE(ldb_di1_div_sels
), CLK_SET_RATE_PARENT
);
267 clks
[IMX6SX_CLK_LDB_DI0_DIV_SEL
] = imx_clk_mux_flags("ldb_di0_div_sel", base
+ 0x20, 10, 1, ldb_di0_div_sels
, ARRAY_SIZE(ldb_di0_div_sels
), CLK_SET_RATE_PARENT
);
268 clks
[IMX6SX_CLK_LDB_DI1_SEL
] = imx_clk_mux_flags("ldb_di1_sel", base
+ 0x2c, 12, 3, ldb_di1_sels
, ARRAY_SIZE(ldb_di1_sels
), CLK_SET_RATE_PARENT
);
269 clks
[IMX6SX_CLK_LDB_DI0_SEL
] = imx_clk_mux_flags("ldb_di0_sel", base
+ 0x2c, 9, 3, ldb_di0_sels
, ARRAY_SIZE(ldb_di0_sels
), CLK_SET_RATE_PARENT
);
270 clks
[IMX6SX_CLK_LCDIF1_PRE_SEL
] = imx_clk_mux_flags("lcdif1_pre_sel", base
+ 0x38, 15, 3, lcdif1_pre_sels
, ARRAY_SIZE(lcdif1_pre_sels
), CLK_SET_RATE_PARENT
);
271 clks
[IMX6SX_CLK_LCDIF1_SEL
] = imx_clk_mux_flags("lcdif1_sel", base
+ 0x38, 9, 3, lcdif1_sels
, ARRAY_SIZE(lcdif1_sels
), CLK_SET_RATE_PARENT
);
273 /* name parent_name reg shift width */
274 clks
[IMX6SX_CLK_PERIPH_CLK2
] = imx_clk_divider("periph_clk2", "periph_clk2_sel", base
+ 0x14, 27, 3);
275 clks
[IMX6SX_CLK_PERIPH2_CLK2
] = imx_clk_divider("periph2_clk2", "periph2_clk2_sel", base
+ 0x14, 0, 3);
276 clks
[IMX6SX_CLK_IPG
] = imx_clk_divider("ipg", "ahb", base
+ 0x14, 8, 2);
277 clks
[IMX6SX_CLK_GPU_CORE_PODF
] = imx_clk_divider("gpu_core_podf", "gpu_core_sel", base
+ 0x18, 29, 3);
278 clks
[IMX6SX_CLK_GPU_AXI_PODF
] = imx_clk_divider("gpu_axi_podf", "gpu_axi_sel", base
+ 0x18, 26, 3);
279 clks
[IMX6SX_CLK_LCDIF1_PODF
] = imx_clk_divider("lcdif1_podf", "lcdif1_pred", base
+ 0x18, 23, 3);
280 clks
[IMX6SX_CLK_QSPI1_PODF
] = imx_clk_divider("qspi1_podf", "qspi1_sel", base
+ 0x1c, 26, 3);
281 clks
[IMX6SX_CLK_EIM_SLOW_PODF
] = imx_clk_divider("eim_slow_podf", "eim_slow_sel", base
+ 0x1c, 23, 3);
282 clks
[IMX6SX_CLK_LCDIF2_PODF
] = imx_clk_divider("lcdif2_podf", "lcdif2_pred", base
+ 0x1c, 20, 3);
283 clks
[IMX6SX_CLK_PERCLK
] = imx_clk_divider("perclk", "perclk_sel", base
+ 0x1c, 0, 6);
284 clks
[IMX6SX_CLK_VID_PODF
] = imx_clk_divider("vid_podf", "vid_sel", base
+ 0x20, 24, 2);
285 clks
[IMX6SX_CLK_CAN_PODF
] = imx_clk_divider("can_podf", "can_sel", base
+ 0x20, 2, 6);
286 clks
[IMX6SX_CLK_USDHC4_PODF
] = imx_clk_divider("usdhc4_podf", "usdhc4_sel", base
+ 0x24, 22, 3);
287 clks
[IMX6SX_CLK_USDHC3_PODF
] = imx_clk_divider("usdhc3_podf", "usdhc3_sel", base
+ 0x24, 19, 3);
288 clks
[IMX6SX_CLK_USDHC2_PODF
] = imx_clk_divider("usdhc2_podf", "usdhc2_sel", base
+ 0x24, 16, 3);
289 clks
[IMX6SX_CLK_USDHC1_PODF
] = imx_clk_divider("usdhc1_podf", "usdhc1_sel", base
+ 0x24, 11, 3);
290 clks
[IMX6SX_CLK_UART_PODF
] = imx_clk_divider("uart_podf", "uart_sel", base
+ 0x24, 0, 6);
291 clks
[IMX6SX_CLK_ESAI_PRED
] = imx_clk_divider("esai_pred", "esai_sel", base
+ 0x28, 9, 3);
292 clks
[IMX6SX_CLK_ESAI_PODF
] = imx_clk_divider("esai_podf", "esai_pred", base
+ 0x28, 25, 3);
293 clks
[IMX6SX_CLK_SSI3_PRED
] = imx_clk_divider("ssi3_pred", "ssi3_sel", base
+ 0x28, 22, 3);
294 clks
[IMX6SX_CLK_SSI3_PODF
] = imx_clk_divider("ssi3_podf", "ssi3_pred", base
+ 0x28, 16, 6);
295 clks
[IMX6SX_CLK_SSI1_PRED
] = imx_clk_divider("ssi1_pred", "ssi1_sel", base
+ 0x28, 6, 3);
296 clks
[IMX6SX_CLK_SSI1_PODF
] = imx_clk_divider("ssi1_podf", "ssi1_pred", base
+ 0x28, 0, 6);
297 clks
[IMX6SX_CLK_QSPI2_PRED
] = imx_clk_divider("qspi2_pred", "qspi2_sel", base
+ 0x2c, 18, 3);
298 clks
[IMX6SX_CLK_QSPI2_PODF
] = imx_clk_divider("qspi2_podf", "qspi2_pred", base
+ 0x2c, 21, 6);
299 clks
[IMX6SX_CLK_SSI2_PRED
] = imx_clk_divider("ssi2_pred", "ssi2_sel", base
+ 0x2c, 6, 3);
300 clks
[IMX6SX_CLK_SSI2_PODF
] = imx_clk_divider("ssi2_podf", "ssi2_pred", base
+ 0x2c, 0, 6);
301 clks
[IMX6SX_CLK_SPDIF_PRED
] = imx_clk_divider("spdif_pred", "spdif_sel", base
+ 0x30, 25, 3);
302 clks
[IMX6SX_CLK_SPDIF_PODF
] = imx_clk_divider("spdif_podf", "spdif_pred", base
+ 0x30, 22, 3);
303 clks
[IMX6SX_CLK_AUDIO_PRED
] = imx_clk_divider("audio_pred", "audio_sel", base
+ 0x30, 12, 3);
304 clks
[IMX6SX_CLK_AUDIO_PODF
] = imx_clk_divider("audio_podf", "audio_pred", base
+ 0x30, 9, 3);
305 clks
[IMX6SX_CLK_ENET_PODF
] = imx_clk_divider("enet_podf", "enet_pre_sel", base
+ 0x34, 12, 3);
306 clks
[IMX6SX_CLK_M4_PODF
] = imx_clk_divider("m4_podf", "m4_sel", base
+ 0x34, 3, 3);
307 clks
[IMX6SX_CLK_ECSPI_PODF
] = imx_clk_divider("ecspi_podf", "ecspi_sel", base
+ 0x38, 19, 6);
308 clks
[IMX6SX_CLK_LCDIF1_PRED
] = imx_clk_divider("lcdif1_pred", "lcdif1_pre_sel", base
+ 0x38, 12, 3);
309 clks
[IMX6SX_CLK_LCDIF2_PRED
] = imx_clk_divider("lcdif2_pred", "lcdif2_pre_sel", base
+ 0x38, 3, 3);
310 clks
[IMX6SX_CLK_DISPLAY_PODF
] = imx_clk_divider("display_podf", "display_sel", base
+ 0x3c, 16, 3);
311 clks
[IMX6SX_CLK_CSI_PODF
] = imx_clk_divider("csi_podf", "csi_sel", base
+ 0x3c, 11, 3);
312 clks
[IMX6SX_CLK_CKO1_PODF
] = imx_clk_divider("cko1_podf", "cko1_sel", base
+ 0x60, 4, 3);
313 clks
[IMX6SX_CLK_CKO2_PODF
] = imx_clk_divider("cko2_podf", "cko2_sel", base
+ 0x60, 21, 3);
315 clks
[IMX6SX_CLK_LDB_DI0_DIV_3_5
] = imx_clk_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7);
316 clks
[IMX6SX_CLK_LDB_DI0_DIV_7
] = imx_clk_fixed_factor("ldb_di0_div_7", "ldb_di0_sel", 1, 7);
317 clks
[IMX6SX_CLK_LDB_DI1_DIV_3_5
] = imx_clk_fixed_factor("ldb_di1_div_3_5", "ldb_di1_sel", 2, 7);
318 clks
[IMX6SX_CLK_LDB_DI1_DIV_7
] = imx_clk_fixed_factor("ldb_di1_div_7", "ldb_di1_sel", 1, 7);
320 /* name reg shift width busy: reg, shift parent_names num_parents */
321 clks
[IMX6SX_CLK_PERIPH
] = imx_clk_busy_mux("periph", base
+ 0x14, 25, 1, base
+ 0x48, 5, periph_sels
, ARRAY_SIZE(periph_sels
));
322 clks
[IMX6SX_CLK_PERIPH2
] = imx_clk_busy_mux("periph2", base
+ 0x14, 26, 1, base
+ 0x48, 3, periph2_sels
, ARRAY_SIZE(periph2_sels
));
323 /* name parent_name reg shift width busy: reg, shift */
324 clks
[IMX6SX_CLK_OCRAM_PODF
] = imx_clk_busy_divider("ocram_podf", "ocram_sel", base
+ 0x14, 16, 3, base
+ 0x48, 0);
325 clks
[IMX6SX_CLK_AHB
] = imx_clk_busy_divider("ahb", "periph", base
+ 0x14, 10, 3, base
+ 0x48, 1);
326 clks
[IMX6SX_CLK_MMDC_PODF
] = imx_clk_busy_divider("mmdc_podf", "periph2", base
+ 0x14, 3, 3, base
+ 0x48, 2);
327 clks
[IMX6SX_CLK_ARM
] = imx_clk_busy_divider("arm", "pll1_sw", base
+ 0x10, 0, 3, base
+ 0x48, 16);
329 /* name parent_name reg shift */
331 clks
[IMX6SX_CLK_AIPS_TZ1
] = imx_clk_gate2("aips_tz1", "ahb", base
+ 0x68, 0);
332 clks
[IMX6SX_CLK_AIPS_TZ2
] = imx_clk_gate2("aips_tz2", "ahb", base
+ 0x68, 2);
333 clks
[IMX6SX_CLK_APBH_DMA
] = imx_clk_gate2("apbh_dma", "usdhc3", base
+ 0x68, 4);
334 clks
[IMX6SX_CLK_ASRC_MEM
] = imx_clk_gate2_shared("asrc_mem", "ahb", base
+ 0x68, 6, &share_count_asrc
);
335 clks
[IMX6SX_CLK_ASRC_IPG
] = imx_clk_gate2_shared("asrc_ipg", "ahb", base
+ 0x68, 6, &share_count_asrc
);
336 clks
[IMX6SX_CLK_CAAM_MEM
] = imx_clk_gate2("caam_mem", "ahb", base
+ 0x68, 8);
337 clks
[IMX6SX_CLK_CAAM_ACLK
] = imx_clk_gate2("caam_aclk", "ahb", base
+ 0x68, 10);
338 clks
[IMX6SX_CLK_CAAM_IPG
] = imx_clk_gate2("caam_ipg", "ipg", base
+ 0x68, 12);
339 clks
[IMX6SX_CLK_CAN1_IPG
] = imx_clk_gate2("can1_ipg", "ipg", base
+ 0x68, 14);
340 clks
[IMX6SX_CLK_CAN1_SERIAL
] = imx_clk_gate2("can1_serial", "can_podf", base
+ 0x68, 16);
341 clks
[IMX6SX_CLK_CAN2_IPG
] = imx_clk_gate2("can2_ipg", "ipg", base
+ 0x68, 18);
342 clks
[IMX6SX_CLK_CAN2_SERIAL
] = imx_clk_gate2("can2_serial", "can_podf", base
+ 0x68, 20);
343 clks
[IMX6SX_CLK_DCIC1
] = imx_clk_gate2("dcic1", "display_podf", base
+ 0x68, 24);
344 clks
[IMX6SX_CLK_DCIC2
] = imx_clk_gate2("dcic2", "display_podf", base
+ 0x68, 26);
345 clks
[IMX6SX_CLK_AIPS_TZ3
] = imx_clk_gate2("aips_tz3", "ahb", base
+ 0x68, 30);
348 clks
[IMX6SX_CLK_ECSPI1
] = imx_clk_gate2("ecspi1", "ecspi_podf", base
+ 0x6c, 0);
349 clks
[IMX6SX_CLK_ECSPI2
] = imx_clk_gate2("ecspi2", "ecspi_podf", base
+ 0x6c, 2);
350 clks
[IMX6SX_CLK_ECSPI3
] = imx_clk_gate2("ecspi3", "ecspi_podf", base
+ 0x6c, 4);
351 clks
[IMX6SX_CLK_ECSPI4
] = imx_clk_gate2("ecspi4", "ecspi_podf", base
+ 0x6c, 6);
352 clks
[IMX6SX_CLK_ECSPI5
] = imx_clk_gate2("ecspi5", "ecspi_podf", base
+ 0x6c, 8);
353 clks
[IMX6SX_CLK_EPIT1
] = imx_clk_gate2("epit1", "perclk", base
+ 0x6c, 12);
354 clks
[IMX6SX_CLK_EPIT2
] = imx_clk_gate2("epit2", "perclk", base
+ 0x6c, 14);
355 clks
[IMX6SX_CLK_ESAI_EXTAL
] = imx_clk_gate2_shared("esai_extal", "esai_podf", base
+ 0x6c, 16, &share_count_esai
);
356 clks
[IMX6SX_CLK_ESAI_IPG
] = imx_clk_gate2_shared("esai_ipg", "ahb", base
+ 0x6c, 16, &share_count_esai
);
357 clks
[IMX6SX_CLK_ESAI_MEM
] = imx_clk_gate2_shared("esai_mem", "ahb", base
+ 0x6c, 16, &share_count_esai
);
358 clks
[IMX6SX_CLK_WAKEUP
] = imx_clk_gate2("wakeup", "ipg", base
+ 0x6c, 18);
359 clks
[IMX6SX_CLK_GPT_BUS
] = imx_clk_gate2("gpt_bus", "perclk", base
+ 0x6c, 20);
360 clks
[IMX6SX_CLK_GPT_SERIAL
] = imx_clk_gate2("gpt_serial", "perclk", base
+ 0x6c, 22);
361 clks
[IMX6SX_CLK_GPU
] = imx_clk_gate2("gpu", "gpu_core_podf", base
+ 0x6c, 26);
362 clks
[IMX6SX_CLK_CANFD
] = imx_clk_gate2("canfd", "can_podf", base
+ 0x6c, 30);
365 clks
[IMX6SX_CLK_CSI
] = imx_clk_gate2("csi", "csi_podf", base
+ 0x70, 2);
366 clks
[IMX6SX_CLK_I2C1
] = imx_clk_gate2("i2c1", "perclk", base
+ 0x70, 6);
367 clks
[IMX6SX_CLK_I2C2
] = imx_clk_gate2("i2c2", "perclk", base
+ 0x70, 8);
368 clks
[IMX6SX_CLK_I2C3
] = imx_clk_gate2("i2c3", "perclk", base
+ 0x70, 10);
369 clks
[IMX6SX_CLK_OCOTP
] = imx_clk_gate2("ocotp", "ipg", base
+ 0x70, 12);
370 clks
[IMX6SX_CLK_IOMUXC
] = imx_clk_gate2("iomuxc", "lcdif1_podf", base
+ 0x70, 14);
371 clks
[IMX6SX_CLK_IPMUX1
] = imx_clk_gate2("ipmux1", "ahb", base
+ 0x70, 16);
372 clks
[IMX6SX_CLK_IPMUX2
] = imx_clk_gate2("ipmux2", "ahb", base
+ 0x70, 18);
373 clks
[IMX6SX_CLK_IPMUX3
] = imx_clk_gate2("ipmux3", "ahb", base
+ 0x70, 20);
374 clks
[IMX6SX_CLK_TZASC1
] = imx_clk_gate2("tzasc1", "mmdc_podf", base
+ 0x70, 22);
375 clks
[IMX6SX_CLK_LCDIF_APB
] = imx_clk_gate2("lcdif_apb", "display_podf", base
+ 0x70, 28);
376 clks
[IMX6SX_CLK_PXP_AXI
] = imx_clk_gate2("pxp_axi", "display_podf", base
+ 0x70, 30);
379 clks
[IMX6SX_CLK_M4
] = imx_clk_gate2("m4", "m4_podf", base
+ 0x74, 2);
380 clks
[IMX6SX_CLK_ENET
] = imx_clk_gate2("enet", "ipg", base
+ 0x74, 4);
381 clks
[IMX6SX_CLK_ENET_AHB
] = imx_clk_gate2("enet_ahb", "enet_sel", base
+ 0x74, 4);
382 clks
[IMX6SX_CLK_DISPLAY_AXI
] = imx_clk_gate2("display_axi", "display_podf", base
+ 0x74, 6);
383 clks
[IMX6SX_CLK_LCDIF2_PIX
] = imx_clk_gate2("lcdif2_pix", "lcdif2_sel", base
+ 0x74, 8);
384 clks
[IMX6SX_CLK_LCDIF1_PIX
] = imx_clk_gate2("lcdif1_pix", "lcdif1_sel", base
+ 0x74, 10);
385 clks
[IMX6SX_CLK_LDB_DI0
] = imx_clk_gate2("ldb_di0", "ldb_di0_div_sel", base
+ 0x74, 12);
386 clks
[IMX6SX_CLK_QSPI1
] = imx_clk_gate2("qspi1", "qspi1_podf", base
+ 0x74, 14);
387 clks
[IMX6SX_CLK_MLB
] = imx_clk_gate2("mlb", "ahb", base
+ 0x74, 18);
388 clks
[IMX6SX_CLK_MMDC_P0_FAST
] = imx_clk_gate2("mmdc_p0_fast", "mmdc_podf", base
+ 0x74, 20);
389 clks
[IMX6SX_CLK_MMDC_P0_IPG
] = imx_clk_gate2("mmdc_p0_ipg", "ipg", base
+ 0x74, 24);
390 clks
[IMX6SX_CLK_OCRAM
] = imx_clk_gate2("ocram", "ocram_podf", base
+ 0x74, 28);
393 clks
[IMX6SX_CLK_PCIE_AXI
] = imx_clk_gate2("pcie_axi", "display_podf", base
+ 0x78, 0);
394 clks
[IMX6SX_CLK_QSPI2
] = imx_clk_gate2("qspi2", "qspi2_podf", base
+ 0x78, 10);
395 clks
[IMX6SX_CLK_PER1_BCH
] = imx_clk_gate2("per1_bch", "usdhc3", base
+ 0x78, 12);
396 clks
[IMX6SX_CLK_PER2_MAIN
] = imx_clk_gate2("per2_main", "ahb", base
+ 0x78, 14);
397 clks
[IMX6SX_CLK_PWM1
] = imx_clk_gate2("pwm1", "perclk", base
+ 0x78, 16);
398 clks
[IMX6SX_CLK_PWM2
] = imx_clk_gate2("pwm2", "perclk", base
+ 0x78, 18);
399 clks
[IMX6SX_CLK_PWM3
] = imx_clk_gate2("pwm3", "perclk", base
+ 0x78, 20);
400 clks
[IMX6SX_CLK_PWM4
] = imx_clk_gate2("pwm4", "perclk", base
+ 0x78, 22);
401 clks
[IMX6SX_CLK_GPMI_BCH_APB
] = imx_clk_gate2("gpmi_bch_apb", "usdhc3", base
+ 0x78, 24);
402 clks
[IMX6SX_CLK_GPMI_BCH
] = imx_clk_gate2("gpmi_bch", "usdhc4", base
+ 0x78, 26);
403 clks
[IMX6SX_CLK_GPMI_IO
] = imx_clk_gate2("gpmi_io", "qspi2_podf", base
+ 0x78, 28);
404 clks
[IMX6SX_CLK_GPMI_APB
] = imx_clk_gate2("gpmi_apb", "usdhc3", base
+ 0x78, 30);
407 clks
[IMX6SX_CLK_ROM
] = imx_clk_gate2("rom", "ahb", base
+ 0x7c, 0);
408 clks
[IMX6SX_CLK_SDMA
] = imx_clk_gate2("sdma", "ahb", base
+ 0x7c, 6);
409 clks
[IMX6SX_CLK_SPBA
] = imx_clk_gate2("spba", "ipg", base
+ 0x7c, 12);
410 clks
[IMX6SX_CLK_AUDIO
] = imx_clk_gate2_shared("audio", "audio_podf", base
+ 0x7c, 14, &share_count_audio
);
411 clks
[IMX6SX_CLK_SPDIF
] = imx_clk_gate2_shared("spdif", "spdif_podf", base
+ 0x7c, 14, &share_count_audio
);
412 clks
[IMX6SX_CLK_SSI1_IPG
] = imx_clk_gate2("ssi1_ipg", "ipg", base
+ 0x7c, 18);
413 clks
[IMX6SX_CLK_SSI2_IPG
] = imx_clk_gate2("ssi2_ipg", "ipg", base
+ 0x7c, 20);
414 clks
[IMX6SX_CLK_SSI3_IPG
] = imx_clk_gate2("ssi3_ipg", "ipg", base
+ 0x7c, 22);
415 clks
[IMX6SX_CLK_SSI1
] = imx_clk_gate2("ssi1", "ssi1_podf", base
+ 0x7c, 18);
416 clks
[IMX6SX_CLK_SSI2
] = imx_clk_gate2("ssi2", "ssi2_podf", base
+ 0x7c, 20);
417 clks
[IMX6SX_CLK_SSI3
] = imx_clk_gate2("ssi3", "ssi3_podf", base
+ 0x7c, 22);
418 clks
[IMX6SX_CLK_UART_IPG
] = imx_clk_gate2("uart_ipg", "ipg", base
+ 0x7c, 24);
419 clks
[IMX6SX_CLK_UART_SERIAL
] = imx_clk_gate2("uart_serial", "uart_podf", base
+ 0x7c, 26);
420 clks
[IMX6SX_CLK_SAI1_IPG
] = imx_clk_gate2("sai1_ipg", "ipg", base
+ 0x7c, 28);
421 clks
[IMX6SX_CLK_SAI2_IPG
] = imx_clk_gate2("sai2_ipg", "ipg", base
+ 0x7c, 30);
422 clks
[IMX6SX_CLK_SAI1
] = imx_clk_gate2("sai1", "ssi1_podf", base
+ 0x7c, 28);
423 clks
[IMX6SX_CLK_SAI2
] = imx_clk_gate2("sai2", "ssi2_podf", base
+ 0x7c, 30);
426 clks
[IMX6SX_CLK_USBOH3
] = imx_clk_gate2("usboh3", "ipg", base
+ 0x80, 0);
427 clks
[IMX6SX_CLK_USDHC1
] = imx_clk_gate2("usdhc1", "usdhc1_podf", base
+ 0x80, 2);
428 clks
[IMX6SX_CLK_USDHC2
] = imx_clk_gate2("usdhc2", "usdhc2_podf", base
+ 0x80, 4);
429 clks
[IMX6SX_CLK_USDHC3
] = imx_clk_gate2("usdhc3", "usdhc3_podf", base
+ 0x80, 6);
430 clks
[IMX6SX_CLK_USDHC4
] = imx_clk_gate2("usdhc4", "usdhc4_podf", base
+ 0x80, 8);
431 clks
[IMX6SX_CLK_EIM_SLOW
] = imx_clk_gate2("eim_slow", "eim_slow_podf", base
+ 0x80, 10);
432 clks
[IMX6SX_CLK_PWM8
] = imx_clk_gate2("pwm8", "perclk", base
+ 0x80, 16);
433 clks
[IMX6SX_CLK_VADC
] = imx_clk_gate2("vadc", "vid_podf", base
+ 0x80, 20);
434 clks
[IMX6SX_CLK_GIS
] = imx_clk_gate2("gis", "display_podf", base
+ 0x80, 22);
435 clks
[IMX6SX_CLK_I2C4
] = imx_clk_gate2("i2c4", "perclk", base
+ 0x80, 24);
436 clks
[IMX6SX_CLK_PWM5
] = imx_clk_gate2("pwm5", "perclk", base
+ 0x80, 26);
437 clks
[IMX6SX_CLK_PWM6
] = imx_clk_gate2("pwm6", "perclk", base
+ 0x80, 28);
438 clks
[IMX6SX_CLK_PWM7
] = imx_clk_gate2("pwm7", "perclk", base
+ 0x80, 30);
440 clks
[IMX6SX_CLK_CKO1
] = imx_clk_gate("cko1", "cko1_podf", base
+ 0x60, 7);
441 clks
[IMX6SX_CLK_CKO2
] = imx_clk_gate("cko2", "cko2_podf", base
+ 0x60, 24);
443 /* mask handshake of mmdc */
444 writel_relaxed(BM_CCM_CCDR_MMDC_CH0_MASK
, base
+ CCDR
);
446 for (i
= 0; i
< ARRAY_SIZE(clks
); i
++)
448 pr_err("i.MX6sx clk %d: register failed with %ld\n", i
, PTR_ERR(clks
[i
]));
450 clk_data
.clks
= clks
;
451 clk_data
.clk_num
= ARRAY_SIZE(clks
);
452 of_clk_add_provider(np
, of_clk_src_onecell_get
, &clk_data
);
454 clk_register_clkdev(clks
[IMX6SX_CLK_GPT_BUS
], "ipg", "imx-gpt.0");
455 clk_register_clkdev(clks
[IMX6SX_CLK_GPT_SERIAL
], "per", "imx-gpt.0");
457 for (i
= 0; i
< ARRAY_SIZE(clks_init_on
); i
++)
458 clk_prepare_enable(clks
[clks_init_on
[i
]]);
460 if (IS_ENABLED(CONFIG_USB_MXS_PHY
)) {
461 clk_prepare_enable(clks
[IMX6SX_CLK_USBPHY1_GATE
]);
462 clk_prepare_enable(clks
[IMX6SX_CLK_USBPHY2_GATE
]);
465 /* Set the default 132MHz for EIM module */
466 clk_set_parent(clks
[IMX6SX_CLK_EIM_SLOW_SEL
], clks
[IMX6SX_CLK_PLL2_PFD2
]);
467 clk_set_rate(clks
[IMX6SX_CLK_EIM_SLOW
], 132000000);
469 /* set parent clock for LCDIF1 pixel clock */
470 clk_set_parent(clks
[IMX6SX_CLK_LCDIF1_PRE_SEL
], clks
[IMX6SX_CLK_PLL5_VIDEO_DIV
]);
471 clk_set_parent(clks
[IMX6SX_CLK_LCDIF1_SEL
], clks
[IMX6SX_CLK_LCDIF1_PODF
]);
473 /* Set the parent clks of PCIe lvds1 and pcie_axi to be pcie ref, axi */
474 if (clk_set_parent(clks
[IMX6SX_CLK_LVDS1_SEL
], clks
[IMX6SX_CLK_PCIE_REF_125M
]))
475 pr_err("Failed to set pcie bus parent clk.\n");
476 if (clk_set_parent(clks
[IMX6SX_CLK_PCIE_AXI_SEL
], clks
[IMX6SX_CLK_AXI
]))
477 pr_err("Failed to set pcie parent clk.\n");
480 * Init enet system AHB clock, set to 200Mhz
481 * pll2_pfd2_396m-> ENET_PODF-> ENET_AHB
483 clk_set_parent(clks
[IMX6SX_CLK_ENET_PRE_SEL
], clks
[IMX6SX_CLK_PLL2_PFD2
]);
484 clk_set_parent(clks
[IMX6SX_CLK_ENET_SEL
], clks
[IMX6SX_CLK_ENET_PODF
]);
485 clk_set_rate(clks
[IMX6SX_CLK_ENET_PODF
], 200000000);
486 clk_set_rate(clks
[IMX6SX_CLK_ENET_REF
], 125000000);
487 clk_set_rate(clks
[IMX6SX_CLK_ENET2_REF
], 125000000);
490 clk_set_rate(clks
[IMX6SX_CLK_PLL4_AUDIO_DIV
], 393216000);
492 clk_set_parent(clks
[IMX6SX_CLK_SPDIF_SEL
], clks
[IMX6SX_CLK_PLL4_AUDIO_DIV
]);
493 clk_set_rate(clks
[IMX6SX_CLK_SPDIF_PODF
], 98304000);
495 clk_set_parent(clks
[IMX6SX_CLK_AUDIO_SEL
], clks
[IMX6SX_CLK_PLL3_USB_OTG
]);
496 clk_set_rate(clks
[IMX6SX_CLK_AUDIO_PODF
], 24000000);
498 clk_set_parent(clks
[IMX6SX_CLK_SSI1_SEL
], clks
[IMX6SX_CLK_PLL4_AUDIO_DIV
]);
499 clk_set_parent(clks
[IMX6SX_CLK_SSI2_SEL
], clks
[IMX6SX_CLK_PLL4_AUDIO_DIV
]);
500 clk_set_parent(clks
[IMX6SX_CLK_SSI3_SEL
], clks
[IMX6SX_CLK_PLL4_AUDIO_DIV
]);
501 clk_set_rate(clks
[IMX6SX_CLK_SSI1_PODF
], 24576000);
502 clk_set_rate(clks
[IMX6SX_CLK_SSI2_PODF
], 24576000);
503 clk_set_rate(clks
[IMX6SX_CLK_SSI3_PODF
], 24576000);
505 clk_set_parent(clks
[IMX6SX_CLK_ESAI_SEL
], clks
[IMX6SX_CLK_PLL4_AUDIO_DIV
]);
506 clk_set_rate(clks
[IMX6SX_CLK_ESAI_PODF
], 24576000);
508 /* Set parent clock for vadc */
509 clk_set_parent(clks
[IMX6SX_CLK_VID_SEL
], clks
[IMX6SX_CLK_PLL3_USB_OTG
]);
511 /* default parent of can_sel clock is invalid, manually set it here */
512 clk_set_parent(clks
[IMX6SX_CLK_CAN_SEL
], clks
[IMX6SX_CLK_PLL3_60M
]);
514 /* Update gpu clock from default 528M to 720M */
515 clk_set_parent(clks
[IMX6SX_CLK_GPU_CORE_SEL
], clks
[IMX6SX_CLK_PLL3_PFD0
]);
516 clk_set_parent(clks
[IMX6SX_CLK_GPU_AXI_SEL
], clks
[IMX6SX_CLK_PLL3_PFD0
]);
518 /* Set initial power mode */
519 imx6q_set_lpm(WAIT_CLOCKED
);
521 np
= of_find_compatible_node(NULL
, NULL
, "fsl,imx6sx-gpt");
522 mxc_timer_init_dt(np
);
524 CLK_OF_DECLARE(imx6sx
, "fsl,imx6sx-ccm", imx6sx_clocks_init
);