Merge tag 'locks-v3.16-2' of git://git.samba.org/jlayton/linux
[linux/fpc-iii.git] / arch / arm / mach-omap2 / id.c
blob43969da5d50bc2c305d5ec1840f7af65679fce26
1 /*
2 * linux/arch/arm/mach-omap2/id.c
4 * OMAP2 CPU identification code
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
9 * Copyright (C) 2009-11 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
17 #include <linux/module.h>
18 #include <linux/kernel.h>
19 #include <linux/init.h>
20 #include <linux/io.h>
21 #include <linux/random.h>
22 #include <linux/slab.h>
24 #ifdef CONFIG_SOC_BUS
25 #include <linux/sys_soc.h>
26 #endif
28 #include <asm/cputype.h>
30 #include "common.h"
32 #include "id.h"
34 #include "soc.h"
35 #include "control.h"
37 #define OMAP4_SILICON_TYPE_STANDARD 0x01
38 #define OMAP4_SILICON_TYPE_PERFORMANCE 0x02
40 #define OMAP_SOC_MAX_NAME_LENGTH 16
42 static unsigned int omap_revision;
43 static char soc_name[OMAP_SOC_MAX_NAME_LENGTH];
44 static char soc_rev[OMAP_SOC_MAX_NAME_LENGTH];
45 u32 omap_features;
47 unsigned int omap_rev(void)
49 return omap_revision;
51 EXPORT_SYMBOL(omap_rev);
53 int omap_type(void)
55 u32 val = 0;
57 if (cpu_is_omap24xx()) {
58 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
59 } else if (soc_is_am33xx() || soc_is_am43xx()) {
60 val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
61 } else if (cpu_is_omap34xx()) {
62 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
63 } else if (cpu_is_omap44xx()) {
64 val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
65 } else if (soc_is_omap54xx() || soc_is_dra7xx()) {
66 val = omap_ctrl_readl(OMAP5XXX_CONTROL_STATUS);
67 val &= OMAP5_DEVICETYPE_MASK;
68 val >>= 6;
69 goto out;
70 } else {
71 pr_err("Cannot detect omap type!\n");
72 goto out;
75 val &= OMAP2_DEVICETYPE_MASK;
76 val >>= 8;
78 out:
79 return val;
81 EXPORT_SYMBOL(omap_type);
84 /*----------------------------------------------------------------------------*/
86 #define OMAP_TAP_IDCODE 0x0204
87 #define OMAP_TAP_DIE_ID_0 0x0218
88 #define OMAP_TAP_DIE_ID_1 0x021C
89 #define OMAP_TAP_DIE_ID_2 0x0220
90 #define OMAP_TAP_DIE_ID_3 0x0224
92 #define OMAP_TAP_DIE_ID_44XX_0 0x0200
93 #define OMAP_TAP_DIE_ID_44XX_1 0x0208
94 #define OMAP_TAP_DIE_ID_44XX_2 0x020c
95 #define OMAP_TAP_DIE_ID_44XX_3 0x0210
97 #define read_tap_reg(reg) readl_relaxed(tap_base + (reg))
99 struct omap_id {
100 u16 hawkeye; /* Silicon type (Hawkeye id) */
101 u8 dev; /* Device type from production_id reg */
102 u32 type; /* Combined type id copied to omap_revision */
105 /* Register values to detect the OMAP version */
106 static struct omap_id omap_ids[] __initdata = {
107 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
108 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
109 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
110 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
111 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
112 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
115 static void __iomem *tap_base;
116 static u16 tap_prod_id;
118 void omap_get_die_id(struct omap_die_id *odi)
120 if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
121 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
122 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
123 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
124 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
126 return;
128 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
129 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
130 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
131 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
134 static int __init omap_feed_randpool(void)
136 struct omap_die_id odi;
138 /* Throw the die ID into the entropy pool at boot */
139 omap_get_die_id(&odi);
140 add_device_randomness(&odi, sizeof(odi));
141 return 0;
143 omap_device_initcall(omap_feed_randpool);
145 void __init omap2xxx_check_revision(void)
147 int i, j;
148 u32 idcode, prod_id;
149 u16 hawkeye;
150 u8 dev_type, rev;
151 struct omap_die_id odi;
153 idcode = read_tap_reg(OMAP_TAP_IDCODE);
154 prod_id = read_tap_reg(tap_prod_id);
155 hawkeye = (idcode >> 12) & 0xffff;
156 rev = (idcode >> 28) & 0x0f;
157 dev_type = (prod_id >> 16) & 0x0f;
158 omap_get_die_id(&odi);
160 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
161 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
162 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
163 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
164 odi.id_1, (odi.id_1 >> 28) & 0xf);
165 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
166 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
167 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
168 prod_id, dev_type);
170 /* Check hawkeye ids */
171 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
172 if (hawkeye == omap_ids[i].hawkeye)
173 break;
176 if (i == ARRAY_SIZE(omap_ids)) {
177 printk(KERN_ERR "Unknown OMAP CPU id\n");
178 return;
181 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
182 if (dev_type == omap_ids[j].dev)
183 break;
186 if (j == ARRAY_SIZE(omap_ids)) {
187 pr_err("Unknown OMAP device type. Handling it as OMAP%04x\n",
188 omap_ids[i].type >> 16);
189 j = i;
192 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
193 sprintf(soc_rev, "ES%x", (omap_rev() >> 12) & 0xf);
195 pr_info("%s", soc_name);
196 if ((omap_rev() >> 8) & 0x0f)
197 pr_info("%s", soc_rev);
198 pr_info("\n");
201 #define OMAP3_SHOW_FEATURE(feat) \
202 if (omap3_has_ ##feat()) \
203 printk(#feat" ");
205 static void __init omap3_cpuinfo(void)
207 const char *cpu_name;
210 * OMAP3430 and OMAP3530 are assumed to be same.
212 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
213 * on available features. Upon detection, update the CPU id
214 * and CPU class bits.
216 if (cpu_is_omap3630()) {
217 cpu_name = "OMAP3630";
218 } else if (soc_is_am35xx()) {
219 cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
220 } else if (cpu_is_ti816x()) {
221 cpu_name = "TI816X";
222 } else if (soc_is_am335x()) {
223 cpu_name = "AM335X";
224 } else if (soc_is_am437x()) {
225 cpu_name = "AM437x";
226 } else if (cpu_is_ti814x()) {
227 cpu_name = "TI814X";
228 } else if (omap3_has_iva() && omap3_has_sgx()) {
229 /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
230 cpu_name = "OMAP3430/3530";
231 } else if (omap3_has_iva()) {
232 cpu_name = "OMAP3525";
233 } else if (omap3_has_sgx()) {
234 cpu_name = "OMAP3515";
235 } else {
236 cpu_name = "OMAP3503";
239 sprintf(soc_name, "%s", cpu_name);
241 /* Print verbose information */
242 pr_info("%s %s (", soc_name, soc_rev);
244 OMAP3_SHOW_FEATURE(l2cache);
245 OMAP3_SHOW_FEATURE(iva);
246 OMAP3_SHOW_FEATURE(sgx);
247 OMAP3_SHOW_FEATURE(neon);
248 OMAP3_SHOW_FEATURE(isp);
249 OMAP3_SHOW_FEATURE(192mhz_clk);
251 printk(")\n");
254 #define OMAP3_CHECK_FEATURE(status,feat) \
255 if (((status & OMAP3_ ##feat## _MASK) \
256 >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
257 omap_features |= OMAP3_HAS_ ##feat; \
260 void __init omap3xxx_check_features(void)
262 u32 status;
264 omap_features = 0;
266 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
268 OMAP3_CHECK_FEATURE(status, L2CACHE);
269 OMAP3_CHECK_FEATURE(status, IVA);
270 OMAP3_CHECK_FEATURE(status, SGX);
271 OMAP3_CHECK_FEATURE(status, NEON);
272 OMAP3_CHECK_FEATURE(status, ISP);
273 if (cpu_is_omap3630())
274 omap_features |= OMAP3_HAS_192MHZ_CLK;
275 if (cpu_is_omap3430() || cpu_is_omap3630())
276 omap_features |= OMAP3_HAS_IO_WAKEUP;
277 if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
278 omap_rev() == OMAP3430_REV_ES3_1_2)
279 omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
281 omap_features |= OMAP3_HAS_SDRC;
284 * am35x fixups:
285 * - The am35x Chip ID register has bits 12, 7:5, and 3:2 marked as
286 * reserved and therefore return 0 when read. Unfortunately,
287 * OMAP3_CHECK_FEATURE() will interpret some of those zeroes to
288 * mean that a feature is present even though it isn't so clear
289 * the incorrectly set feature bits.
291 if (soc_is_am35xx())
292 omap_features &= ~(OMAP3_HAS_IVA | OMAP3_HAS_ISP);
295 * TODO: Get additional info (where applicable)
296 * e.g. Size of L2 cache.
299 omap3_cpuinfo();
302 void __init omap4xxx_check_features(void)
304 u32 si_type;
306 si_type =
307 (read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1) >> 16) & 0x03;
309 if (si_type == OMAP4_SILICON_TYPE_PERFORMANCE)
310 omap_features = OMAP4_HAS_PERF_SILICON;
313 void __init ti81xx_check_features(void)
315 omap_features = OMAP3_HAS_NEON;
316 omap3_cpuinfo();
319 void __init am33xx_check_features(void)
321 u32 status;
323 omap_features = OMAP3_HAS_NEON;
325 status = omap_ctrl_readl(AM33XX_DEV_FEATURE);
326 if (status & AM33XX_SGX_MASK)
327 omap_features |= OMAP3_HAS_SGX;
329 omap3_cpuinfo();
332 void __init omap3xxx_check_revision(void)
334 const char *cpu_rev;
335 u32 cpuid, idcode;
336 u16 hawkeye;
337 u8 rev;
340 * We cannot access revision registers on ES1.0.
341 * If the processor type is Cortex-A8 and the revision is 0x0
342 * it means its Cortex r0p0 which is 3430 ES1.0.
344 cpuid = read_cpuid_id();
345 if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
346 omap_revision = OMAP3430_REV_ES1_0;
347 cpu_rev = "1.0";
348 return;
352 * Detection for 34xx ES2.0 and above can be done with just
353 * hawkeye and rev. See TRM 1.5.2 Device Identification.
354 * Note that rev does not map directly to our defined processor
355 * revision numbers as ES1.0 uses value 0.
357 idcode = read_tap_reg(OMAP_TAP_IDCODE);
358 hawkeye = (idcode >> 12) & 0xffff;
359 rev = (idcode >> 28) & 0xff;
361 switch (hawkeye) {
362 case 0xb7ae:
363 /* Handle 34xx/35xx devices */
364 switch (rev) {
365 case 0: /* Take care of early samples */
366 case 1:
367 omap_revision = OMAP3430_REV_ES2_0;
368 cpu_rev = "2.0";
369 break;
370 case 2:
371 omap_revision = OMAP3430_REV_ES2_1;
372 cpu_rev = "2.1";
373 break;
374 case 3:
375 omap_revision = OMAP3430_REV_ES3_0;
376 cpu_rev = "3.0";
377 break;
378 case 4:
379 omap_revision = OMAP3430_REV_ES3_1;
380 cpu_rev = "3.1";
381 break;
382 case 7:
383 /* FALLTHROUGH */
384 default:
385 /* Use the latest known revision as default */
386 omap_revision = OMAP3430_REV_ES3_1_2;
387 cpu_rev = "3.1.2";
389 break;
390 case 0xb868:
392 * Handle OMAP/AM 3505/3517 devices
394 * Set the device to be OMAP3517 here. Actual device
395 * is identified later based on the features.
397 switch (rev) {
398 case 0:
399 omap_revision = AM35XX_REV_ES1_0;
400 cpu_rev = "1.0";
401 break;
402 case 1:
403 /* FALLTHROUGH */
404 default:
405 omap_revision = AM35XX_REV_ES1_1;
406 cpu_rev = "1.1";
408 break;
409 case 0xb891:
410 /* Handle 36xx devices */
412 switch(rev) {
413 case 0: /* Take care of early samples */
414 omap_revision = OMAP3630_REV_ES1_0;
415 cpu_rev = "1.0";
416 break;
417 case 1:
418 omap_revision = OMAP3630_REV_ES1_1;
419 cpu_rev = "1.1";
420 break;
421 case 2:
422 /* FALLTHROUGH */
423 default:
424 omap_revision = OMAP3630_REV_ES1_2;
425 cpu_rev = "1.2";
427 break;
428 case 0xb81e:
429 switch (rev) {
430 case 0:
431 omap_revision = TI8168_REV_ES1_0;
432 cpu_rev = "1.0";
433 break;
434 case 1:
435 omap_revision = TI8168_REV_ES1_1;
436 cpu_rev = "1.1";
437 break;
438 case 2:
439 omap_revision = TI8168_REV_ES2_0;
440 cpu_rev = "2.0";
441 break;
442 case 3:
443 /* FALLTHROUGH */
444 default:
445 omap_revision = TI8168_REV_ES2_1;
446 cpu_rev = "2.1";
448 break;
449 case 0xb944:
450 switch (rev) {
451 case 0:
452 omap_revision = AM335X_REV_ES1_0;
453 cpu_rev = "1.0";
454 break;
455 case 1:
456 omap_revision = AM335X_REV_ES2_0;
457 cpu_rev = "2.0";
458 break;
459 case 2:
460 /* FALLTHROUGH */
461 default:
462 omap_revision = AM335X_REV_ES2_1;
463 cpu_rev = "2.1";
464 break;
466 break;
467 case 0xb98c:
468 switch (rev) {
469 case 0:
470 omap_revision = AM437X_REV_ES1_0;
471 cpu_rev = "1.0";
472 break;
473 case 1:
474 /* FALLTHROUGH */
475 default:
476 omap_revision = AM437X_REV_ES1_1;
477 cpu_rev = "1.1";
478 break;
480 break;
481 case 0xb8f2:
482 switch (rev) {
483 case 0:
484 /* FALLTHROUGH */
485 case 1:
486 omap_revision = TI8148_REV_ES1_0;
487 cpu_rev = "1.0";
488 break;
489 case 2:
490 omap_revision = TI8148_REV_ES2_0;
491 cpu_rev = "2.0";
492 break;
493 case 3:
494 /* FALLTHROUGH */
495 default:
496 omap_revision = TI8148_REV_ES2_1;
497 cpu_rev = "2.1";
498 break;
500 break;
501 default:
502 /* Unknown default to latest silicon rev as default */
503 omap_revision = OMAP3630_REV_ES1_2;
504 cpu_rev = "1.2";
505 pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
507 sprintf(soc_rev, "ES%s", cpu_rev);
510 void __init omap4xxx_check_revision(void)
512 u32 idcode;
513 u16 hawkeye;
514 u8 rev;
517 * The IC rev detection is done with hawkeye and rev.
518 * Note that rev does not map directly to defined processor
519 * revision numbers as ES1.0 uses value 0.
521 idcode = read_tap_reg(OMAP_TAP_IDCODE);
522 hawkeye = (idcode >> 12) & 0xffff;
523 rev = (idcode >> 28) & 0xf;
526 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
527 * Use ARM register to detect the correct ES version
529 if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
530 idcode = read_cpuid_id();
531 rev = (idcode & 0xf) - 1;
534 switch (hawkeye) {
535 case 0xb852:
536 switch (rev) {
537 case 0:
538 omap_revision = OMAP4430_REV_ES1_0;
539 break;
540 case 1:
541 default:
542 omap_revision = OMAP4430_REV_ES2_0;
544 break;
545 case 0xb95c:
546 switch (rev) {
547 case 3:
548 omap_revision = OMAP4430_REV_ES2_1;
549 break;
550 case 4:
551 omap_revision = OMAP4430_REV_ES2_2;
552 break;
553 case 6:
554 default:
555 omap_revision = OMAP4430_REV_ES2_3;
557 break;
558 case 0xb94e:
559 switch (rev) {
560 case 0:
561 omap_revision = OMAP4460_REV_ES1_0;
562 break;
563 case 2:
564 default:
565 omap_revision = OMAP4460_REV_ES1_1;
566 break;
568 break;
569 case 0xb975:
570 switch (rev) {
571 case 0:
572 default:
573 omap_revision = OMAP4470_REV_ES1_0;
574 break;
576 break;
577 default:
578 /* Unknown default to latest silicon rev as default */
579 omap_revision = OMAP4430_REV_ES2_3;
582 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
583 sprintf(soc_rev, "ES%d.%d", (omap_rev() >> 12) & 0xf,
584 (omap_rev() >> 8) & 0xf);
585 pr_info("%s %s\n", soc_name, soc_rev);
588 void __init omap5xxx_check_revision(void)
590 u32 idcode;
591 u16 hawkeye;
592 u8 rev;
594 idcode = read_tap_reg(OMAP_TAP_IDCODE);
595 hawkeye = (idcode >> 12) & 0xffff;
596 rev = (idcode >> 28) & 0xff;
597 switch (hawkeye) {
598 case 0xb942:
599 switch (rev) {
600 case 0:
601 /* No support for ES1.0 Test chip */
602 BUG();
603 case 1:
604 default:
605 omap_revision = OMAP5430_REV_ES2_0;
607 break;
609 case 0xb998:
610 switch (rev) {
611 case 0:
612 /* No support for ES1.0 Test chip */
613 BUG();
614 case 1:
615 default:
616 omap_revision = OMAP5432_REV_ES2_0;
618 break;
620 default:
621 /* Unknown default to latest silicon rev as default*/
622 omap_revision = OMAP5430_REV_ES2_0;
625 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
626 sprintf(soc_rev, "ES%d.0", (omap_rev() >> 12) & 0xf);
628 pr_info("%s %s\n", soc_name, soc_rev);
631 void __init dra7xxx_check_revision(void)
633 u32 idcode;
634 u16 hawkeye;
635 u8 rev;
637 idcode = read_tap_reg(OMAP_TAP_IDCODE);
638 hawkeye = (idcode >> 12) & 0xffff;
639 rev = (idcode >> 28) & 0xff;
640 switch (hawkeye) {
641 case 0xb990:
642 switch (rev) {
643 case 0:
644 omap_revision = DRA752_REV_ES1_0;
645 break;
646 case 1:
647 default:
648 omap_revision = DRA752_REV_ES1_1;
650 break;
652 default:
653 /* Unknown default to latest silicon rev as default*/
654 pr_warn("%s: unknown idcode=0x%08x (hawkeye=0x%08x,rev=0x%d)\n",
655 __func__, idcode, hawkeye, rev);
656 omap_revision = DRA752_REV_ES1_1;
659 sprintf(soc_name, "DRA%03x", omap_rev() >> 16);
660 sprintf(soc_rev, "ES%d.%d", (omap_rev() >> 12) & 0xf,
661 (omap_rev() >> 8) & 0xf);
663 pr_info("%s %s\n", soc_name, soc_rev);
667 * Set up things for map_io and processor detection later on. Gets called
668 * pretty much first thing from board init. For multi-omap, this gets
669 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
670 * detect the exact revision later on in omap2_detect_revision() once map_io
671 * is done.
673 void __init omap2_set_globals_tap(u32 class, void __iomem *tap)
675 omap_revision = class;
676 tap_base = tap;
678 /* XXX What is this intended to do? */
679 if (cpu_is_omap34xx())
680 tap_prod_id = 0x0210;
681 else
682 tap_prod_id = 0x0208;
685 #ifdef CONFIG_SOC_BUS
687 static const char * const omap_types[] = {
688 [OMAP2_DEVICE_TYPE_TEST] = "TST",
689 [OMAP2_DEVICE_TYPE_EMU] = "EMU",
690 [OMAP2_DEVICE_TYPE_SEC] = "HS",
691 [OMAP2_DEVICE_TYPE_GP] = "GP",
692 [OMAP2_DEVICE_TYPE_BAD] = "BAD",
695 static const char * __init omap_get_family(void)
697 if (cpu_is_omap24xx())
698 return kasprintf(GFP_KERNEL, "OMAP2");
699 else if (cpu_is_omap34xx())
700 return kasprintf(GFP_KERNEL, "OMAP3");
701 else if (cpu_is_omap44xx())
702 return kasprintf(GFP_KERNEL, "OMAP4");
703 else if (soc_is_omap54xx())
704 return kasprintf(GFP_KERNEL, "OMAP5");
705 else if (soc_is_am43xx())
706 return kasprintf(GFP_KERNEL, "AM43xx");
707 else if (soc_is_dra7xx())
708 return kasprintf(GFP_KERNEL, "DRA7");
709 else
710 return kasprintf(GFP_KERNEL, "Unknown");
713 static ssize_t omap_get_type(struct device *dev,
714 struct device_attribute *attr,
715 char *buf)
717 return sprintf(buf, "%s\n", omap_types[omap_type()]);
720 static struct device_attribute omap_soc_attr =
721 __ATTR(type, S_IRUGO, omap_get_type, NULL);
723 void __init omap_soc_device_init(void)
725 struct device *parent;
726 struct soc_device *soc_dev;
727 struct soc_device_attribute *soc_dev_attr;
729 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
730 if (!soc_dev_attr)
731 return;
733 soc_dev_attr->machine = soc_name;
734 soc_dev_attr->family = omap_get_family();
735 soc_dev_attr->revision = soc_rev;
737 soc_dev = soc_device_register(soc_dev_attr);
738 if (IS_ERR(soc_dev)) {
739 kfree(soc_dev_attr);
740 return;
743 parent = soc_device_to_device(soc_dev);
744 device_create_file(parent, &omap_soc_attr);
746 #endif /* CONFIG_SOC_BUS */