2 * OMAP MPUSS low power code
4 * Copyright (C) 2011 Texas Instruments, Inc.
5 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 * OMAP4430 MPUSS mainly consists of dual Cortex-A9 with per-CPU
8 * Local timer and Watchdog, GIC, SCU, PL310 L2 cache controller,
9 * CPU0 and CPU1 LPRM modules.
10 * CPU0, CPU1 and MPUSS each have there own power domain and
11 * hence multiple low power combinations of MPUSS are possible.
13 * The CPU0 and CPU1 can't support Closed switch Retention (CSWR)
14 * because the mode is not supported by hw constraints of dormant
15 * mode. While waking up from the dormant mode, a reset signal
16 * to the Cortex-A9 processor must be asserted by the external
19 * With architectural inputs and hardware recommendations, only
20 * below modes are supported from power gain vs latency point of view.
23 * ----------------------------------------------
25 * ON(Inactive) OFF ON(Inactive)
28 * OFF OFF OFF(Device OFF *TBD)
29 * ----------------------------------------------
31 * Note: CPU0 is the master core and it is the last CPU to go down
32 * and first to wake-up when MPUSS low power states are excercised
35 * This program is free software; you can redistribute it and/or modify
36 * it under the terms of the GNU General Public License version 2 as
37 * published by the Free Software Foundation.
40 #include <linux/kernel.h>
42 #include <linux/errno.h>
43 #include <linux/linkage.h>
44 #include <linux/smp.h>
46 #include <asm/cacheflush.h>
47 #include <asm/tlbflush.h>
48 #include <asm/smp_scu.h>
49 #include <asm/pgalloc.h>
50 #include <asm/suspend.h>
51 #include <asm/hardware/cache-l2x0.h>
56 #include "omap4-sar-layout.h"
58 #include "prcm_mpu44xx.h"
59 #include "prminst44xx.h"
62 #include "prm-regbits-44xx.h"
66 struct omap4_cpu_pm_info
{
67 struct powerdomain
*pwrdm
;
68 void __iomem
*scu_sar_addr
;
69 void __iomem
*wkup_sar_addr
;
70 void __iomem
*l2x0_sar_addr
;
71 void (*secondary_startup
)(void);
75 * struct cpu_pm_ops - CPU pm operations
76 * @finish_suspend: CPU suspend finisher function pointer
77 * @resume: CPU resume function pointer
78 * @scu_prepare: CPU Snoop Control program function pointer
80 * Structure holds functions pointer for CPU low power operations like
81 * suspend, resume and scu programming.
84 int (*finish_suspend
)(unsigned long cpu_state
);
86 void (*scu_prepare
)(unsigned int cpu_id
, unsigned int cpu_state
);
89 static DEFINE_PER_CPU(struct omap4_cpu_pm_info
, omap4_pm_info
);
90 static struct powerdomain
*mpuss_pd
;
91 static void __iomem
*sar_base
;
93 static int default_finish_suspend(unsigned long cpu_state
)
99 static void dummy_cpu_resume(void)
102 static void dummy_scu_prepare(unsigned int cpu_id
, unsigned int cpu_state
)
105 struct cpu_pm_ops omap_pm_ops
= {
106 .finish_suspend
= default_finish_suspend
,
107 .resume
= dummy_cpu_resume
,
108 .scu_prepare
= dummy_scu_prepare
,
112 * Program the wakeup routine address for the CPU0 and CPU1
113 * used for OFF or DORMANT wakeup.
115 static inline void set_cpu_wakeup_addr(unsigned int cpu_id
, u32 addr
)
117 struct omap4_cpu_pm_info
*pm_info
= &per_cpu(omap4_pm_info
, cpu_id
);
119 writel_relaxed(addr
, pm_info
->wkup_sar_addr
);
123 * Store the SCU power status value to scratchpad memory
125 static void scu_pwrst_prepare(unsigned int cpu_id
, unsigned int cpu_state
)
127 struct omap4_cpu_pm_info
*pm_info
= &per_cpu(omap4_pm_info
, cpu_id
);
131 case PWRDM_POWER_RET
:
132 scu_pwr_st
= SCU_PM_DORMANT
;
134 case PWRDM_POWER_OFF
:
135 scu_pwr_st
= SCU_PM_POWEROFF
;
138 case PWRDM_POWER_INACTIVE
:
140 scu_pwr_st
= SCU_PM_NORMAL
;
144 writel_relaxed(scu_pwr_st
, pm_info
->scu_sar_addr
);
147 /* Helper functions for MPUSS OSWR */
148 static inline void mpuss_clear_prev_logic_pwrst(void)
152 reg
= omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION
,
153 OMAP4430_PRM_MPU_INST
, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET
);
154 omap4_prminst_write_inst_reg(reg
, OMAP4430_PRM_PARTITION
,
155 OMAP4430_PRM_MPU_INST
, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET
);
158 static inline void cpu_clear_prev_logic_pwrst(unsigned int cpu_id
)
163 reg
= omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU1_INST
,
164 OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET
);
165 omap4_prcm_mpu_write_inst_reg(reg
, OMAP4430_PRCM_MPU_CPU1_INST
,
166 OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET
);
168 reg
= omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU0_INST
,
169 OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET
);
170 omap4_prcm_mpu_write_inst_reg(reg
, OMAP4430_PRCM_MPU_CPU0_INST
,
171 OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET
);
176 * Store the CPU cluster state for L2X0 low power operations.
178 static void l2x0_pwrst_prepare(unsigned int cpu_id
, unsigned int save_state
)
180 struct omap4_cpu_pm_info
*pm_info
= &per_cpu(omap4_pm_info
, cpu_id
);
182 writel_relaxed(save_state
, pm_info
->l2x0_sar_addr
);
186 * Save the L2X0 AUXCTRL and POR value to SAR memory. Its used to
187 * in every restore MPUSS OFF path.
189 #ifdef CONFIG_CACHE_L2X0
190 static void __init
save_l2x0_context(void)
192 writel_relaxed(l2x0_saved_regs
.aux_ctrl
,
193 sar_base
+ L2X0_AUXCTRL_OFFSET
);
194 writel_relaxed(l2x0_saved_regs
.prefetch_ctrl
,
195 sar_base
+ L2X0_PREFETCH_CTRL_OFFSET
);
198 static void __init
save_l2x0_context(void)
203 * omap4_enter_lowpower: OMAP4 MPUSS Low Power Entry Function
204 * The purpose of this function is to manage low power programming
205 * of OMAP4 MPUSS subsystem
207 * @power_state: Low power state.
209 * MPUSS states for the context save:
211 * 0 - Nothing lost and no need to save: MPUSS INACTIVE
212 * 1 - CPUx L1 and logic lost: MPUSS CSWR
213 * 2 - CPUx L1 and logic lost + GIC lost: MPUSS OSWR
214 * 3 - CPUx L1 and logic lost + GIC + L2 lost: DEVICE OFF
216 int omap4_enter_lowpower(unsigned int cpu
, unsigned int power_state
)
218 struct omap4_cpu_pm_info
*pm_info
= &per_cpu(omap4_pm_info
, cpu
);
219 unsigned int save_state
= 0;
220 unsigned int wakeup_cpu
;
222 if (omap_rev() == OMAP4430_REV_ES1_0
)
225 switch (power_state
) {
227 case PWRDM_POWER_INACTIVE
:
230 case PWRDM_POWER_OFF
:
233 case PWRDM_POWER_RET
:
236 * CPUx CSWR is invalid hardware state. Also CPUx OSWR
237 * doesn't make much scense, since logic is lost and $L1
238 * needs to be cleaned because of coherency. This makes
239 * CPUx OSWR equivalent to CPUX OFF and hence not supported
245 pwrdm_pre_transition(NULL
);
248 * Check MPUSS next state and save interrupt controller if needed.
249 * In MPUSS OSWR or device OFF, interrupt controller contest is lost.
251 mpuss_clear_prev_logic_pwrst();
252 if ((pwrdm_read_next_pwrst(mpuss_pd
) == PWRDM_POWER_RET
) &&
253 (pwrdm_read_logic_retst(mpuss_pd
) == PWRDM_POWER_OFF
))
256 cpu_clear_prev_logic_pwrst(cpu
);
257 pwrdm_set_next_pwrst(pm_info
->pwrdm
, power_state
);
258 set_cpu_wakeup_addr(cpu
, virt_to_phys(omap_pm_ops
.resume
));
259 omap_pm_ops
.scu_prepare(cpu
, power_state
);
260 l2x0_pwrst_prepare(cpu
, save_state
);
263 * Call low level function with targeted low power state.
266 cpu_suspend(save_state
, omap_pm_ops
.finish_suspend
);
268 omap_pm_ops
.finish_suspend(save_state
);
270 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD
) && cpu
)
274 * Restore the CPUx power state to ON otherwise CPUx
275 * power domain can transitions to programmed low power
276 * state while doing WFI outside the low powe code. On
277 * secure devices, CPUx does WFI which can result in
280 wakeup_cpu
= smp_processor_id();
281 pwrdm_set_next_pwrst(pm_info
->pwrdm
, PWRDM_POWER_ON
);
283 pwrdm_post_transition(NULL
);
289 * omap4_hotplug_cpu: OMAP4 CPU hotplug entry
291 * @power_state: CPU low power state.
293 int omap4_hotplug_cpu(unsigned int cpu
, unsigned int power_state
)
295 struct omap4_cpu_pm_info
*pm_info
= &per_cpu(omap4_pm_info
, cpu
);
296 unsigned int cpu_state
= 0;
298 if (omap_rev() == OMAP4430_REV_ES1_0
)
301 if (power_state
== PWRDM_POWER_OFF
)
304 pwrdm_clear_all_prev_pwrst(pm_info
->pwrdm
);
305 pwrdm_set_next_pwrst(pm_info
->pwrdm
, power_state
);
306 set_cpu_wakeup_addr(cpu
, virt_to_phys(pm_info
->secondary_startup
));
307 omap_pm_ops
.scu_prepare(cpu
, power_state
);
310 * CPU never retuns back if targeted power state is OFF mode.
311 * CPU ONLINE follows normal CPU ONLINE ptah via
312 * omap4_secondary_startup().
314 omap_pm_ops
.finish_suspend(cpu_state
);
316 pwrdm_set_next_pwrst(pm_info
->pwrdm
, PWRDM_POWER_ON
);
322 * Initialise OMAP4 MPUSS
324 int __init
omap4_mpuss_init(void)
326 struct omap4_cpu_pm_info
*pm_info
;
328 if (omap_rev() == OMAP4430_REV_ES1_0
) {
329 WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
333 sar_base
= omap4_get_sar_ram_base();
335 /* Initilaise per CPU PM information */
336 pm_info
= &per_cpu(omap4_pm_info
, 0x0);
337 pm_info
->scu_sar_addr
= sar_base
+ SCU_OFFSET0
;
338 pm_info
->wkup_sar_addr
= sar_base
+ CPU0_WAKEUP_NS_PA_ADDR_OFFSET
;
339 pm_info
->l2x0_sar_addr
= sar_base
+ L2X0_SAVE_OFFSET0
;
340 pm_info
->pwrdm
= pwrdm_lookup("cpu0_pwrdm");
341 if (!pm_info
->pwrdm
) {
342 pr_err("Lookup failed for CPU0 pwrdm\n");
346 /* Clear CPU previous power domain state */
347 pwrdm_clear_all_prev_pwrst(pm_info
->pwrdm
);
348 cpu_clear_prev_logic_pwrst(0);
350 /* Initialise CPU0 power domain state to ON */
351 pwrdm_set_next_pwrst(pm_info
->pwrdm
, PWRDM_POWER_ON
);
353 pm_info
= &per_cpu(omap4_pm_info
, 0x1);
354 pm_info
->scu_sar_addr
= sar_base
+ SCU_OFFSET1
;
355 pm_info
->wkup_sar_addr
= sar_base
+ CPU1_WAKEUP_NS_PA_ADDR_OFFSET
;
356 pm_info
->l2x0_sar_addr
= sar_base
+ L2X0_SAVE_OFFSET1
;
357 if (cpu_is_omap446x())
358 pm_info
->secondary_startup
= omap4460_secondary_startup
;
360 pm_info
->secondary_startup
= omap4_secondary_startup
;
362 pm_info
->pwrdm
= pwrdm_lookup("cpu1_pwrdm");
363 if (!pm_info
->pwrdm
) {
364 pr_err("Lookup failed for CPU1 pwrdm\n");
368 /* Clear CPU previous power domain state */
369 pwrdm_clear_all_prev_pwrst(pm_info
->pwrdm
);
370 cpu_clear_prev_logic_pwrst(1);
372 /* Initialise CPU1 power domain state to ON */
373 pwrdm_set_next_pwrst(pm_info
->pwrdm
, PWRDM_POWER_ON
);
375 mpuss_pd
= pwrdm_lookup("mpu_pwrdm");
377 pr_err("Failed to lookup MPUSS power domain\n");
380 pwrdm_clear_all_prev_pwrst(mpuss_pd
);
381 mpuss_clear_prev_logic_pwrst();
383 /* Save device type on scratchpad for low level code to use */
384 if (omap_type() != OMAP2_DEVICE_TYPE_GP
)
385 writel_relaxed(1, sar_base
+ OMAP_TYPE_OFFSET
);
387 writel_relaxed(0, sar_base
+ OMAP_TYPE_OFFSET
);
391 if (cpu_is_omap44xx()) {
392 omap_pm_ops
.finish_suspend
= omap4_finish_suspend
;
393 omap_pm_ops
.resume
= omap4_cpu_resume
;
394 omap_pm_ops
.scu_prepare
= scu_pwrst_prepare
;