2 * OMAP4 specific common source file.
4 * Copyright (C) 2010 Texas Instruments, Inc.
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
14 #include <linux/kernel.h>
15 #include <linux/init.h>
17 #include <linux/irq.h>
18 #include <linux/irqchip.h>
19 #include <linux/platform_device.h>
20 #include <linux/memblock.h>
21 #include <linux/of_irq.h>
22 #include <linux/of_platform.h>
23 #include <linux/export.h>
24 #include <linux/irqchip/arm-gic.h>
25 #include <linux/irqchip/irq-crossbar.h>
26 #include <linux/of_address.h>
27 #include <linux/reboot.h>
29 #include <asm/hardware/cache-l2x0.h>
30 #include <asm/mach/map.h>
31 #include <asm/memblock.h>
32 #include <asm/smp_twd.h>
34 #include "omap-wakeupgen.h"
39 #include "prminst44xx.h"
40 #include "prcm_mpu44xx.h"
41 #include "omap4-sar-layout.h"
42 #include "omap-secure.h"
45 #ifdef CONFIG_CACHE_L2X0
46 static void __iomem
*l2cache_base
;
49 static void __iomem
*sar_ram_base
;
50 static void __iomem
*gic_dist_base_addr
;
51 static void __iomem
*twd_base
;
53 #define IRQ_LOCALTIMER 29
55 #ifdef CONFIG_OMAP4_ERRATA_I688
56 /* Used to implement memory barrier on DRAM path */
57 #define OMAP4_DRAM_BARRIER_VA 0xfe600000
59 void __iomem
*dram_sync
, *sram_sync
;
61 static phys_addr_t paddr
;
64 void omap_bus_sync(void)
66 if (dram_sync
&& sram_sync
) {
67 writel_relaxed(readl_relaxed(dram_sync
), dram_sync
);
68 writel_relaxed(readl_relaxed(sram_sync
), sram_sync
);
72 EXPORT_SYMBOL(omap_bus_sync
);
74 /* Steal one page physical memory for barrier implementation */
75 int __init
omap_barrier_reserve_memblock(void)
78 size
= ALIGN(PAGE_SIZE
, SZ_1M
);
79 paddr
= arm_memblock_steal(size
, SZ_1M
);
84 void __init
omap_barriers_init(void)
86 struct map_desc dram_io_desc
[1];
88 dram_io_desc
[0].virtual = OMAP4_DRAM_BARRIER_VA
;
89 dram_io_desc
[0].pfn
= __phys_to_pfn(paddr
);
90 dram_io_desc
[0].length
= size
;
91 dram_io_desc
[0].type
= MT_MEMORY_RW_SO
;
92 iotable_init(dram_io_desc
, ARRAY_SIZE(dram_io_desc
));
93 dram_sync
= (void __iomem
*) dram_io_desc
[0].virtual;
94 sram_sync
= (void __iomem
*) OMAP4_SRAM_VA
;
96 pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
97 (long long) paddr
, dram_io_desc
[0].virtual);
101 void __init
omap_barriers_init(void)
105 void __init
gic_init_irq(void)
107 void __iomem
*omap_irq_base
;
109 /* Static mapping, never released */
110 gic_dist_base_addr
= ioremap(OMAP44XX_GIC_DIST_BASE
, SZ_4K
);
111 BUG_ON(!gic_dist_base_addr
);
113 twd_base
= ioremap(OMAP44XX_LOCAL_TWD_BASE
, SZ_4K
);
116 /* Static mapping, never released */
117 omap_irq_base
= ioremap(OMAP44XX_GIC_CPU_BASE
, SZ_512
);
118 BUG_ON(!omap_irq_base
);
120 omap_wakeupgen_init();
122 gic_init(0, 29, gic_dist_base_addr
, omap_irq_base
);
125 void gic_dist_disable(void)
127 if (gic_dist_base_addr
)
128 writel_relaxed(0x0, gic_dist_base_addr
+ GIC_DIST_CTRL
);
131 void gic_dist_enable(void)
133 if (gic_dist_base_addr
)
134 writel_relaxed(0x1, gic_dist_base_addr
+ GIC_DIST_CTRL
);
137 bool gic_dist_disabled(void)
139 return !(readl_relaxed(gic_dist_base_addr
+ GIC_DIST_CTRL
) & 0x1);
142 void gic_timer_retrigger(void)
144 u32 twd_int
= readl_relaxed(twd_base
+ TWD_TIMER_INTSTAT
);
145 u32 gic_int
= readl_relaxed(gic_dist_base_addr
+ GIC_DIST_PENDING_SET
);
146 u32 twd_ctrl
= readl_relaxed(twd_base
+ TWD_TIMER_CONTROL
);
148 if (twd_int
&& !(gic_int
& BIT(IRQ_LOCALTIMER
))) {
150 * The local timer interrupt got lost while the distributor was
151 * disabled. Ack the pending interrupt, and retrigger it.
153 pr_warn("%s: lost localtimer interrupt\n", __func__
);
154 writel_relaxed(1, twd_base
+ TWD_TIMER_INTSTAT
);
155 if (!(twd_ctrl
& TWD_TIMER_CONTROL_PERIODIC
)) {
156 writel_relaxed(1, twd_base
+ TWD_TIMER_COUNTER
);
157 twd_ctrl
|= TWD_TIMER_CONTROL_ENABLE
;
158 writel_relaxed(twd_ctrl
, twd_base
+ TWD_TIMER_CONTROL
);
163 #ifdef CONFIG_CACHE_L2X0
165 void __iomem
*omap4_get_l2cache_base(void)
170 static void omap4_l2c310_write_sec(unsigned long val
, unsigned reg
)
176 smc_op
= OMAP4_MON_L2X0_CTRL_INDEX
;
180 smc_op
= OMAP4_MON_L2X0_AUXCTRL_INDEX
;
183 case L2X0_DEBUG_CTRL
:
184 smc_op
= OMAP4_MON_L2X0_DBG_CTRL_INDEX
;
187 case L310_PREFETCH_CTRL
:
188 smc_op
= OMAP4_MON_L2X0_PREFETCH_INDEX
;
192 WARN_ONCE(1, "OMAP L2C310: ignoring write to reg 0x%x\n", reg
);
196 omap_smc1(smc_op
, val
);
199 int __init
omap_l2_cache_init(void)
203 /* Static mapping, never released */
204 l2cache_base
= ioremap(OMAP44XX_L2CACHE_BASE
, SZ_4K
);
205 if (WARN_ON(!l2cache_base
))
208 /* 16-way associativity, parity disabled, way size - 64KB (es2.0 +) */
209 aux_ctrl
= L2C_AUX_CTRL_SHARED_OVERRIDE
|
210 L310_AUX_CTRL_DATA_PREFETCH
|
211 L310_AUX_CTRL_INSTR_PREFETCH
;
213 outer_cache
.write_sec
= omap4_l2c310_write_sec
;
214 if (of_have_populated_dt())
215 l2x0_of_init(aux_ctrl
, 0xcf9fffff);
217 l2x0_init(l2cache_base
, aux_ctrl
, 0xcf9fffff);
223 void __iomem
*omap4_get_sar_ram_base(void)
229 * SAR RAM used to save and restore the HW
230 * context in low power modes
232 static int __init
omap4_sar_ram_init(void)
234 unsigned long sar_base
;
237 * To avoid code running on other OMAPs in
240 if (cpu_is_omap44xx())
241 sar_base
= OMAP44XX_SAR_RAM_BASE
;
242 else if (soc_is_omap54xx())
243 sar_base
= OMAP54XX_SAR_RAM_BASE
;
247 /* Static mapping, never released */
248 sar_ram_base
= ioremap(sar_base
, SZ_16K
);
249 if (WARN_ON(!sar_ram_base
))
254 omap_early_initcall(omap4_sar_ram_init
);
256 void __init
omap_gic_of_init(void)
258 struct device_node
*np
;
260 /* Extract GIC distributor and TWD bases for OMAP4460 ROM Errata WA */
261 if (!cpu_is_omap446x())
262 goto skip_errata_init
;
264 np
= of_find_compatible_node(NULL
, NULL
, "arm,cortex-a9-gic");
265 gic_dist_base_addr
= of_iomap(np
, 0);
266 WARN_ON(!gic_dist_base_addr
);
268 np
= of_find_compatible_node(NULL
, NULL
, "arm,cortex-a9-twd-timer");
269 twd_base
= of_iomap(np
, 0);
273 omap_wakeupgen_init();
274 #ifdef CONFIG_IRQ_CROSSBAR