Merge tag 'locks-v3.16-2' of git://git.samba.org/jlayton/linux
[linux/fpc-iii.git] / arch / arm / mach-shmobile / setup-r8a7790.c
blob6bd08b127fa4edce8f457ed3af91c5c8de8b6686
1 /*
2 * r8a7790 processor support
4 * Copyright (C) 2013 Renesas Solutions Corp.
5 * Copyright (C) 2013 Magnus Damm
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
21 #include <linux/irq.h>
22 #include <linux/kernel.h>
23 #include <linux/of_platform.h>
24 #include <linux/platform_data/gpio-rcar.h>
25 #include <linux/platform_data/irq-renesas-irqc.h>
26 #include <linux/serial_sci.h>
27 #include <linux/sh_dma.h>
28 #include <linux/sh_timer.h>
29 #include <mach/common.h>
30 #include <mach/dma-register.h>
31 #include <mach/irqs.h>
32 #include <mach/r8a7790.h>
33 #include <asm/mach/arch.h>
35 /* Audio-DMAC */
36 #define AUDIO_DMAC_SLAVE(_id, _addr, t, r) \
37 { \
38 .slave_id = AUDIO_DMAC_SLAVE_## _id ##_TX, \
39 .addr = _addr + 0x8, \
40 .chcr = CHCR_TX(XMIT_SZ_32BIT), \
41 .mid_rid = t, \
42 }, { \
43 .slave_id = AUDIO_DMAC_SLAVE_## _id ##_RX, \
44 .addr = _addr + 0xc, \
45 .chcr = CHCR_RX(XMIT_SZ_32BIT), \
46 .mid_rid = r, \
49 static const struct sh_dmae_slave_config r8a7790_audio_dmac_slaves[] = {
50 AUDIO_DMAC_SLAVE(SSI0, 0xec241000, 0x01, 0x02),
51 AUDIO_DMAC_SLAVE(SSI1, 0xec241040, 0x03, 0x04),
52 AUDIO_DMAC_SLAVE(SSI2, 0xec241080, 0x05, 0x06),
53 AUDIO_DMAC_SLAVE(SSI3, 0xec2410c0, 0x07, 0x08),
54 AUDIO_DMAC_SLAVE(SSI4, 0xec241100, 0x09, 0x0a),
55 AUDIO_DMAC_SLAVE(SSI5, 0xec241140, 0x0b, 0x0c),
56 AUDIO_DMAC_SLAVE(SSI6, 0xec241180, 0x0d, 0x0e),
57 AUDIO_DMAC_SLAVE(SSI7, 0xec2411c0, 0x0f, 0x10),
58 AUDIO_DMAC_SLAVE(SSI8, 0xec241200, 0x11, 0x12),
59 AUDIO_DMAC_SLAVE(SSI9, 0xec241240, 0x13, 0x14),
62 #define DMAE_CHANNEL(a, b) \
63 { \
64 .offset = (a) - 0x20, \
65 .dmars = (a) - 0x20 + 0x40, \
66 .chclr_bit = (b), \
67 .chclr_offset = 0x80 - 0x20, \
70 static const struct sh_dmae_channel r8a7790_audio_dmac_channels[] = {
71 DMAE_CHANNEL(0x8000, 0),
72 DMAE_CHANNEL(0x8080, 1),
73 DMAE_CHANNEL(0x8100, 2),
74 DMAE_CHANNEL(0x8180, 3),
75 DMAE_CHANNEL(0x8200, 4),
76 DMAE_CHANNEL(0x8280, 5),
77 DMAE_CHANNEL(0x8300, 6),
78 DMAE_CHANNEL(0x8380, 7),
79 DMAE_CHANNEL(0x8400, 8),
80 DMAE_CHANNEL(0x8480, 9),
81 DMAE_CHANNEL(0x8500, 10),
82 DMAE_CHANNEL(0x8580, 11),
83 DMAE_CHANNEL(0x8600, 12),
86 static struct sh_dmae_pdata r8a7790_audio_dmac_platform_data = {
87 .slave = r8a7790_audio_dmac_slaves,
88 .slave_num = ARRAY_SIZE(r8a7790_audio_dmac_slaves),
89 .channel = r8a7790_audio_dmac_channels,
90 .channel_num = ARRAY_SIZE(r8a7790_audio_dmac_channels),
91 .ts_low_shift = TS_LOW_SHIFT,
92 .ts_low_mask = TS_LOW_BIT << TS_LOW_SHIFT,
93 .ts_high_shift = TS_HI_SHIFT,
94 .ts_high_mask = TS_HI_BIT << TS_HI_SHIFT,
95 .ts_shift = dma_ts_shift,
96 .ts_shift_num = ARRAY_SIZE(dma_ts_shift),
97 .dmaor_init = DMAOR_DME,
98 .chclr_present = 1,
99 .chclr_bitwise = 1,
102 static struct resource r8a7790_audio_dmac_resources[] = {
103 /* Channel registers and DMAOR for low */
104 DEFINE_RES_MEM(0xec700020, 0x8663 - 0x20),
105 DEFINE_RES_IRQ(gic_spi(346)),
106 DEFINE_RES_NAMED(gic_spi(320), 13, NULL, IORESOURCE_IRQ),
108 /* Channel registers and DMAOR for hi */
109 DEFINE_RES_MEM(0xec720020, 0x8663 - 0x20), /* hi */
110 DEFINE_RES_IRQ(gic_spi(347)),
111 DEFINE_RES_NAMED(gic_spi(333), 13, NULL, IORESOURCE_IRQ),
114 #define r8a7790_register_audio_dmac(id) \
115 platform_device_register_resndata( \
116 &platform_bus, "sh-dma-engine", id, \
117 &r8a7790_audio_dmac_resources[id * 3], 3, \
118 &r8a7790_audio_dmac_platform_data, \
119 sizeof(r8a7790_audio_dmac_platform_data))
121 static const struct resource pfc_resources[] __initconst = {
122 DEFINE_RES_MEM(0xe6060000, 0x250),
125 #define r8a7790_register_pfc() \
126 platform_device_register_simple("pfc-r8a7790", -1, pfc_resources, \
127 ARRAY_SIZE(pfc_resources))
129 #define R8A7790_GPIO(idx) \
130 static const struct resource r8a7790_gpio##idx##_resources[] __initconst = { \
131 DEFINE_RES_MEM(0xe6050000 + 0x1000 * (idx), 0x50), \
132 DEFINE_RES_IRQ(gic_spi(4 + (idx))), \
133 }; \
135 static const struct gpio_rcar_config \
136 r8a7790_gpio##idx##_platform_data __initconst = { \
137 .gpio_base = 32 * (idx), \
138 .irq_base = 0, \
139 .number_of_pins = 32, \
140 .pctl_name = "pfc-r8a7790", \
141 .has_both_edge_trigger = 1, \
142 }; \
144 R8A7790_GPIO(0);
145 R8A7790_GPIO(1);
146 R8A7790_GPIO(2);
147 R8A7790_GPIO(3);
148 R8A7790_GPIO(4);
149 R8A7790_GPIO(5);
151 #define r8a7790_register_gpio(idx) \
152 platform_device_register_resndata(&platform_bus, "gpio_rcar", idx, \
153 r8a7790_gpio##idx##_resources, \
154 ARRAY_SIZE(r8a7790_gpio##idx##_resources), \
155 &r8a7790_gpio##idx##_platform_data, \
156 sizeof(r8a7790_gpio##idx##_platform_data))
158 static struct resource i2c_resources[] __initdata = {
159 /* I2C0 */
160 DEFINE_RES_MEM(0xE6508000, 0x40),
161 DEFINE_RES_IRQ(gic_spi(287)),
162 /* I2C1 */
163 DEFINE_RES_MEM(0xE6518000, 0x40),
164 DEFINE_RES_IRQ(gic_spi(288)),
165 /* I2C2 */
166 DEFINE_RES_MEM(0xE6530000, 0x40),
167 DEFINE_RES_IRQ(gic_spi(286)),
168 /* I2C3 */
169 DEFINE_RES_MEM(0xE6540000, 0x40),
170 DEFINE_RES_IRQ(gic_spi(290)),
174 #define r8a7790_register_i2c(idx) \
175 platform_device_register_simple( \
176 "i2c-rcar_gen2", idx, \
177 i2c_resources + (2 * idx), 2); \
179 void __init r8a7790_pinmux_init(void)
181 r8a7790_register_pfc();
182 r8a7790_register_gpio(0);
183 r8a7790_register_gpio(1);
184 r8a7790_register_gpio(2);
185 r8a7790_register_gpio(3);
186 r8a7790_register_gpio(4);
187 r8a7790_register_gpio(5);
190 #define __R8A7790_SCIF(scif_type, _scscr, index, baseaddr, irq) \
191 static struct plat_sci_port scif##index##_platform_data = { \
192 .type = scif_type, \
193 .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
194 .scscr = _scscr, \
195 }; \
197 static struct resource scif##index##_resources[] = { \
198 DEFINE_RES_MEM(baseaddr, 0x100), \
199 DEFINE_RES_IRQ(irq), \
202 #define R8A7790_SCIF(index, baseaddr, irq) \
203 __R8A7790_SCIF(PORT_SCIF, SCSCR_RE | SCSCR_TE, \
204 index, baseaddr, irq)
206 #define R8A7790_SCIFA(index, baseaddr, irq) \
207 __R8A7790_SCIF(PORT_SCIFA, SCSCR_RE | SCSCR_TE | SCSCR_CKE0, \
208 index, baseaddr, irq)
210 #define R8A7790_SCIFB(index, baseaddr, irq) \
211 __R8A7790_SCIF(PORT_SCIFB, SCSCR_RE | SCSCR_TE, \
212 index, baseaddr, irq)
214 #define R8A7790_HSCIF(index, baseaddr, irq) \
215 __R8A7790_SCIF(PORT_HSCIF, SCSCR_RE | SCSCR_TE, \
216 index, baseaddr, irq)
218 R8A7790_SCIFA(0, 0xe6c40000, gic_spi(144)); /* SCIFA0 */
219 R8A7790_SCIFA(1, 0xe6c50000, gic_spi(145)); /* SCIFA1 */
220 R8A7790_SCIFB(2, 0xe6c20000, gic_spi(148)); /* SCIFB0 */
221 R8A7790_SCIFB(3, 0xe6c30000, gic_spi(149)); /* SCIFB1 */
222 R8A7790_SCIFB(4, 0xe6ce0000, gic_spi(150)); /* SCIFB2 */
223 R8A7790_SCIFA(5, 0xe6c60000, gic_spi(151)); /* SCIFA2 */
224 R8A7790_SCIF(6, 0xe6e60000, gic_spi(152)); /* SCIF0 */
225 R8A7790_SCIF(7, 0xe6e68000, gic_spi(153)); /* SCIF1 */
226 R8A7790_HSCIF(8, 0xe62c0000, gic_spi(154)); /* HSCIF0 */
227 R8A7790_HSCIF(9, 0xe62c8000, gic_spi(155)); /* HSCIF1 */
229 #define r8a7790_register_scif(index) \
230 platform_device_register_resndata(&platform_bus, "sh-sci", index, \
231 scif##index##_resources, \
232 ARRAY_SIZE(scif##index##_resources), \
233 &scif##index##_platform_data, \
234 sizeof(scif##index##_platform_data))
236 static const struct renesas_irqc_config irqc0_data __initconst = {
237 .irq_base = irq_pin(0), /* IRQ0 -> IRQ3 */
240 static const struct resource irqc0_resources[] __initconst = {
241 DEFINE_RES_MEM(0xe61c0000, 0x200), /* IRQC Event Detector Block_0 */
242 DEFINE_RES_IRQ(gic_spi(0)), /* IRQ0 */
243 DEFINE_RES_IRQ(gic_spi(1)), /* IRQ1 */
244 DEFINE_RES_IRQ(gic_spi(2)), /* IRQ2 */
245 DEFINE_RES_IRQ(gic_spi(3)), /* IRQ3 */
248 #define r8a7790_register_irqc(idx) \
249 platform_device_register_resndata(&platform_bus, "renesas_irqc", \
250 idx, irqc##idx##_resources, \
251 ARRAY_SIZE(irqc##idx##_resources), \
252 &irqc##idx##_data, \
253 sizeof(struct renesas_irqc_config))
255 static const struct resource thermal_resources[] __initconst = {
256 DEFINE_RES_MEM(0xe61f0000, 0x14),
257 DEFINE_RES_MEM(0xe61f0100, 0x38),
258 DEFINE_RES_IRQ(gic_spi(69)),
261 #define r8a7790_register_thermal() \
262 platform_device_register_simple("rcar_thermal", -1, \
263 thermal_resources, \
264 ARRAY_SIZE(thermal_resources))
266 static struct sh_timer_config cmt0_platform_data = {
267 .channels_mask = 0x60,
270 static struct resource cmt0_resources[] = {
271 DEFINE_RES_MEM(0xffca0000, 0x1004),
272 DEFINE_RES_IRQ(gic_spi(142)),
275 #define r8a7790_register_cmt(idx) \
276 platform_device_register_resndata(&platform_bus, "sh-cmt-48-gen2", \
277 idx, cmt##idx##_resources, \
278 ARRAY_SIZE(cmt##idx##_resources), \
279 &cmt##idx##_platform_data, \
280 sizeof(struct sh_timer_config))
282 void __init r8a7790_add_dt_devices(void)
284 r8a7790_register_cmt(0);
287 void __init r8a7790_add_standard_devices(void)
289 r8a7790_register_scif(0);
290 r8a7790_register_scif(1);
291 r8a7790_register_scif(2);
292 r8a7790_register_scif(3);
293 r8a7790_register_scif(4);
294 r8a7790_register_scif(5);
295 r8a7790_register_scif(6);
296 r8a7790_register_scif(7);
297 r8a7790_register_scif(8);
298 r8a7790_register_scif(9);
299 r8a7790_add_dt_devices();
300 r8a7790_register_irqc(0);
301 r8a7790_register_thermal();
302 r8a7790_register_i2c(0);
303 r8a7790_register_i2c(1);
304 r8a7790_register_i2c(2);
305 r8a7790_register_i2c(3);
306 r8a7790_register_audio_dmac(0);
307 r8a7790_register_audio_dmac(1);
310 void __init r8a7790_init_early(void)
312 #ifndef CONFIG_ARM_ARCH_TIMER
313 shmobile_setup_delay(1300, 2, 4); /* Cortex-A15 @ 1300MHz */
314 #endif
317 #ifdef CONFIG_USE_OF
319 static const char * const r8a7790_boards_compat_dt[] __initconst = {
320 "renesas,r8a7790",
321 NULL,
324 DT_MACHINE_START(R8A7790_DT, "Generic R8A7790 (Flattened Device Tree)")
325 .smp = smp_ops(r8a7790_smp_ops),
326 .init_early = r8a7790_init_early,
327 .init_time = rcar_gen2_timer_init,
328 .dt_compat = r8a7790_boards_compat_dt,
329 MACHINE_END
330 #endif /* CONFIG_USE_OF */