2 * Count register synchronisation.
4 * All CPUs will have their count registers synchronised to the CPU0 next time
5 * value. This can cause a small timewarp for CPU0. All other CPU's should
6 * not have done anything significant (but they may have had interrupts
7 * enabled briefly - prom_smp_finish() should not be responsible for enabling
10 * FIXME: broken for SMTC
13 #include <linux/kernel.h>
14 #include <linux/init.h>
15 #include <linux/irqflags.h>
16 #include <linux/cpumask.h>
18 #include <asm/r4k-timer.h>
19 #include <linux/atomic.h>
20 #include <asm/barrier.h>
21 #include <asm/mipsregs.h>
23 static atomic_t __cpuinitdata count_start_flag
= ATOMIC_INIT(0);
24 static atomic_t __cpuinitdata count_count_start
= ATOMIC_INIT(0);
25 static atomic_t __cpuinitdata count_count_stop
= ATOMIC_INIT(0);
26 static atomic_t __cpuinitdata count_reference
= ATOMIC_INIT(0);
31 void __cpuinit
synchronise_count_master(int cpu
)
35 unsigned int initcount
;
37 #ifdef CONFIG_MIPS_MT_SMTC
39 * SMTC needs to synchronise per VPE, not per CPU
45 printk(KERN_INFO
"Synchronize counters for CPU %u: ", cpu
);
47 local_irq_save(flags
);
50 * Notify the slaves that it's time to start
52 atomic_set(&count_reference
, read_c0_count());
53 atomic_set(&count_start_flag
, cpu
);
56 /* Count will be initialised to current timer for all CPU's */
57 initcount
= read_c0_count();
60 * We loop a few times to get a primed instruction cache,
61 * then the last pass is more or less synchronised and
62 * the master and slaves each set their cycle counters to a known
63 * value all at once. This reduces the chance of having random offsets
64 * between the processors, and guarantees that the maximum
65 * delay between the cycle counters is never bigger than
66 * the latency of information-passing (cachelines) between
70 for (i
= 0; i
< NR_LOOPS
; i
++) {
71 /* slaves loop on '!= 2' */
72 while (atomic_read(&count_count_start
) != 1)
74 atomic_set(&count_count_stop
, 0);
77 /* this lets the slaves write their count register */
78 atomic_inc(&count_count_start
);
81 * Everyone initialises count in the last loop:
84 write_c0_count(initcount
);
87 * Wait for all slaves to leave the synchronization point:
89 while (atomic_read(&count_count_stop
) != 1)
91 atomic_set(&count_count_start
, 0);
93 atomic_inc(&count_count_stop
);
95 /* Arrange for an interrupt in a short while */
96 write_c0_compare(read_c0_count() + COUNTON
);
97 atomic_set(&count_start_flag
, 0);
99 local_irq_restore(flags
);
102 * i386 code reported the skew here, but the
103 * count registers were almost certainly out of sync
104 * so no point in alarming people
109 void __cpuinit
synchronise_count_slave(int cpu
)
112 unsigned int initcount
;
114 #ifdef CONFIG_MIPS_MT_SMTC
116 * SMTC needs to synchronise per VPE, not per CPU
123 * Not every cpu is online at the time this gets called,
124 * so we first wait for the master to say everyone is ready
127 while (atomic_read(&count_start_flag
) != cpu
)
130 /* Count will be initialised to next expire for all CPU's */
131 initcount
= atomic_read(&count_reference
);
133 for (i
= 0; i
< NR_LOOPS
; i
++) {
134 atomic_inc(&count_count_start
);
135 while (atomic_read(&count_count_start
) != 2)
139 * Everyone initialises count in the last loop:
142 write_c0_count(initcount
);
144 atomic_inc(&count_count_stop
);
145 while (atomic_read(&count_count_stop
) != 2)
148 /* Arrange for an interrupt in a short while */
149 write_c0_compare(read_c0_count() + COUNTON
);