2 * MOXA ART SoCs IRQ chip driver.
4 * Copyright (C) 2013 Jonas Jensen
6 * Jonas Jensen <jonas.jensen@gmail.com>
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
14 #include <linux/irq.h>
16 #include <linux/of_address.h>
17 #include <linux/of_irq.h>
18 #include <linux/irqdomain.h>
20 #include <asm/exception.h>
24 #define IRQ_SOURCE_REG 0
25 #define IRQ_MASK_REG 0x04
26 #define IRQ_CLEAR_REG 0x08
27 #define IRQ_MODE_REG 0x0c
28 #define IRQ_LEVEL_REG 0x10
29 #define IRQ_STATUS_REG 0x14
31 #define FIQ_SOURCE_REG 0x20
32 #define FIQ_MASK_REG 0x24
33 #define FIQ_CLEAR_REG 0x28
34 #define FIQ_MODE_REG 0x2c
35 #define FIQ_LEVEL_REG 0x30
36 #define FIQ_STATUS_REG 0x34
39 struct moxart_irq_data
{
41 struct irq_domain
*domain
;
42 unsigned int interrupt_mask
;
45 static struct moxart_irq_data intc
;
47 static void __exception_irq_entry
handle_irq(struct pt_regs
*regs
)
52 irqstat
= readl(intc
.base
+ IRQ_STATUS_REG
);
55 hwirq
= ffs(irqstat
) - 1;
56 handle_IRQ(irq_linear_revmap(intc
.domain
, hwirq
), regs
);
57 irqstat
&= ~(1 << hwirq
);
61 static int __init
moxart_of_intc_init(struct device_node
*node
,
62 struct device_node
*parent
)
64 unsigned int clr
= IRQ_NOREQUEST
| IRQ_NOPROBE
| IRQ_NOAUTOEN
;
66 struct irq_chip_generic
*gc
;
68 intc
.base
= of_iomap(node
, 0);
70 pr_err("%s: unable to map IC registers\n",
75 intc
.domain
= irq_domain_add_linear(node
, 32, &irq_generic_chip_ops
,
78 pr_err("%s: unable to create IRQ domain\n", node
->full_name
);
82 ret
= irq_alloc_domain_generic_chips(intc
.domain
, 32, 1,
83 "MOXARTINTC", handle_edge_irq
,
84 clr
, 0, IRQ_GC_INIT_MASK_CACHE
);
86 pr_err("%s: could not allocate generic chip\n",
88 irq_domain_remove(intc
.domain
);
92 ret
= of_property_read_u32(node
, "interrupt-mask",
93 &intc
.interrupt_mask
);
95 pr_err("%s: could not read interrupt-mask DT property\n",
98 gc
= irq_get_domain_generic_chip(intc
.domain
, 0);
100 gc
->reg_base
= intc
.base
;
101 gc
->chip_types
[0].regs
.mask
= IRQ_MASK_REG
;
102 gc
->chip_types
[0].regs
.ack
= IRQ_CLEAR_REG
;
103 gc
->chip_types
[0].chip
.irq_ack
= irq_gc_ack_set_bit
;
104 gc
->chip_types
[0].chip
.irq_mask
= irq_gc_mask_clr_bit
;
105 gc
->chip_types
[0].chip
.irq_unmask
= irq_gc_mask_set_bit
;
107 writel(0, intc
.base
+ IRQ_MASK_REG
);
108 writel(0xffffffff, intc
.base
+ IRQ_CLEAR_REG
);
110 writel(intc
.interrupt_mask
, intc
.base
+ IRQ_MODE_REG
);
111 writel(intc
.interrupt_mask
, intc
.base
+ IRQ_LEVEL_REG
);
113 set_handle_irq(handle_irq
);
117 IRQCHIP_DECLARE(moxa_moxart_ic
, "moxa,moxart-ic", moxart_of_intc_init
);