2 * Copyright (C) 2014, 2015 Synopsys, Inc. (www.synopsys.com)
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
10 * Device tree for AXC003 CPU card: HS38x2 (Dual Core) with IDU intc
13 /include/ "skeleton_hs_idu.dtsi"
16 compatible = "snps,arc";
21 compatible = "simple-bus";
25 ranges = <0x00000000 0x0 0xf0000000 0x10000000>;
27 input_clk: input-clk {
29 compatible = "fixed-clock";
30 clock-frequency = <33333333>;
33 core_clk: core-clk@80 {
34 compatible = "snps,axs10x-arc-pll-clock";
35 reg = <0x80 0x10>, <0x100 0x10>;
37 clocks = <&input_clk>;
40 * Set initial core pll output frequency to 100MHz.
41 * It will be applied at the core pll driver probing
44 assigned-clocks = <&core_clk>;
45 assigned-clock-rates = <100000000>;
48 core_intc: archs-intc@cpu {
49 compatible = "snps,archs-intc";
51 #interrupt-cells = <1>;
54 idu_intc: idu-interrupt-controller {
55 compatible = "snps,archs-idu-intc";
57 interrupt-parent = <&core_intc>;
58 #interrupt-cells = <1>;
62 * this GPIO block ORs all interrupts on CPU card (creg,..)
63 * to uplink only 1 IRQ to ARC core intc
66 compatible = "snps,dw-apb-gpio";
67 reg = < 0x2000 0x80 >;
71 ictl_intc: gpio-controller@0 {
72 compatible = "snps,dw-apb-gpio-port";
78 #interrupt-cells = <2>;
79 interrupt-parent = <&idu_intc>;
84 debug_uart: dw-apb-uart@5000 {
85 compatible = "snps,dw-apb-uart";
87 clock-frequency = <33333000>;
88 interrupt-parent = <&ictl_intc>;
96 compatible = "snps,archs-pct";
97 #interrupt-cells = <1>;
98 interrupt-parent = <&core_intc>;
104 * Mark DMA peripherals connected via IOC port as dma-coherent. We do
105 * it via overlay because peripherals defined in axs10x_mb.dtsi are
106 * used for both AXS101 and AXS103 boards and only AXS103 has IOC (so
107 * only AXS103 board has HW-coherent DMA peripherals)
108 * We don't need to mark pgu@17000 as dma-coherent because it uses
109 * external DMA buffer located outside of IOC aperture.
130 * This INTC is actually connected to DW APB GPIO
131 * which acts as a wire between MB INTC and CPU INTC.
132 * GPIO INTC is configured in platform init code
133 * and here we mimic direct connection from MB INTC to
134 * CPU INTC, thus we set "interrupts = <0 1>" instead of
135 * "interrupts = <12>"
137 * This intc actually resides on MB, but we move it here to
138 * avoid duplicating the MB dtsi file given that IRQ from
139 * this intc to cpu intc are different for axs101 and axs103
141 mb_intc: dw-apb-ictl@e0012000 {
142 #interrupt-cells = <1>;
143 compatible = "snps,dw-apb-ictl";
144 reg = < 0x0 0xe0012000 0x0 0x200 >;
145 interrupt-controller;
146 interrupt-parent = <&idu_intc>;
151 device_type = "memory";
152 /* CONFIG_LINUX_RAM_BASE needs to match low mem start */
153 reg = <0x0 0x80000000 0x0 0x20000000 /* 512 MiB low mem */
154 0x1 0xc0000000 0x0 0x40000000>; /* 1 GiB highmem */
158 #address-cells = <2>;
162 * Move frame buffer out of IOC aperture (0x8z-0xaz).
164 frame_buffer: frame_buffer@be000000 {
165 compatible = "shared-dma-pool";
166 reg = <0x0 0xbe000000 0x0 0x2000000>;