2 * Copyright 2011 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: Alex Deucher
27 #include "radeon_asic.h"
30 #include "rv770_dpm.h"
31 #include "cypress_dpm.h"
33 #include <linux/seq_file.h>
35 #define MC_CG_ARB_FREQ_F0 0x0a
36 #define MC_CG_ARB_FREQ_F1 0x0b
37 #define MC_CG_ARB_FREQ_F2 0x0c
38 #define MC_CG_ARB_FREQ_F3 0x0d
40 #define MC_CG_SEQ_DRAMCONF_S0 0x05
41 #define MC_CG_SEQ_DRAMCONF_S1 0x06
43 #define PCIE_BUS_CLK 10000
44 #define TCLK (PCIE_BUS_CLK / 10)
46 #define SMC_RAM_END 0xC000
48 struct rv7xx_ps
*rv770_get_ps(struct radeon_ps
*rps
)
50 struct rv7xx_ps
*ps
= rps
->ps_priv
;
55 struct rv7xx_power_info
*rv770_get_pi(struct radeon_device
*rdev
)
57 struct rv7xx_power_info
*pi
= rdev
->pm
.dpm
.priv
;
62 struct evergreen_power_info
*evergreen_get_pi(struct radeon_device
*rdev
)
64 struct evergreen_power_info
*pi
= rdev
->pm
.dpm
.priv
;
69 static void rv770_enable_bif_dynamic_pcie_gen2(struct radeon_device
*rdev
,
72 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
75 tmp
= RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL
);
77 tmp
&= ~LC_HW_VOLTAGE_IF_CONTROL_MASK
;
78 tmp
|= LC_HW_VOLTAGE_IF_CONTROL(1);
79 tmp
|= LC_GEN2_EN_STRAP
;
81 if (!pi
->boot_in_gen2
) {
82 tmp
&= ~LC_HW_VOLTAGE_IF_CONTROL_MASK
;
83 tmp
&= ~LC_GEN2_EN_STRAP
;
86 if ((tmp
& LC_OTHER_SIDE_EVER_SENT_GEN2
) ||
87 (tmp
& LC_OTHER_SIDE_SUPPORTS_GEN2
))
88 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL
, tmp
);
92 static void rv770_enable_l0s(struct radeon_device
*rdev
)
96 tmp
= RREG32_PCIE_PORT(PCIE_LC_CNTL
) & ~LC_L0S_INACTIVITY_MASK
;
97 tmp
|= LC_L0S_INACTIVITY(3);
98 WREG32_PCIE_PORT(PCIE_LC_CNTL
, tmp
);
101 static void rv770_enable_l1(struct radeon_device
*rdev
)
105 tmp
= RREG32_PCIE_PORT(PCIE_LC_CNTL
);
106 tmp
&= ~LC_L1_INACTIVITY_MASK
;
107 tmp
|= LC_L1_INACTIVITY(4);
108 tmp
&= ~LC_PMI_TO_L1_DIS
;
109 tmp
&= ~LC_ASPM_TO_L1_DIS
;
110 WREG32_PCIE_PORT(PCIE_LC_CNTL
, tmp
);
113 static void rv770_enable_pll_sleep_in_l1(struct radeon_device
*rdev
)
117 tmp
= RREG32_PCIE_PORT(PCIE_LC_CNTL
) & ~LC_L1_INACTIVITY_MASK
;
118 tmp
|= LC_L1_INACTIVITY(8);
119 WREG32_PCIE_PORT(PCIE_LC_CNTL
, tmp
);
121 /* NOTE, this is a PCIE indirect reg, not PCIE PORT */
122 tmp
= RREG32_PCIE(PCIE_P_CNTL
);
123 tmp
|= P_PLL_PWRDN_IN_L1L23
;
124 tmp
&= ~P_PLL_BUF_PDNB
;
126 tmp
|= P_ALLOW_PRX_FRONTEND_SHUTOFF
;
127 WREG32_PCIE(PCIE_P_CNTL
, tmp
);
130 static void rv770_gfx_clock_gating_enable(struct radeon_device
*rdev
,
134 WREG32_P(SCLK_PWRMGT_CNTL
, DYN_GFX_CLK_OFF_EN
, ~DYN_GFX_CLK_OFF_EN
);
136 WREG32_P(SCLK_PWRMGT_CNTL
, 0, ~DYN_GFX_CLK_OFF_EN
);
137 WREG32_P(SCLK_PWRMGT_CNTL
, GFX_CLK_FORCE_ON
, ~GFX_CLK_FORCE_ON
);
138 WREG32_P(SCLK_PWRMGT_CNTL
, 0, ~GFX_CLK_FORCE_ON
);
139 RREG32(GB_TILING_CONFIG
);
143 static void rv770_mg_clock_gating_enable(struct radeon_device
*rdev
,
146 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
149 u32 mgcg_cgtt_local0
;
151 if (rdev
->family
== CHIP_RV770
)
152 mgcg_cgtt_local0
= RV770_MGCGTTLOCAL0_DFLT
;
154 mgcg_cgtt_local0
= RV7XX_MGCGTTLOCAL0_DFLT
;
156 WREG32(CG_CGTT_LOCAL_0
, mgcg_cgtt_local0
);
157 WREG32(CG_CGTT_LOCAL_1
, (RV770_MGCGTTLOCAL1_DFLT
& 0xFFFFCFFF));
160 WREG32(CGTS_SM_CTRL_REG
, RV770_MGCGCGTSSMCTRL_DFLT
);
162 WREG32(CG_CGTT_LOCAL_0
, 0xFFFFFFFF);
163 WREG32(CG_CGTT_LOCAL_1
, 0xFFFFCFFF);
167 void rv770_restore_cgcg(struct radeon_device
*rdev
)
169 bool dpm_en
= false, cg_en
= false;
171 if (RREG32(GENERAL_PWRMGT
) & GLOBAL_PWRMGT_EN
)
173 if (RREG32(SCLK_PWRMGT_CNTL
) & DYN_GFX_CLK_OFF_EN
)
176 if (dpm_en
&& !cg_en
)
177 WREG32_P(SCLK_PWRMGT_CNTL
, DYN_GFX_CLK_OFF_EN
, ~DYN_GFX_CLK_OFF_EN
);
180 static void rv770_start_dpm(struct radeon_device
*rdev
)
182 WREG32_P(SCLK_PWRMGT_CNTL
, 0, ~SCLK_PWRMGT_OFF
);
184 WREG32_P(MCLK_PWRMGT_CNTL
, 0, ~MPLL_PWRMGT_OFF
);
186 WREG32_P(GENERAL_PWRMGT
, GLOBAL_PWRMGT_EN
, ~GLOBAL_PWRMGT_EN
);
189 void rv770_stop_dpm(struct radeon_device
*rdev
)
193 result
= rv770_send_msg_to_smc(rdev
, PPSMC_MSG_TwoLevelsDisabled
);
195 if (result
!= PPSMC_Result_OK
)
196 DRM_DEBUG("Could not force DPM to low.\n");
198 WREG32_P(GENERAL_PWRMGT
, 0, ~GLOBAL_PWRMGT_EN
);
200 WREG32_P(SCLK_PWRMGT_CNTL
, SCLK_PWRMGT_OFF
, ~SCLK_PWRMGT_OFF
);
202 WREG32_P(MCLK_PWRMGT_CNTL
, MPLL_PWRMGT_OFF
, ~MPLL_PWRMGT_OFF
);
205 bool rv770_dpm_enabled(struct radeon_device
*rdev
)
207 if (RREG32(GENERAL_PWRMGT
) & GLOBAL_PWRMGT_EN
)
213 void rv770_enable_thermal_protection(struct radeon_device
*rdev
,
217 WREG32_P(GENERAL_PWRMGT
, 0, ~THERMAL_PROTECTION_DIS
);
219 WREG32_P(GENERAL_PWRMGT
, THERMAL_PROTECTION_DIS
, ~THERMAL_PROTECTION_DIS
);
222 void rv770_enable_acpi_pm(struct radeon_device
*rdev
)
224 WREG32_P(GENERAL_PWRMGT
, STATIC_PM_EN
, ~STATIC_PM_EN
);
227 u8
rv770_get_seq_value(struct radeon_device
*rdev
,
230 return (pl
->flags
& ATOM_PPLIB_R600_FLAGS_LOWPOWER
) ?
231 MC_CG_SEQ_DRAMCONF_S0
: MC_CG_SEQ_DRAMCONF_S1
;
235 int rv770_read_smc_soft_register(struct radeon_device
*rdev
,
236 u16 reg_offset
, u32
*value
)
238 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
240 return rv770_read_smc_sram_dword(rdev
,
241 pi
->soft_regs_start
+ reg_offset
,
242 value
, pi
->sram_end
);
246 int rv770_write_smc_soft_register(struct radeon_device
*rdev
,
247 u16 reg_offset
, u32 value
)
249 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
251 return rv770_write_smc_sram_dword(rdev
,
252 pi
->soft_regs_start
+ reg_offset
,
253 value
, pi
->sram_end
);
256 int rv770_populate_smc_t(struct radeon_device
*rdev
,
257 struct radeon_ps
*radeon_state
,
258 RV770_SMC_SWSTATE
*smc_state
)
260 struct rv7xx_ps
*state
= rv770_get_ps(radeon_state
);
261 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
265 u8 l
[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE
];
266 u8 r
[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE
];
272 a_n
= (int)state
->medium
.sclk
* pi
->lmp
+
273 (int)state
->low
.sclk
* (R600_AH_DFLT
- pi
->rlp
);
274 a_d
= (int)state
->low
.sclk
* (100 - (int)pi
->rlp
) +
275 (int)state
->medium
.sclk
* pi
->lmp
;
277 l
[1] = (u8
)(pi
->lmp
- (int)pi
->lmp
* a_n
/ a_d
);
278 r
[0] = (u8
)(pi
->rlp
+ (100 - (int)pi
->rlp
) * a_n
/ a_d
);
280 a_n
= (int)state
->high
.sclk
* pi
->lhp
+ (int)state
->medium
.sclk
*
281 (R600_AH_DFLT
- pi
->rmp
);
282 a_d
= (int)state
->medium
.sclk
* (100 - (int)pi
->rmp
) +
283 (int)state
->high
.sclk
* pi
->lhp
;
285 l
[2] = (u8
)(pi
->lhp
- (int)pi
->lhp
* a_n
/ a_d
);
286 r
[1] = (u8
)(pi
->rmp
+ (100 - (int)pi
->rmp
) * a_n
/ a_d
);
288 for (i
= 0; i
< (RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE
- 1); i
++) {
289 a_t
= CG_R(r
[i
] * pi
->bsp
/ 200) | CG_L(l
[i
] * pi
->bsp
/ 200);
290 smc_state
->levels
[i
].aT
= cpu_to_be32(a_t
);
293 a_t
= CG_R(r
[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE
- 1] * pi
->pbsp
/ 200) |
294 CG_L(l
[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE
- 1] * pi
->pbsp
/ 200);
296 smc_state
->levels
[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE
- 1].aT
=
302 int rv770_populate_smc_sp(struct radeon_device
*rdev
,
303 struct radeon_ps
*radeon_state
,
304 RV770_SMC_SWSTATE
*smc_state
)
306 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
309 for (i
= 0; i
< (RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE
- 1); i
++)
310 smc_state
->levels
[i
].bSP
= cpu_to_be32(pi
->dsp
);
312 smc_state
->levels
[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE
- 1].bSP
=
313 cpu_to_be32(pi
->psp
);
318 static void rv770_calculate_fractional_mpll_feedback_divider(u32 memory_clock
,
321 struct atom_clock_dividers
*dividers
,
325 u32 post_divider
, reference_divider
, feedback_divider8
;
329 fyclk
= (memory_clock
* 8) / 2;
331 fyclk
= (memory_clock
* 4) / 2;
333 post_divider
= dividers
->post_div
;
334 reference_divider
= dividers
->ref_div
;
337 (8 * fyclk
* reference_divider
* post_divider
) / reference_clock
;
339 *clkf
= feedback_divider8
/ 8;
340 *clkfrac
= feedback_divider8
% 8;
343 static int rv770_encode_yclk_post_div(u32 postdiv
, u32
*encoded_postdiv
)
349 *encoded_postdiv
= 0;
352 *encoded_postdiv
= 1;
355 *encoded_postdiv
= 2;
358 *encoded_postdiv
= 3;
361 *encoded_postdiv
= 4;
371 u32
rv770_map_clkf_to_ibias(struct radeon_device
*rdev
, u32 clkf
)
386 static int rv770_populate_mclk_value(struct radeon_device
*rdev
,
387 u32 engine_clock
, u32 memory_clock
,
388 RV7XX_SMC_MCLK_VALUE
*mclk
)
390 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
391 u8 encoded_reference_dividers
[] = { 0, 16, 17, 20, 21 };
392 u32 mpll_ad_func_cntl
=
393 pi
->clk_regs
.rv770
.mpll_ad_func_cntl
;
394 u32 mpll_ad_func_cntl_2
=
395 pi
->clk_regs
.rv770
.mpll_ad_func_cntl_2
;
396 u32 mpll_dq_func_cntl
=
397 pi
->clk_regs
.rv770
.mpll_dq_func_cntl
;
398 u32 mpll_dq_func_cntl_2
=
399 pi
->clk_regs
.rv770
.mpll_dq_func_cntl_2
;
400 u32 mclk_pwrmgt_cntl
=
401 pi
->clk_regs
.rv770
.mclk_pwrmgt_cntl
;
402 u32 dll_cntl
= pi
->clk_regs
.rv770
.dll_cntl
;
403 struct atom_clock_dividers dividers
;
404 u32 reference_clock
= rdev
->clock
.mpll
.reference_freq
;
410 ret
= radeon_atom_get_clock_dividers(rdev
, COMPUTE_MEMORY_PLL_PARAM
,
411 memory_clock
, false, ÷rs
);
415 if ((dividers
.ref_div
< 1) || (dividers
.ref_div
> 5))
418 rv770_calculate_fractional_mpll_feedback_divider(memory_clock
, reference_clock
,
420 ÷rs
, &clkf
, &clkfrac
);
422 ret
= rv770_encode_yclk_post_div(dividers
.post_div
, &postdiv_yclk
);
426 ibias
= rv770_map_clkf_to_ibias(rdev
, clkf
);
428 mpll_ad_func_cntl
&= ~(CLKR_MASK
|
433 mpll_ad_func_cntl
|= CLKR(encoded_reference_dividers
[dividers
.ref_div
- 1]);
434 mpll_ad_func_cntl
|= YCLK_POST_DIV(postdiv_yclk
);
435 mpll_ad_func_cntl
|= CLKF(clkf
);
436 mpll_ad_func_cntl
|= CLKFRAC(clkfrac
);
437 mpll_ad_func_cntl
|= IBIAS(ibias
);
439 if (dividers
.vco_mode
)
440 mpll_ad_func_cntl_2
|= VCO_MODE
;
442 mpll_ad_func_cntl_2
&= ~VCO_MODE
;
445 rv770_calculate_fractional_mpll_feedback_divider(memory_clock
,
448 ÷rs
, &clkf
, &clkfrac
);
450 ibias
= rv770_map_clkf_to_ibias(rdev
, clkf
);
452 ret
= rv770_encode_yclk_post_div(dividers
.post_div
, &postdiv_yclk
);
456 mpll_dq_func_cntl
&= ~(CLKR_MASK
|
461 mpll_dq_func_cntl
|= CLKR(encoded_reference_dividers
[dividers
.ref_div
- 1]);
462 mpll_dq_func_cntl
|= YCLK_POST_DIV(postdiv_yclk
);
463 mpll_dq_func_cntl
|= CLKF(clkf
);
464 mpll_dq_func_cntl
|= CLKFRAC(clkfrac
);
465 mpll_dq_func_cntl
|= IBIAS(ibias
);
467 if (dividers
.vco_mode
)
468 mpll_dq_func_cntl_2
|= VCO_MODE
;
470 mpll_dq_func_cntl_2
&= ~VCO_MODE
;
473 mclk
->mclk770
.mclk_value
= cpu_to_be32(memory_clock
);
474 mclk
->mclk770
.vMPLL_AD_FUNC_CNTL
= cpu_to_be32(mpll_ad_func_cntl
);
475 mclk
->mclk770
.vMPLL_AD_FUNC_CNTL_2
= cpu_to_be32(mpll_ad_func_cntl_2
);
476 mclk
->mclk770
.vMPLL_DQ_FUNC_CNTL
= cpu_to_be32(mpll_dq_func_cntl
);
477 mclk
->mclk770
.vMPLL_DQ_FUNC_CNTL_2
= cpu_to_be32(mpll_dq_func_cntl_2
);
478 mclk
->mclk770
.vMCLK_PWRMGT_CNTL
= cpu_to_be32(mclk_pwrmgt_cntl
);
479 mclk
->mclk770
.vDLL_CNTL
= cpu_to_be32(dll_cntl
);
484 static int rv770_populate_sclk_value(struct radeon_device
*rdev
,
486 RV770_SMC_SCLK_VALUE
*sclk
)
488 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
489 struct atom_clock_dividers dividers
;
491 pi
->clk_regs
.rv770
.cg_spll_func_cntl
;
492 u32 spll_func_cntl_2
=
493 pi
->clk_regs
.rv770
.cg_spll_func_cntl_2
;
494 u32 spll_func_cntl_3
=
495 pi
->clk_regs
.rv770
.cg_spll_func_cntl_3
;
496 u32 cg_spll_spread_spectrum
=
497 pi
->clk_regs
.rv770
.cg_spll_spread_spectrum
;
498 u32 cg_spll_spread_spectrum_2
=
499 pi
->clk_regs
.rv770
.cg_spll_spread_spectrum_2
;
501 u32 reference_clock
= rdev
->clock
.spll
.reference_freq
;
502 u32 reference_divider
, post_divider
;
506 ret
= radeon_atom_get_clock_dividers(rdev
, COMPUTE_ENGINE_PLL_PARAM
,
507 engine_clock
, false, ÷rs
);
511 reference_divider
= 1 + dividers
.ref_div
;
513 if (dividers
.enable_post_div
)
514 post_divider
= (0x0f & (dividers
.post_div
>> 4)) + (0x0f & dividers
.post_div
) + 2;
518 tmp
= (u64
) engine_clock
* reference_divider
* post_divider
* 16384;
519 do_div(tmp
, reference_clock
);
522 if (dividers
.enable_post_div
)
523 spll_func_cntl
|= SPLL_DIVEN
;
525 spll_func_cntl
&= ~SPLL_DIVEN
;
526 spll_func_cntl
&= ~(SPLL_HILEN_MASK
| SPLL_LOLEN_MASK
| SPLL_REF_DIV_MASK
);
527 spll_func_cntl
|= SPLL_REF_DIV(dividers
.ref_div
);
528 spll_func_cntl
|= SPLL_HILEN((dividers
.post_div
>> 4) & 0xf);
529 spll_func_cntl
|= SPLL_LOLEN(dividers
.post_div
& 0xf);
531 spll_func_cntl_2
&= ~SCLK_MUX_SEL_MASK
;
532 spll_func_cntl_2
|= SCLK_MUX_SEL(2);
534 spll_func_cntl_3
&= ~SPLL_FB_DIV_MASK
;
535 spll_func_cntl_3
|= SPLL_FB_DIV(fbdiv
);
536 spll_func_cntl_3
|= SPLL_DITHEN
;
539 struct radeon_atom_ss ss
;
540 u32 vco_freq
= engine_clock
* post_divider
;
542 if (radeon_atombios_get_asic_ss_info(rdev
, &ss
,
543 ASIC_INTERNAL_ENGINE_SS
, vco_freq
)) {
544 u32 clk_s
= reference_clock
* 5 / (reference_divider
* ss
.rate
);
545 u32 clk_v
= ss
.percentage
* fbdiv
/ (clk_s
* 10000);
547 cg_spll_spread_spectrum
&= ~CLKS_MASK
;
548 cg_spll_spread_spectrum
|= CLKS(clk_s
);
549 cg_spll_spread_spectrum
|= SSEN
;
551 cg_spll_spread_spectrum_2
&= ~CLKV_MASK
;
552 cg_spll_spread_spectrum_2
|= CLKV(clk_v
);
556 sclk
->sclk_value
= cpu_to_be32(engine_clock
);
557 sclk
->vCG_SPLL_FUNC_CNTL
= cpu_to_be32(spll_func_cntl
);
558 sclk
->vCG_SPLL_FUNC_CNTL_2
= cpu_to_be32(spll_func_cntl_2
);
559 sclk
->vCG_SPLL_FUNC_CNTL_3
= cpu_to_be32(spll_func_cntl_3
);
560 sclk
->vCG_SPLL_SPREAD_SPECTRUM
= cpu_to_be32(cg_spll_spread_spectrum
);
561 sclk
->vCG_SPLL_SPREAD_SPECTRUM_2
= cpu_to_be32(cg_spll_spread_spectrum_2
);
566 int rv770_populate_vddc_value(struct radeon_device
*rdev
, u16 vddc
,
567 RV770_SMC_VOLTAGE_VALUE
*voltage
)
569 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
572 if (!pi
->voltage_control
) {
578 for (i
= 0; i
< pi
->valid_vddc_entries
; i
++) {
579 if (vddc
<= pi
->vddc_table
[i
].vddc
) {
580 voltage
->index
= pi
->vddc_table
[i
].vddc_index
;
581 voltage
->value
= cpu_to_be16(vddc
);
586 if (i
== pi
->valid_vddc_entries
)
592 int rv770_populate_mvdd_value(struct radeon_device
*rdev
, u32 mclk
,
593 RV770_SMC_VOLTAGE_VALUE
*voltage
)
595 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
597 if (!pi
->mvdd_control
) {
598 voltage
->index
= MVDD_HIGH_INDEX
;
599 voltage
->value
= cpu_to_be16(MVDD_HIGH_VALUE
);
603 if (mclk
<= pi
->mvdd_split_frequency
) {
604 voltage
->index
= MVDD_LOW_INDEX
;
605 voltage
->value
= cpu_to_be16(MVDD_LOW_VALUE
);
607 voltage
->index
= MVDD_HIGH_INDEX
;
608 voltage
->value
= cpu_to_be16(MVDD_HIGH_VALUE
);
614 static int rv770_convert_power_level_to_smc(struct radeon_device
*rdev
,
616 RV770_SMC_HW_PERFORMANCE_LEVEL
*level
,
619 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
622 level
->gen2PCIE
= pi
->pcie_gen2
?
623 ((pl
->flags
& ATOM_PPLIB_R600_FLAGS_PCIEGEN2
) ? 1 : 0) : 0;
624 level
->gen2XSP
= (pl
->flags
& ATOM_PPLIB_R600_FLAGS_PCIEGEN2
) ? 1 : 0;
625 level
->backbias
= (pl
->flags
& ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE
) ? 1 : 0;
626 level
->displayWatermark
= watermark_level
;
628 if (rdev
->family
== CHIP_RV740
)
629 ret
= rv740_populate_sclk_value(rdev
, pl
->sclk
,
631 else if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
))
632 ret
= rv730_populate_sclk_value(rdev
, pl
->sclk
,
635 ret
= rv770_populate_sclk_value(rdev
, pl
->sclk
,
640 if (rdev
->family
== CHIP_RV740
) {
642 if (pl
->mclk
<= pi
->mclk_strobe_mode_threshold
)
644 rv740_get_mclk_frequency_ratio(pl
->mclk
) | 0x10;
646 level
->strobeMode
= 0;
648 if (pl
->mclk
> pi
->mclk_edc_enable_threshold
)
649 level
->mcFlags
= SMC_MC_EDC_RD_FLAG
| SMC_MC_EDC_WR_FLAG
;
653 ret
= rv740_populate_mclk_value(rdev
, pl
->sclk
,
654 pl
->mclk
, &level
->mclk
);
655 } else if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
))
656 ret
= rv730_populate_mclk_value(rdev
, pl
->sclk
,
657 pl
->mclk
, &level
->mclk
);
659 ret
= rv770_populate_mclk_value(rdev
, pl
->sclk
,
660 pl
->mclk
, &level
->mclk
);
664 ret
= rv770_populate_vddc_value(rdev
, pl
->vddc
,
669 ret
= rv770_populate_mvdd_value(rdev
, pl
->mclk
, &level
->mvdd
);
674 static int rv770_convert_power_state_to_smc(struct radeon_device
*rdev
,
675 struct radeon_ps
*radeon_state
,
676 RV770_SMC_SWSTATE
*smc_state
)
678 struct rv7xx_ps
*state
= rv770_get_ps(radeon_state
);
681 if (!(radeon_state
->caps
& ATOM_PPLIB_DISALLOW_ON_DC
))
682 smc_state
->flags
|= PPSMC_SWSTATE_FLAG_DC
;
684 ret
= rv770_convert_power_level_to_smc(rdev
,
686 &smc_state
->levels
[0],
687 PPSMC_DISPLAY_WATERMARK_LOW
);
691 ret
= rv770_convert_power_level_to_smc(rdev
,
693 &smc_state
->levels
[1],
694 PPSMC_DISPLAY_WATERMARK_LOW
);
698 ret
= rv770_convert_power_level_to_smc(rdev
,
700 &smc_state
->levels
[2],
701 PPSMC_DISPLAY_WATERMARK_HIGH
);
705 smc_state
->levels
[0].arbValue
= MC_CG_ARB_FREQ_F1
;
706 smc_state
->levels
[1].arbValue
= MC_CG_ARB_FREQ_F2
;
707 smc_state
->levels
[2].arbValue
= MC_CG_ARB_FREQ_F3
;
709 smc_state
->levels
[0].seqValue
= rv770_get_seq_value(rdev
,
711 smc_state
->levels
[1].seqValue
= rv770_get_seq_value(rdev
,
713 smc_state
->levels
[2].seqValue
= rv770_get_seq_value(rdev
,
716 rv770_populate_smc_sp(rdev
, radeon_state
, smc_state
);
718 return rv770_populate_smc_t(rdev
, radeon_state
, smc_state
);
722 u32
rv770_calculate_memory_refresh_rate(struct radeon_device
*rdev
,
726 u32 dram_refresh_rate
;
727 u32 mc_arb_rfsh_rate
;
730 tmp
= (RREG32(MC_ARB_RAMCFG
) & NOOFROWS_MASK
) >> NOOFROWS_SHIFT
;
731 dram_rows
= 1 << (tmp
+ 10);
732 tmp
= RREG32(MC_SEQ_MISC0
) & 3;
733 dram_refresh_rate
= 1 << (tmp
+ 3);
734 mc_arb_rfsh_rate
= ((engine_clock
* 10) * dram_refresh_rate
/ dram_rows
- 32) / 64;
736 return mc_arb_rfsh_rate
;
739 static void rv770_program_memory_timing_parameters(struct radeon_device
*rdev
,
740 struct radeon_ps
*radeon_state
)
742 struct rv7xx_ps
*state
= rv770_get_ps(radeon_state
);
743 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
745 u32 arb_refresh_rate
;
748 if (state
->high
.sclk
< (state
->low
.sclk
* 0xFF / 0x40))
749 high_clock
= state
->high
.sclk
;
751 high_clock
= (state
->low
.sclk
* 0xFF / 0x40);
753 radeon_atom_set_engine_dram_timings(rdev
, high_clock
,
757 STATE0(64 * high_clock
/ pi
->boot_sclk
) |
758 STATE1(64 * high_clock
/ state
->low
.sclk
) |
759 STATE2(64 * high_clock
/ state
->medium
.sclk
) |
760 STATE3(64 * high_clock
/ state
->high
.sclk
);
761 WREG32(MC_ARB_SQM_RATIO
, sqm_ratio
);
764 POWERMODE0(rv770_calculate_memory_refresh_rate(rdev
, pi
->boot_sclk
)) |
765 POWERMODE1(rv770_calculate_memory_refresh_rate(rdev
, state
->low
.sclk
)) |
766 POWERMODE2(rv770_calculate_memory_refresh_rate(rdev
, state
->medium
.sclk
)) |
767 POWERMODE3(rv770_calculate_memory_refresh_rate(rdev
, state
->high
.sclk
));
768 WREG32(MC_ARB_RFSH_RATE
, arb_refresh_rate
);
771 void rv770_enable_backbias(struct radeon_device
*rdev
,
775 WREG32_P(GENERAL_PWRMGT
, BACKBIAS_PAD_EN
, ~BACKBIAS_PAD_EN
);
777 WREG32_P(GENERAL_PWRMGT
, 0, ~(BACKBIAS_VALUE
| BACKBIAS_PAD_EN
));
780 static void rv770_enable_spread_spectrum(struct radeon_device
*rdev
,
783 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
787 WREG32_P(GENERAL_PWRMGT
, DYN_SPREAD_SPECTRUM_EN
, ~DYN_SPREAD_SPECTRUM_EN
);
790 if (rdev
->family
== CHIP_RV740
)
791 rv740_enable_mclk_spread_spectrum(rdev
, true);
794 WREG32_P(CG_SPLL_SPREAD_SPECTRUM
, 0, ~SSEN
);
796 WREG32_P(GENERAL_PWRMGT
, 0, ~DYN_SPREAD_SPECTRUM_EN
);
798 WREG32_P(CG_MPLL_SPREAD_SPECTRUM
, 0, ~SSEN
);
800 if (rdev
->family
== CHIP_RV740
)
801 rv740_enable_mclk_spread_spectrum(rdev
, false);
805 static void rv770_program_mpll_timing_parameters(struct radeon_device
*rdev
)
807 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
809 if ((rdev
->family
== CHIP_RV770
) && !pi
->mem_gddr5
) {
811 (MPLL_LOCK_TIME(R600_MPLLLOCKTIME_DFLT
* pi
->ref_div
) |
812 MPLL_RESET_TIME(R600_MPLLRESETTIME_DFLT
)));
816 void rv770_setup_bsp(struct radeon_device
*rdev
)
818 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
819 u32 xclk
= radeon_get_xclk(rdev
);
821 r600_calculate_u_and_p(pi
->asi
,
827 r600_calculate_u_and_p(pi
->pasi
,
833 pi
->dsp
= BSP(pi
->bsp
) | BSU(pi
->bsu
);
834 pi
->psp
= BSP(pi
->pbsp
) | BSU(pi
->pbsu
);
836 WREG32(CG_BSP
, pi
->dsp
);
840 void rv770_program_git(struct radeon_device
*rdev
)
842 WREG32_P(CG_GIT
, CG_GICST(R600_GICST_DFLT
), ~CG_GICST_MASK
);
845 void rv770_program_tp(struct radeon_device
*rdev
)
848 enum r600_td td
= R600_TD_DFLT
;
850 for (i
= 0; i
< R600_PM_NUMBER_OF_TC
; i
++)
851 WREG32(CG_FFCT_0
+ (i
* 4), (UTC_0(r600_utc
[i
]) | DTC_0(r600_dtc
[i
])));
853 if (td
== R600_TD_AUTO
)
854 WREG32_P(SCLK_PWRMGT_CNTL
, 0, ~FIR_FORCE_TREND_SEL
);
856 WREG32_P(SCLK_PWRMGT_CNTL
, FIR_FORCE_TREND_SEL
, ~FIR_FORCE_TREND_SEL
);
857 if (td
== R600_TD_UP
)
858 WREG32_P(SCLK_PWRMGT_CNTL
, 0, ~FIR_TREND_MODE
);
859 if (td
== R600_TD_DOWN
)
860 WREG32_P(SCLK_PWRMGT_CNTL
, FIR_TREND_MODE
, ~FIR_TREND_MODE
);
863 void rv770_program_tpp(struct radeon_device
*rdev
)
865 WREG32(CG_TPC
, R600_TPC_DFLT
);
868 void rv770_program_sstp(struct radeon_device
*rdev
)
870 WREG32(CG_SSP
, (SSTU(R600_SSTU_DFLT
) | SST(R600_SST_DFLT
)));
873 void rv770_program_engine_speed_parameters(struct radeon_device
*rdev
)
875 WREG32_P(SPLL_CNTL_MODE
, SPLL_DIV_SYNC
, ~SPLL_DIV_SYNC
);
878 static void rv770_enable_display_gap(struct radeon_device
*rdev
)
880 u32 tmp
= RREG32(CG_DISPLAY_GAP_CNTL
);
882 tmp
&= ~(DISP1_GAP_MCHG_MASK
| DISP2_GAP_MCHG_MASK
);
883 tmp
|= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE
) |
884 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE
));
885 WREG32(CG_DISPLAY_GAP_CNTL
, tmp
);
888 void rv770_program_vc(struct radeon_device
*rdev
)
890 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
892 WREG32(CG_FTV
, pi
->vrc
);
895 void rv770_clear_vc(struct radeon_device
*rdev
)
900 int rv770_upload_firmware(struct radeon_device
*rdev
)
902 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
905 rv770_reset_smc(rdev
);
906 rv770_stop_smc_clock(rdev
);
908 ret
= rv770_load_smc_ucode(rdev
, pi
->sram_end
);
915 static int rv770_populate_smc_acpi_state(struct radeon_device
*rdev
,
916 RV770_SMC_STATETABLE
*table
)
918 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
920 u32 mpll_ad_func_cntl
=
921 pi
->clk_regs
.rv770
.mpll_ad_func_cntl
;
922 u32 mpll_ad_func_cntl_2
=
923 pi
->clk_regs
.rv770
.mpll_ad_func_cntl_2
;
924 u32 mpll_dq_func_cntl
=
925 pi
->clk_regs
.rv770
.mpll_dq_func_cntl
;
926 u32 mpll_dq_func_cntl_2
=
927 pi
->clk_regs
.rv770
.mpll_dq_func_cntl_2
;
929 pi
->clk_regs
.rv770
.cg_spll_func_cntl
;
930 u32 spll_func_cntl_2
=
931 pi
->clk_regs
.rv770
.cg_spll_func_cntl_2
;
932 u32 spll_func_cntl_3
=
933 pi
->clk_regs
.rv770
.cg_spll_func_cntl_3
;
934 u32 mclk_pwrmgt_cntl
;
937 table
->ACPIState
= table
->initialState
;
939 table
->ACPIState
.flags
&= ~PPSMC_SWSTATE_FLAG_DC
;
942 rv770_populate_vddc_value(rdev
, pi
->acpi_vddc
,
943 &table
->ACPIState
.levels
[0].vddc
);
945 if (pi
->acpi_pcie_gen2
)
946 table
->ACPIState
.levels
[0].gen2PCIE
= 1;
948 table
->ACPIState
.levels
[0].gen2PCIE
= 0;
950 table
->ACPIState
.levels
[0].gen2PCIE
= 0;
951 if (pi
->acpi_pcie_gen2
)
952 table
->ACPIState
.levels
[0].gen2XSP
= 1;
954 table
->ACPIState
.levels
[0].gen2XSP
= 0;
956 rv770_populate_vddc_value(rdev
, pi
->min_vddc_in_table
,
957 &table
->ACPIState
.levels
[0].vddc
);
958 table
->ACPIState
.levels
[0].gen2PCIE
= 0;
962 mpll_ad_func_cntl_2
|= BIAS_GEN_PDNB
| RESET_EN
;
964 mpll_dq_func_cntl_2
|= BIAS_GEN_PDNB
| RESET_EN
;
966 mclk_pwrmgt_cntl
= (MRDCKA0_RESET
|
975 dll_cntl
= 0xff000000;
977 spll_func_cntl
|= SPLL_RESET
| SPLL_SLEEP
| SPLL_BYPASS_EN
;
979 spll_func_cntl_2
&= ~SCLK_MUX_SEL_MASK
;
980 spll_func_cntl_2
|= SCLK_MUX_SEL(4);
982 table
->ACPIState
.levels
[0].mclk
.mclk770
.vMPLL_AD_FUNC_CNTL
= cpu_to_be32(mpll_ad_func_cntl
);
983 table
->ACPIState
.levels
[0].mclk
.mclk770
.vMPLL_AD_FUNC_CNTL_2
= cpu_to_be32(mpll_ad_func_cntl_2
);
984 table
->ACPIState
.levels
[0].mclk
.mclk770
.vMPLL_DQ_FUNC_CNTL
= cpu_to_be32(mpll_dq_func_cntl
);
985 table
->ACPIState
.levels
[0].mclk
.mclk770
.vMPLL_DQ_FUNC_CNTL_2
= cpu_to_be32(mpll_dq_func_cntl_2
);
987 table
->ACPIState
.levels
[0].mclk
.mclk770
.vMCLK_PWRMGT_CNTL
= cpu_to_be32(mclk_pwrmgt_cntl
);
988 table
->ACPIState
.levels
[0].mclk
.mclk770
.vDLL_CNTL
= cpu_to_be32(dll_cntl
);
990 table
->ACPIState
.levels
[0].mclk
.mclk770
.mclk_value
= 0;
992 table
->ACPIState
.levels
[0].sclk
.vCG_SPLL_FUNC_CNTL
= cpu_to_be32(spll_func_cntl
);
993 table
->ACPIState
.levels
[0].sclk
.vCG_SPLL_FUNC_CNTL_2
= cpu_to_be32(spll_func_cntl_2
);
994 table
->ACPIState
.levels
[0].sclk
.vCG_SPLL_FUNC_CNTL_3
= cpu_to_be32(spll_func_cntl_3
);
996 table
->ACPIState
.levels
[0].sclk
.sclk_value
= 0;
998 rv770_populate_mvdd_value(rdev
, 0, &table
->ACPIState
.levels
[0].mvdd
);
1000 table
->ACPIState
.levels
[1] = table
->ACPIState
.levels
[0];
1001 table
->ACPIState
.levels
[2] = table
->ACPIState
.levels
[0];
1006 int rv770_populate_initial_mvdd_value(struct radeon_device
*rdev
,
1007 RV770_SMC_VOLTAGE_VALUE
*voltage
)
1009 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1011 if ((pi
->s0_vid_lower_smio_cntl
& pi
->mvdd_mask_low
) ==
1012 (pi
->mvdd_low_smio
[MVDD_LOW_INDEX
] & pi
->mvdd_mask_low
) ) {
1013 voltage
->index
= MVDD_LOW_INDEX
;
1014 voltage
->value
= cpu_to_be16(MVDD_LOW_VALUE
);
1016 voltage
->index
= MVDD_HIGH_INDEX
;
1017 voltage
->value
= cpu_to_be16(MVDD_HIGH_VALUE
);
1023 static int rv770_populate_smc_initial_state(struct radeon_device
*rdev
,
1024 struct radeon_ps
*radeon_state
,
1025 RV770_SMC_STATETABLE
*table
)
1027 struct rv7xx_ps
*initial_state
= rv770_get_ps(radeon_state
);
1028 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1031 table
->initialState
.levels
[0].mclk
.mclk770
.vMPLL_AD_FUNC_CNTL
=
1032 cpu_to_be32(pi
->clk_regs
.rv770
.mpll_ad_func_cntl
);
1033 table
->initialState
.levels
[0].mclk
.mclk770
.vMPLL_AD_FUNC_CNTL_2
=
1034 cpu_to_be32(pi
->clk_regs
.rv770
.mpll_ad_func_cntl_2
);
1035 table
->initialState
.levels
[0].mclk
.mclk770
.vMPLL_DQ_FUNC_CNTL
=
1036 cpu_to_be32(pi
->clk_regs
.rv770
.mpll_dq_func_cntl
);
1037 table
->initialState
.levels
[0].mclk
.mclk770
.vMPLL_DQ_FUNC_CNTL_2
=
1038 cpu_to_be32(pi
->clk_regs
.rv770
.mpll_dq_func_cntl_2
);
1039 table
->initialState
.levels
[0].mclk
.mclk770
.vMCLK_PWRMGT_CNTL
=
1040 cpu_to_be32(pi
->clk_regs
.rv770
.mclk_pwrmgt_cntl
);
1041 table
->initialState
.levels
[0].mclk
.mclk770
.vDLL_CNTL
=
1042 cpu_to_be32(pi
->clk_regs
.rv770
.dll_cntl
);
1044 table
->initialState
.levels
[0].mclk
.mclk770
.vMPLL_SS
=
1045 cpu_to_be32(pi
->clk_regs
.rv770
.mpll_ss1
);
1046 table
->initialState
.levels
[0].mclk
.mclk770
.vMPLL_SS2
=
1047 cpu_to_be32(pi
->clk_regs
.rv770
.mpll_ss2
);
1049 table
->initialState
.levels
[0].mclk
.mclk770
.mclk_value
=
1050 cpu_to_be32(initial_state
->low
.mclk
);
1052 table
->initialState
.levels
[0].sclk
.vCG_SPLL_FUNC_CNTL
=
1053 cpu_to_be32(pi
->clk_regs
.rv770
.cg_spll_func_cntl
);
1054 table
->initialState
.levels
[0].sclk
.vCG_SPLL_FUNC_CNTL_2
=
1055 cpu_to_be32(pi
->clk_regs
.rv770
.cg_spll_func_cntl_2
);
1056 table
->initialState
.levels
[0].sclk
.vCG_SPLL_FUNC_CNTL_3
=
1057 cpu_to_be32(pi
->clk_regs
.rv770
.cg_spll_func_cntl_3
);
1058 table
->initialState
.levels
[0].sclk
.vCG_SPLL_SPREAD_SPECTRUM
=
1059 cpu_to_be32(pi
->clk_regs
.rv770
.cg_spll_spread_spectrum
);
1060 table
->initialState
.levels
[0].sclk
.vCG_SPLL_SPREAD_SPECTRUM_2
=
1061 cpu_to_be32(pi
->clk_regs
.rv770
.cg_spll_spread_spectrum_2
);
1063 table
->initialState
.levels
[0].sclk
.sclk_value
=
1064 cpu_to_be32(initial_state
->low
.sclk
);
1066 table
->initialState
.levels
[0].arbValue
= MC_CG_ARB_FREQ_F0
;
1068 table
->initialState
.levels
[0].seqValue
=
1069 rv770_get_seq_value(rdev
, &initial_state
->low
);
1071 rv770_populate_vddc_value(rdev
,
1072 initial_state
->low
.vddc
,
1073 &table
->initialState
.levels
[0].vddc
);
1074 rv770_populate_initial_mvdd_value(rdev
,
1075 &table
->initialState
.levels
[0].mvdd
);
1077 a_t
= CG_R(0xffff) | CG_L(0);
1078 table
->initialState
.levels
[0].aT
= cpu_to_be32(a_t
);
1080 table
->initialState
.levels
[0].bSP
= cpu_to_be32(pi
->dsp
);
1082 if (pi
->boot_in_gen2
)
1083 table
->initialState
.levels
[0].gen2PCIE
= 1;
1085 table
->initialState
.levels
[0].gen2PCIE
= 0;
1086 if (initial_state
->low
.flags
& ATOM_PPLIB_R600_FLAGS_PCIEGEN2
)
1087 table
->initialState
.levels
[0].gen2XSP
= 1;
1089 table
->initialState
.levels
[0].gen2XSP
= 0;
1091 if (rdev
->family
== CHIP_RV740
) {
1092 if (pi
->mem_gddr5
) {
1093 if (initial_state
->low
.mclk
<= pi
->mclk_strobe_mode_threshold
)
1094 table
->initialState
.levels
[0].strobeMode
=
1095 rv740_get_mclk_frequency_ratio(initial_state
->low
.mclk
) | 0x10;
1097 table
->initialState
.levels
[0].strobeMode
= 0;
1099 if (initial_state
->low
.mclk
>= pi
->mclk_edc_enable_threshold
)
1100 table
->initialState
.levels
[0].mcFlags
= SMC_MC_EDC_RD_FLAG
| SMC_MC_EDC_WR_FLAG
;
1102 table
->initialState
.levels
[0].mcFlags
= 0;
1106 table
->initialState
.levels
[1] = table
->initialState
.levels
[0];
1107 table
->initialState
.levels
[2] = table
->initialState
.levels
[0];
1109 table
->initialState
.flags
|= PPSMC_SWSTATE_FLAG_DC
;
1114 static int rv770_populate_smc_vddc_table(struct radeon_device
*rdev
,
1115 RV770_SMC_STATETABLE
*table
)
1117 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1120 for (i
= 0; i
< pi
->valid_vddc_entries
; i
++) {
1121 table
->highSMIO
[pi
->vddc_table
[i
].vddc_index
] =
1122 pi
->vddc_table
[i
].high_smio
;
1123 table
->lowSMIO
[pi
->vddc_table
[i
].vddc_index
] =
1124 cpu_to_be32(pi
->vddc_table
[i
].low_smio
);
1127 table
->voltageMaskTable
.highMask
[RV770_SMC_VOLTAGEMASK_VDDC
] = 0;
1128 table
->voltageMaskTable
.lowMask
[RV770_SMC_VOLTAGEMASK_VDDC
] =
1129 cpu_to_be32(pi
->vddc_mask_low
);
1132 ((i
< pi
->valid_vddc_entries
) &&
1133 (pi
->max_vddc_in_table
>
1134 pi
->vddc_table
[i
].vddc
));
1137 table
->maxVDDCIndexInPPTable
=
1138 pi
->vddc_table
[i
].vddc_index
;
1143 static int rv770_populate_smc_mvdd_table(struct radeon_device
*rdev
,
1144 RV770_SMC_STATETABLE
*table
)
1146 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1148 if (pi
->mvdd_control
) {
1149 table
->lowSMIO
[MVDD_HIGH_INDEX
] |=
1150 cpu_to_be32(pi
->mvdd_low_smio
[MVDD_HIGH_INDEX
]);
1151 table
->lowSMIO
[MVDD_LOW_INDEX
] |=
1152 cpu_to_be32(pi
->mvdd_low_smio
[MVDD_LOW_INDEX
]);
1154 table
->voltageMaskTable
.highMask
[RV770_SMC_VOLTAGEMASK_MVDD
] = 0;
1155 table
->voltageMaskTable
.lowMask
[RV770_SMC_VOLTAGEMASK_MVDD
] =
1156 cpu_to_be32(pi
->mvdd_mask_low
);
1162 static int rv770_init_smc_table(struct radeon_device
*rdev
,
1163 struct radeon_ps
*radeon_boot_state
)
1165 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1166 struct rv7xx_ps
*boot_state
= rv770_get_ps(radeon_boot_state
);
1167 RV770_SMC_STATETABLE
*table
= &pi
->smc_statetable
;
1170 memset(table
, 0, sizeof(RV770_SMC_STATETABLE
));
1172 pi
->boot_sclk
= boot_state
->low
.sclk
;
1174 rv770_populate_smc_vddc_table(rdev
, table
);
1175 rv770_populate_smc_mvdd_table(rdev
, table
);
1177 switch (rdev
->pm
.int_thermal_type
) {
1178 case THERMAL_TYPE_RV770
:
1179 case THERMAL_TYPE_ADT7473_WITH_INTERNAL
:
1180 table
->thermalProtectType
= PPSMC_THERMAL_PROTECT_TYPE_INTERNAL
;
1182 case THERMAL_TYPE_NONE
:
1183 table
->thermalProtectType
= PPSMC_THERMAL_PROTECT_TYPE_NONE
;
1185 case THERMAL_TYPE_EXTERNAL_GPIO
:
1187 table
->thermalProtectType
= PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL
;
1191 if (rdev
->pm
.dpm
.platform_caps
& ATOM_PP_PLATFORM_CAP_HARDWAREDC
) {
1192 table
->systemFlags
|= PPSMC_SYSTEMFLAG_GPIO_DC
;
1194 if (rdev
->pm
.dpm
.platform_caps
& ATOM_PP_PLATFORM_CAP_DONT_WAIT_FOR_VBLANK_ON_ALERT
)
1195 table
->extraFlags
|= PPSMC_EXTRAFLAGS_AC2DC_DONT_WAIT_FOR_VBLANK
;
1197 if (rdev
->pm
.dpm
.platform_caps
& ATOM_PP_PLATFORM_CAP_GOTO_BOOT_ON_ALERT
)
1198 table
->extraFlags
|= PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTOINITIALSTATE
;
1201 if (rdev
->pm
.dpm
.platform_caps
& ATOM_PP_PLATFORM_CAP_STEPVDDC
)
1202 table
->systemFlags
|= PPSMC_SYSTEMFLAG_STEPVDDC
;
1205 table
->systemFlags
|= PPSMC_SYSTEMFLAG_GDDR5
;
1207 if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
))
1208 ret
= rv730_populate_smc_initial_state(rdev
, radeon_boot_state
, table
);
1210 ret
= rv770_populate_smc_initial_state(rdev
, radeon_boot_state
, table
);
1214 if (rdev
->family
== CHIP_RV740
)
1215 ret
= rv740_populate_smc_acpi_state(rdev
, table
);
1216 else if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
))
1217 ret
= rv730_populate_smc_acpi_state(rdev
, table
);
1219 ret
= rv770_populate_smc_acpi_state(rdev
, table
);
1223 table
->driverState
= table
->initialState
;
1225 return rv770_copy_bytes_to_smc(rdev
,
1226 pi
->state_table_start
,
1228 sizeof(RV770_SMC_STATETABLE
),
1232 static int rv770_construct_vddc_table(struct radeon_device
*rdev
)
1234 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1240 radeon_atom_get_min_voltage(rdev
, SET_VOLTAGE_TYPE_ASIC_VDDC
, &min
);
1241 radeon_atom_get_max_voltage(rdev
, SET_VOLTAGE_TYPE_ASIC_VDDC
, &max
);
1242 radeon_atom_get_voltage_step(rdev
, SET_VOLTAGE_TYPE_ASIC_VDDC
, &step
);
1244 steps
= (max
- min
) / step
+ 1;
1246 if (steps
> MAX_NO_VREG_STEPS
)
1249 for (i
= 0; i
< steps
; i
++) {
1250 u32 gpio_pins
, gpio_mask
;
1252 pi
->vddc_table
[i
].vddc
= (u16
)(min
+ i
* step
);
1253 radeon_atom_get_voltage_gpio_settings(rdev
,
1254 pi
->vddc_table
[i
].vddc
,
1255 SET_VOLTAGE_TYPE_ASIC_VDDC
,
1256 &gpio_pins
, &gpio_mask
);
1257 pi
->vddc_table
[i
].low_smio
= gpio_pins
& gpio_mask
;
1258 pi
->vddc_table
[i
].high_smio
= 0;
1259 pi
->vddc_mask_low
= gpio_mask
;
1261 if ((pi
->vddc_table
[i
].low_smio
!=
1262 pi
->vddc_table
[i
- 1].low_smio
) ||
1263 (pi
->vddc_table
[i
].high_smio
!=
1264 pi
->vddc_table
[i
- 1].high_smio
))
1267 pi
->vddc_table
[i
].vddc_index
= vddc_index
;
1270 pi
->valid_vddc_entries
= (u8
)steps
;
1275 static u32
rv770_get_mclk_split_point(struct atom_memory_info
*memory_info
)
1277 if (memory_info
->mem_type
== MEM_TYPE_GDDR3
)
1283 static int rv770_get_mvdd_pin_configuration(struct radeon_device
*rdev
)
1285 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1286 u32 gpio_pins
, gpio_mask
;
1288 radeon_atom_get_voltage_gpio_settings(rdev
,
1289 MVDD_HIGH_VALUE
, SET_VOLTAGE_TYPE_ASIC_MVDDC
,
1290 &gpio_pins
, &gpio_mask
);
1291 pi
->mvdd_mask_low
= gpio_mask
;
1292 pi
->mvdd_low_smio
[MVDD_HIGH_INDEX
] =
1293 gpio_pins
& gpio_mask
;
1295 radeon_atom_get_voltage_gpio_settings(rdev
,
1296 MVDD_LOW_VALUE
, SET_VOLTAGE_TYPE_ASIC_MVDDC
,
1297 &gpio_pins
, &gpio_mask
);
1298 pi
->mvdd_low_smio
[MVDD_LOW_INDEX
] =
1299 gpio_pins
& gpio_mask
;
1304 u8
rv770_get_memory_module_index(struct radeon_device
*rdev
)
1306 return (u8
) ((RREG32(BIOS_SCRATCH_4
) >> 16) & 0xff);
1309 static int rv770_get_mvdd_configuration(struct radeon_device
*rdev
)
1311 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1312 u8 memory_module_index
;
1313 struct atom_memory_info memory_info
;
1315 memory_module_index
= rv770_get_memory_module_index(rdev
);
1317 if (radeon_atom_get_memory_info(rdev
, memory_module_index
, &memory_info
)) {
1318 pi
->mvdd_control
= false;
1322 pi
->mvdd_split_frequency
=
1323 rv770_get_mclk_split_point(&memory_info
);
1325 if (pi
->mvdd_split_frequency
== 0) {
1326 pi
->mvdd_control
= false;
1330 return rv770_get_mvdd_pin_configuration(rdev
);
1333 void rv770_enable_voltage_control(struct radeon_device
*rdev
,
1337 WREG32_P(GENERAL_PWRMGT
, VOLT_PWRMGT_EN
, ~VOLT_PWRMGT_EN
);
1339 WREG32_P(GENERAL_PWRMGT
, 0, ~VOLT_PWRMGT_EN
);
1342 static void rv770_program_display_gap(struct radeon_device
*rdev
)
1344 u32 tmp
= RREG32(CG_DISPLAY_GAP_CNTL
);
1346 tmp
&= ~(DISP1_GAP_MCHG_MASK
| DISP2_GAP_MCHG_MASK
);
1347 if (rdev
->pm
.dpm
.new_active_crtcs
& 1) {
1348 tmp
|= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK
);
1349 tmp
|= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE
);
1350 } else if (rdev
->pm
.dpm
.new_active_crtcs
& 2) {
1351 tmp
|= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE
);
1352 tmp
|= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK
);
1354 tmp
|= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE
);
1355 tmp
|= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE
);
1357 WREG32(CG_DISPLAY_GAP_CNTL
, tmp
);
1360 static void rv770_enable_dynamic_pcie_gen2(struct radeon_device
*rdev
,
1363 rv770_enable_bif_dynamic_pcie_gen2(rdev
, enable
);
1366 WREG32_P(GENERAL_PWRMGT
, ENABLE_GEN2PCIE
, ~ENABLE_GEN2PCIE
);
1368 WREG32_P(GENERAL_PWRMGT
, 0, ~ENABLE_GEN2PCIE
);
1371 static void r7xx_program_memory_timing_parameters(struct radeon_device
*rdev
,
1372 struct radeon_ps
*radeon_new_state
)
1374 if ((rdev
->family
== CHIP_RV730
) ||
1375 (rdev
->family
== CHIP_RV710
) ||
1376 (rdev
->family
== CHIP_RV740
))
1377 rv730_program_memory_timing_parameters(rdev
, radeon_new_state
);
1379 rv770_program_memory_timing_parameters(rdev
, radeon_new_state
);
1382 static int rv770_upload_sw_state(struct radeon_device
*rdev
,
1383 struct radeon_ps
*radeon_new_state
)
1385 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1386 u16 address
= pi
->state_table_start
+
1387 offsetof(RV770_SMC_STATETABLE
, driverState
);
1388 RV770_SMC_SWSTATE state
= { 0 };
1391 ret
= rv770_convert_power_state_to_smc(rdev
, radeon_new_state
, &state
);
1395 return rv770_copy_bytes_to_smc(rdev
, address
, (const u8
*)&state
,
1396 sizeof(RV770_SMC_SWSTATE
),
1400 int rv770_halt_smc(struct radeon_device
*rdev
)
1402 if (rv770_send_msg_to_smc(rdev
, PPSMC_MSG_Halt
) != PPSMC_Result_OK
)
1405 if (rv770_wait_for_smc_inactive(rdev
) != PPSMC_Result_OK
)
1411 int rv770_resume_smc(struct radeon_device
*rdev
)
1413 if (rv770_send_msg_to_smc(rdev
, PPSMC_MSG_Resume
) != PPSMC_Result_OK
)
1418 int rv770_set_sw_state(struct radeon_device
*rdev
)
1420 if (rv770_send_msg_to_smc(rdev
, PPSMC_MSG_SwitchToSwState
) != PPSMC_Result_OK
)
1421 DRM_DEBUG("rv770_set_sw_state failed\n");
1425 int rv770_set_boot_state(struct radeon_device
*rdev
)
1427 if (rv770_send_msg_to_smc(rdev
, PPSMC_MSG_SwitchToInitialState
) != PPSMC_Result_OK
)
1432 void rv770_set_uvd_clock_before_set_eng_clock(struct radeon_device
*rdev
,
1433 struct radeon_ps
*new_ps
,
1434 struct radeon_ps
*old_ps
)
1436 struct rv7xx_ps
*new_state
= rv770_get_ps(new_ps
);
1437 struct rv7xx_ps
*current_state
= rv770_get_ps(old_ps
);
1439 if ((new_ps
->vclk
== old_ps
->vclk
) &&
1440 (new_ps
->dclk
== old_ps
->dclk
))
1443 if (new_state
->high
.sclk
>= current_state
->high
.sclk
)
1446 radeon_set_uvd_clocks(rdev
, new_ps
->vclk
, new_ps
->dclk
);
1449 void rv770_set_uvd_clock_after_set_eng_clock(struct radeon_device
*rdev
,
1450 struct radeon_ps
*new_ps
,
1451 struct radeon_ps
*old_ps
)
1453 struct rv7xx_ps
*new_state
= rv770_get_ps(new_ps
);
1454 struct rv7xx_ps
*current_state
= rv770_get_ps(old_ps
);
1456 if ((new_ps
->vclk
== old_ps
->vclk
) &&
1457 (new_ps
->dclk
== old_ps
->dclk
))
1460 if (new_state
->high
.sclk
< current_state
->high
.sclk
)
1463 radeon_set_uvd_clocks(rdev
, new_ps
->vclk
, new_ps
->dclk
);
1466 int rv770_restrict_performance_levels_before_switch(struct radeon_device
*rdev
)
1468 if (rv770_send_msg_to_smc(rdev
, (PPSMC_Msg
)(PPSMC_MSG_NoForcedLevel
)) != PPSMC_Result_OK
)
1471 if (rv770_send_msg_to_smc(rdev
, (PPSMC_Msg
)(PPSMC_MSG_TwoLevelsDisabled
)) != PPSMC_Result_OK
)
1477 int rv770_dpm_force_performance_level(struct radeon_device
*rdev
,
1478 enum radeon_dpm_forced_level level
)
1482 if (level
== RADEON_DPM_FORCED_LEVEL_HIGH
) {
1483 if (rv770_send_msg_to_smc(rdev
, PPSMC_MSG_ZeroLevelsDisabled
) != PPSMC_Result_OK
)
1485 msg
= PPSMC_MSG_ForceHigh
;
1486 } else if (level
== RADEON_DPM_FORCED_LEVEL_LOW
) {
1487 if (rv770_send_msg_to_smc(rdev
, PPSMC_MSG_NoForcedLevel
) != PPSMC_Result_OK
)
1489 msg
= (PPSMC_Msg
)(PPSMC_MSG_TwoLevelsDisabled
);
1491 if (rv770_send_msg_to_smc(rdev
, PPSMC_MSG_NoForcedLevel
) != PPSMC_Result_OK
)
1493 msg
= (PPSMC_Msg
)(PPSMC_MSG_ZeroLevelsDisabled
);
1496 if (rv770_send_msg_to_smc(rdev
, msg
) != PPSMC_Result_OK
)
1499 rdev
->pm
.dpm
.forced_level
= level
;
1504 void r7xx_start_smc(struct radeon_device
*rdev
)
1506 rv770_start_smc(rdev
);
1507 rv770_start_smc_clock(rdev
);
1511 void r7xx_stop_smc(struct radeon_device
*rdev
)
1513 rv770_reset_smc(rdev
);
1514 rv770_stop_smc_clock(rdev
);
1517 static void rv770_read_clock_registers(struct radeon_device
*rdev
)
1519 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1521 pi
->clk_regs
.rv770
.cg_spll_func_cntl
=
1522 RREG32(CG_SPLL_FUNC_CNTL
);
1523 pi
->clk_regs
.rv770
.cg_spll_func_cntl_2
=
1524 RREG32(CG_SPLL_FUNC_CNTL_2
);
1525 pi
->clk_regs
.rv770
.cg_spll_func_cntl_3
=
1526 RREG32(CG_SPLL_FUNC_CNTL_3
);
1527 pi
->clk_regs
.rv770
.cg_spll_spread_spectrum
=
1528 RREG32(CG_SPLL_SPREAD_SPECTRUM
);
1529 pi
->clk_regs
.rv770
.cg_spll_spread_spectrum_2
=
1530 RREG32(CG_SPLL_SPREAD_SPECTRUM_2
);
1531 pi
->clk_regs
.rv770
.mpll_ad_func_cntl
=
1532 RREG32(MPLL_AD_FUNC_CNTL
);
1533 pi
->clk_regs
.rv770
.mpll_ad_func_cntl_2
=
1534 RREG32(MPLL_AD_FUNC_CNTL_2
);
1535 pi
->clk_regs
.rv770
.mpll_dq_func_cntl
=
1536 RREG32(MPLL_DQ_FUNC_CNTL
);
1537 pi
->clk_regs
.rv770
.mpll_dq_func_cntl_2
=
1538 RREG32(MPLL_DQ_FUNC_CNTL_2
);
1539 pi
->clk_regs
.rv770
.mclk_pwrmgt_cntl
=
1540 RREG32(MCLK_PWRMGT_CNTL
);
1541 pi
->clk_regs
.rv770
.dll_cntl
= RREG32(DLL_CNTL
);
1544 static void r7xx_read_clock_registers(struct radeon_device
*rdev
)
1546 if (rdev
->family
== CHIP_RV740
)
1547 rv740_read_clock_registers(rdev
);
1548 else if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
))
1549 rv730_read_clock_registers(rdev
);
1551 rv770_read_clock_registers(rdev
);
1554 void rv770_read_voltage_smio_registers(struct radeon_device
*rdev
)
1556 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1558 pi
->s0_vid_lower_smio_cntl
=
1559 RREG32(S0_VID_LOWER_SMIO_CNTL
);
1562 void rv770_reset_smio_status(struct radeon_device
*rdev
)
1564 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1565 u32 sw_smio_index
, vid_smio_cntl
;
1568 (RREG32(GENERAL_PWRMGT
) & SW_SMIO_INDEX_MASK
) >> SW_SMIO_INDEX_SHIFT
;
1569 switch (sw_smio_index
) {
1571 vid_smio_cntl
= RREG32(S3_VID_LOWER_SMIO_CNTL
);
1574 vid_smio_cntl
= RREG32(S2_VID_LOWER_SMIO_CNTL
);
1577 vid_smio_cntl
= RREG32(S1_VID_LOWER_SMIO_CNTL
);
1582 vid_smio_cntl
= pi
->s0_vid_lower_smio_cntl
;
1586 WREG32(S0_VID_LOWER_SMIO_CNTL
, vid_smio_cntl
);
1587 WREG32_P(GENERAL_PWRMGT
, SW_SMIO_INDEX(0), ~SW_SMIO_INDEX_MASK
);
1590 void rv770_get_memory_type(struct radeon_device
*rdev
)
1592 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1595 tmp
= RREG32(MC_SEQ_MISC0
);
1597 if (((tmp
& MC_SEQ_MISC0_GDDR5_MASK
) >> MC_SEQ_MISC0_GDDR5_SHIFT
) ==
1598 MC_SEQ_MISC0_GDDR5_VALUE
)
1599 pi
->mem_gddr5
= true;
1601 pi
->mem_gddr5
= false;
1605 void rv770_get_pcie_gen2_status(struct radeon_device
*rdev
)
1607 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1610 tmp
= RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL
);
1612 if ((tmp
& LC_OTHER_SIDE_EVER_SENT_GEN2
) &&
1613 (tmp
& LC_OTHER_SIDE_SUPPORTS_GEN2
))
1614 pi
->pcie_gen2
= true;
1616 pi
->pcie_gen2
= false;
1618 if (pi
->pcie_gen2
) {
1619 if (tmp
& LC_CURRENT_DATA_RATE
)
1620 pi
->boot_in_gen2
= true;
1622 pi
->boot_in_gen2
= false;
1624 pi
->boot_in_gen2
= false;
1628 static int rv770_enter_ulp_state(struct radeon_device
*rdev
)
1630 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1632 if (pi
->gfx_clock_gating
) {
1633 WREG32_P(SCLK_PWRMGT_CNTL
, 0, ~DYN_GFX_CLK_OFF_EN
);
1634 WREG32_P(SCLK_PWRMGT_CNTL
, GFX_CLK_FORCE_ON
, ~GFX_CLK_FORCE_ON
);
1635 WREG32_P(SCLK_PWRMGT_CNTL
, 0, ~GFX_CLK_FORCE_ON
);
1636 RREG32(GB_TILING_CONFIG
);
1639 WREG32_P(SMC_MSG
, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower
),
1640 ~HOST_SMC_MSG_MASK
);
1647 static int rv770_exit_ulp_state(struct radeon_device
*rdev
)
1649 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1652 WREG32_P(SMC_MSG
, HOST_SMC_MSG(PPSMC_MSG_ResumeFromMinimumPower
),
1653 ~HOST_SMC_MSG_MASK
);
1657 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
1658 if (((RREG32(SMC_MSG
) & HOST_SMC_RESP_MASK
) >> HOST_SMC_RESP_SHIFT
) == 1)
1663 if (pi
->gfx_clock_gating
)
1664 WREG32_P(SCLK_PWRMGT_CNTL
, DYN_GFX_CLK_OFF_EN
, ~DYN_GFX_CLK_OFF_EN
);
1670 static void rv770_get_mclk_odt_threshold(struct radeon_device
*rdev
)
1672 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1673 u8 memory_module_index
;
1674 struct atom_memory_info memory_info
;
1676 pi
->mclk_odt_threshold
= 0;
1678 if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
)) {
1679 memory_module_index
= rv770_get_memory_module_index(rdev
);
1681 if (radeon_atom_get_memory_info(rdev
, memory_module_index
, &memory_info
))
1684 if (memory_info
.mem_type
== MEM_TYPE_DDR2
||
1685 memory_info
.mem_type
== MEM_TYPE_DDR3
)
1686 pi
->mclk_odt_threshold
= 30000;
1690 void rv770_get_max_vddc(struct radeon_device
*rdev
)
1692 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1695 if (radeon_atom_get_max_vddc(rdev
, 0, 0, &vddc
))
1698 pi
->max_vddc
= vddc
;
1701 void rv770_program_response_times(struct radeon_device
*rdev
)
1703 u32 voltage_response_time
, backbias_response_time
;
1704 u32 acpi_delay_time
, vbi_time_out
;
1705 u32 vddc_dly
, bb_dly
, acpi_dly
, vbi_dly
;
1706 u32 reference_clock
;
1708 voltage_response_time
= (u32
)rdev
->pm
.dpm
.voltage_response_time
;
1709 backbias_response_time
= (u32
)rdev
->pm
.dpm
.backbias_response_time
;
1711 if (voltage_response_time
== 0)
1712 voltage_response_time
= 1000;
1714 if (backbias_response_time
== 0)
1715 backbias_response_time
= 1000;
1717 acpi_delay_time
= 15000;
1718 vbi_time_out
= 100000;
1720 reference_clock
= radeon_get_xclk(rdev
);
1722 vddc_dly
= (voltage_response_time
* reference_clock
) / 1600;
1723 bb_dly
= (backbias_response_time
* reference_clock
) / 1600;
1724 acpi_dly
= (acpi_delay_time
* reference_clock
) / 1600;
1725 vbi_dly
= (vbi_time_out
* reference_clock
) / 1600;
1727 rv770_write_smc_soft_register(rdev
,
1728 RV770_SMC_SOFT_REGISTER_delay_vreg
, vddc_dly
);
1729 rv770_write_smc_soft_register(rdev
,
1730 RV770_SMC_SOFT_REGISTER_delay_bbias
, bb_dly
);
1731 rv770_write_smc_soft_register(rdev
,
1732 RV770_SMC_SOFT_REGISTER_delay_acpi
, acpi_dly
);
1733 rv770_write_smc_soft_register(rdev
,
1734 RV770_SMC_SOFT_REGISTER_mclk_chg_timeout
, vbi_dly
);
1736 /* XXX look up hw revision */
1738 rv770_write_smc_soft_register(rdev
,
1739 RV770_SMC_SOFT_REGISTER_baby_step_timer
,
1744 static void rv770_program_dcodt_before_state_switch(struct radeon_device
*rdev
,
1745 struct radeon_ps
*radeon_new_state
,
1746 struct radeon_ps
*radeon_current_state
)
1748 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1749 struct rv7xx_ps
*new_state
= rv770_get_ps(radeon_new_state
);
1750 struct rv7xx_ps
*current_state
= rv770_get_ps(radeon_current_state
);
1751 bool current_use_dc
= false;
1752 bool new_use_dc
= false;
1754 if (pi
->mclk_odt_threshold
== 0)
1757 if (current_state
->high
.mclk
<= pi
->mclk_odt_threshold
)
1758 current_use_dc
= true;
1760 if (new_state
->high
.mclk
<= pi
->mclk_odt_threshold
)
1763 if (current_use_dc
== new_use_dc
)
1766 if (!current_use_dc
&& new_use_dc
)
1769 if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
))
1770 rv730_program_dcodt(rdev
, new_use_dc
);
1773 static void rv770_program_dcodt_after_state_switch(struct radeon_device
*rdev
,
1774 struct radeon_ps
*radeon_new_state
,
1775 struct radeon_ps
*radeon_current_state
)
1777 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1778 struct rv7xx_ps
*new_state
= rv770_get_ps(radeon_new_state
);
1779 struct rv7xx_ps
*current_state
= rv770_get_ps(radeon_current_state
);
1780 bool current_use_dc
= false;
1781 bool new_use_dc
= false;
1783 if (pi
->mclk_odt_threshold
== 0)
1786 if (current_state
->high
.mclk
<= pi
->mclk_odt_threshold
)
1787 current_use_dc
= true;
1789 if (new_state
->high
.mclk
<= pi
->mclk_odt_threshold
)
1792 if (current_use_dc
== new_use_dc
)
1795 if (current_use_dc
&& !new_use_dc
)
1798 if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
))
1799 rv730_program_dcodt(rdev
, new_use_dc
);
1802 static void rv770_retrieve_odt_values(struct radeon_device
*rdev
)
1804 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1806 if (pi
->mclk_odt_threshold
== 0)
1809 if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
))
1810 rv730_get_odt_values(rdev
);
1813 static void rv770_set_dpm_event_sources(struct radeon_device
*rdev
, u32 sources
)
1815 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1816 bool want_thermal_protection
;
1817 enum radeon_dpm_event_src dpm_event_src
;
1822 want_thermal_protection
= false;
1824 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL
):
1825 want_thermal_protection
= true;
1826 dpm_event_src
= RADEON_DPM_EVENT_SRC_DIGITAL
;
1829 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
):
1830 want_thermal_protection
= true;
1831 dpm_event_src
= RADEON_DPM_EVENT_SRC_EXTERNAL
;
1834 case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
) |
1835 (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL
)):
1836 want_thermal_protection
= true;
1837 dpm_event_src
= RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL
;
1841 if (want_thermal_protection
) {
1842 WREG32_P(CG_THERMAL_CTRL
, DPM_EVENT_SRC(dpm_event_src
), ~DPM_EVENT_SRC_MASK
);
1843 if (pi
->thermal_protection
)
1844 WREG32_P(GENERAL_PWRMGT
, 0, ~THERMAL_PROTECTION_DIS
);
1846 WREG32_P(GENERAL_PWRMGT
, THERMAL_PROTECTION_DIS
, ~THERMAL_PROTECTION_DIS
);
1850 void rv770_enable_auto_throttle_source(struct radeon_device
*rdev
,
1851 enum radeon_dpm_auto_throttle_src source
,
1854 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1857 if (!(pi
->active_auto_throttle_sources
& (1 << source
))) {
1858 pi
->active_auto_throttle_sources
|= 1 << source
;
1859 rv770_set_dpm_event_sources(rdev
, pi
->active_auto_throttle_sources
);
1862 if (pi
->active_auto_throttle_sources
& (1 << source
)) {
1863 pi
->active_auto_throttle_sources
&= ~(1 << source
);
1864 rv770_set_dpm_event_sources(rdev
, pi
->active_auto_throttle_sources
);
1869 static int rv770_set_thermal_temperature_range(struct radeon_device
*rdev
,
1870 int min_temp
, int max_temp
)
1872 int low_temp
= 0 * 1000;
1873 int high_temp
= 255 * 1000;
1875 if (low_temp
< min_temp
)
1876 low_temp
= min_temp
;
1877 if (high_temp
> max_temp
)
1878 high_temp
= max_temp
;
1879 if (high_temp
< low_temp
) {
1880 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp
, high_temp
);
1884 WREG32_P(CG_THERMAL_INT
, DIG_THERM_INTH(high_temp
/ 1000), ~DIG_THERM_INTH_MASK
);
1885 WREG32_P(CG_THERMAL_INT
, DIG_THERM_INTL(low_temp
/ 1000), ~DIG_THERM_INTL_MASK
);
1886 WREG32_P(CG_THERMAL_CTRL
, DIG_THERM_DPM(high_temp
/ 1000), ~DIG_THERM_DPM_MASK
);
1888 rdev
->pm
.dpm
.thermal
.min_temp
= low_temp
;
1889 rdev
->pm
.dpm
.thermal
.max_temp
= high_temp
;
1894 int rv770_dpm_enable(struct radeon_device
*rdev
)
1896 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
1897 struct radeon_ps
*boot_ps
= rdev
->pm
.dpm
.boot_ps
;
1900 if (pi
->gfx_clock_gating
)
1901 rv770_restore_cgcg(rdev
);
1903 if (rv770_dpm_enabled(rdev
))
1906 if (pi
->voltage_control
) {
1907 rv770_enable_voltage_control(rdev
, true);
1908 ret
= rv770_construct_vddc_table(rdev
);
1910 DRM_ERROR("rv770_construct_vddc_table failed\n");
1916 rv770_retrieve_odt_values(rdev
);
1918 if (pi
->mvdd_control
) {
1919 ret
= rv770_get_mvdd_configuration(rdev
);
1921 DRM_ERROR("rv770_get_mvdd_configuration failed\n");
1926 if (rdev
->pm
.dpm
.platform_caps
& ATOM_PP_PLATFORM_CAP_BACKBIAS
)
1927 rv770_enable_backbias(rdev
, true);
1929 rv770_enable_spread_spectrum(rdev
, true);
1931 if (pi
->thermal_protection
)
1932 rv770_enable_thermal_protection(rdev
, true);
1934 rv770_program_mpll_timing_parameters(rdev
);
1935 rv770_setup_bsp(rdev
);
1936 rv770_program_git(rdev
);
1937 rv770_program_tp(rdev
);
1938 rv770_program_tpp(rdev
);
1939 rv770_program_sstp(rdev
);
1940 rv770_program_engine_speed_parameters(rdev
);
1941 rv770_enable_display_gap(rdev
);
1942 rv770_program_vc(rdev
);
1944 if (pi
->dynamic_pcie_gen2
)
1945 rv770_enable_dynamic_pcie_gen2(rdev
, true);
1947 ret
= rv770_upload_firmware(rdev
);
1949 DRM_ERROR("rv770_upload_firmware failed\n");
1952 ret
= rv770_init_smc_table(rdev
, boot_ps
);
1954 DRM_ERROR("rv770_init_smc_table failed\n");
1958 rv770_program_response_times(rdev
);
1959 r7xx_start_smc(rdev
);
1961 if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
))
1962 rv730_start_dpm(rdev
);
1964 rv770_start_dpm(rdev
);
1966 if (pi
->gfx_clock_gating
)
1967 rv770_gfx_clock_gating_enable(rdev
, true);
1969 if (pi
->mg_clock_gating
)
1970 rv770_mg_clock_gating_enable(rdev
, true);
1972 rv770_enable_auto_throttle_source(rdev
, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL
, true);
1977 int rv770_dpm_late_enable(struct radeon_device
*rdev
)
1981 if (rdev
->irq
.installed
&&
1982 r600_is_internal_thermal_sensor(rdev
->pm
.int_thermal_type
)) {
1983 PPSMC_Result result
;
1985 ret
= rv770_set_thermal_temperature_range(rdev
, R600_TEMP_RANGE_MIN
, R600_TEMP_RANGE_MAX
);
1988 rdev
->irq
.dpm_thermal
= true;
1989 radeon_irq_set(rdev
);
1990 result
= rv770_send_msg_to_smc(rdev
, PPSMC_MSG_EnableThermalInterrupt
);
1992 if (result
!= PPSMC_Result_OK
)
1993 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
1999 void rv770_dpm_disable(struct radeon_device
*rdev
)
2001 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
2003 if (!rv770_dpm_enabled(rdev
))
2006 rv770_clear_vc(rdev
);
2008 if (pi
->thermal_protection
)
2009 rv770_enable_thermal_protection(rdev
, false);
2011 rv770_enable_spread_spectrum(rdev
, false);
2013 if (pi
->dynamic_pcie_gen2
)
2014 rv770_enable_dynamic_pcie_gen2(rdev
, false);
2016 if (rdev
->irq
.installed
&&
2017 r600_is_internal_thermal_sensor(rdev
->pm
.int_thermal_type
)) {
2018 rdev
->irq
.dpm_thermal
= false;
2019 radeon_irq_set(rdev
);
2022 if (pi
->gfx_clock_gating
)
2023 rv770_gfx_clock_gating_enable(rdev
, false);
2025 if (pi
->mg_clock_gating
)
2026 rv770_mg_clock_gating_enable(rdev
, false);
2028 if ((rdev
->family
== CHIP_RV730
) || (rdev
->family
== CHIP_RV710
))
2029 rv730_stop_dpm(rdev
);
2031 rv770_stop_dpm(rdev
);
2033 r7xx_stop_smc(rdev
);
2034 rv770_reset_smio_status(rdev
);
2037 int rv770_dpm_set_power_state(struct radeon_device
*rdev
)
2039 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
2040 struct radeon_ps
*new_ps
= rdev
->pm
.dpm
.requested_ps
;
2041 struct radeon_ps
*old_ps
= rdev
->pm
.dpm
.current_ps
;
2044 ret
= rv770_restrict_performance_levels_before_switch(rdev
);
2046 DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
2049 rv770_set_uvd_clock_before_set_eng_clock(rdev
, new_ps
, old_ps
);
2050 ret
= rv770_halt_smc(rdev
);
2052 DRM_ERROR("rv770_halt_smc failed\n");
2055 ret
= rv770_upload_sw_state(rdev
, new_ps
);
2057 DRM_ERROR("rv770_upload_sw_state failed\n");
2060 r7xx_program_memory_timing_parameters(rdev
, new_ps
);
2062 rv770_program_dcodt_before_state_switch(rdev
, new_ps
, old_ps
);
2063 ret
= rv770_resume_smc(rdev
);
2065 DRM_ERROR("rv770_resume_smc failed\n");
2068 ret
= rv770_set_sw_state(rdev
);
2070 DRM_ERROR("rv770_set_sw_state failed\n");
2074 rv770_program_dcodt_after_state_switch(rdev
, new_ps
, old_ps
);
2075 rv770_set_uvd_clock_after_set_eng_clock(rdev
, new_ps
, old_ps
);
2081 void rv770_dpm_reset_asic(struct radeon_device
*rdev
)
2083 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
2084 struct radeon_ps
*boot_ps
= rdev
->pm
.dpm
.boot_ps
;
2086 rv770_restrict_performance_levels_before_switch(rdev
);
2088 rv770_program_dcodt_before_state_switch(rdev
, boot_ps
, boot_ps
);
2089 rv770_set_boot_state(rdev
);
2091 rv770_program_dcodt_after_state_switch(rdev
, boot_ps
, boot_ps
);
2095 void rv770_dpm_setup_asic(struct radeon_device
*rdev
)
2097 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
2099 r7xx_read_clock_registers(rdev
);
2100 rv770_read_voltage_smio_registers(rdev
);
2101 rv770_get_memory_type(rdev
);
2103 rv770_get_mclk_odt_threshold(rdev
);
2104 rv770_get_pcie_gen2_status(rdev
);
2106 rv770_enable_acpi_pm(rdev
);
2108 if (radeon_aspm
!= 0) {
2109 if (rdev
->pm
.dpm
.platform_caps
& ATOM_PP_PLATFORM_CAP_ASPM_L0s
)
2110 rv770_enable_l0s(rdev
);
2111 if (rdev
->pm
.dpm
.platform_caps
& ATOM_PP_PLATFORM_CAP_ASPM_L1
)
2112 rv770_enable_l1(rdev
);
2113 if (rdev
->pm
.dpm
.platform_caps
& ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1
)
2114 rv770_enable_pll_sleep_in_l1(rdev
);
2118 void rv770_dpm_display_configuration_changed(struct radeon_device
*rdev
)
2120 rv770_program_display_gap(rdev
);
2124 struct _ATOM_POWERPLAY_INFO info
;
2125 struct _ATOM_POWERPLAY_INFO_V2 info_2
;
2126 struct _ATOM_POWERPLAY_INFO_V3 info_3
;
2127 struct _ATOM_PPLIB_POWERPLAYTABLE pplib
;
2128 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2
;
2129 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3
;
2132 union pplib_clock_info
{
2133 struct _ATOM_PPLIB_R600_CLOCK_INFO r600
;
2134 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780
;
2135 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen
;
2136 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo
;
2139 union pplib_power_state
{
2140 struct _ATOM_PPLIB_STATE v1
;
2141 struct _ATOM_PPLIB_STATE_V2 v2
;
2144 static void rv7xx_parse_pplib_non_clock_info(struct radeon_device
*rdev
,
2145 struct radeon_ps
*rps
,
2146 struct _ATOM_PPLIB_NONCLOCK_INFO
*non_clock_info
,
2149 rps
->caps
= le32_to_cpu(non_clock_info
->ulCapsAndSettings
);
2150 rps
->class = le16_to_cpu(non_clock_info
->usClassification
);
2151 rps
->class2
= le16_to_cpu(non_clock_info
->usClassification2
);
2153 if (ATOM_PPLIB_NONCLOCKINFO_VER1
< table_rev
) {
2154 rps
->vclk
= le32_to_cpu(non_clock_info
->ulVCLK
);
2155 rps
->dclk
= le32_to_cpu(non_clock_info
->ulDCLK
);
2161 if (r600_is_uvd_state(rps
->class, rps
->class2
)) {
2162 if ((rps
->vclk
== 0) || (rps
->dclk
== 0)) {
2163 rps
->vclk
= RV770_DEFAULT_VCLK_FREQ
;
2164 rps
->dclk
= RV770_DEFAULT_DCLK_FREQ
;
2168 if (rps
->class & ATOM_PPLIB_CLASSIFICATION_BOOT
)
2169 rdev
->pm
.dpm
.boot_ps
= rps
;
2170 if (rps
->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE
)
2171 rdev
->pm
.dpm
.uvd_ps
= rps
;
2174 static void rv7xx_parse_pplib_clock_info(struct radeon_device
*rdev
,
2175 struct radeon_ps
*rps
, int index
,
2176 union pplib_clock_info
*clock_info
)
2178 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
2179 struct evergreen_power_info
*eg_pi
= evergreen_get_pi(rdev
);
2180 struct rv7xx_ps
*ps
= rv770_get_ps(rps
);
2182 struct rv7xx_pl
*pl
;
2197 if (rdev
->family
>= CHIP_CEDAR
) {
2198 sclk
= le16_to_cpu(clock_info
->evergreen
.usEngineClockLow
);
2199 sclk
|= clock_info
->evergreen
.ucEngineClockHigh
<< 16;
2200 mclk
= le16_to_cpu(clock_info
->evergreen
.usMemoryClockLow
);
2201 mclk
|= clock_info
->evergreen
.ucMemoryClockHigh
<< 16;
2203 pl
->vddc
= le16_to_cpu(clock_info
->evergreen
.usVDDC
);
2204 pl
->vddci
= le16_to_cpu(clock_info
->evergreen
.usVDDCI
);
2205 pl
->flags
= le32_to_cpu(clock_info
->evergreen
.ulFlags
);
2207 sclk
= le16_to_cpu(clock_info
->r600
.usEngineClockLow
);
2208 sclk
|= clock_info
->r600
.ucEngineClockHigh
<< 16;
2209 mclk
= le16_to_cpu(clock_info
->r600
.usMemoryClockLow
);
2210 mclk
|= clock_info
->r600
.ucMemoryClockHigh
<< 16;
2212 pl
->vddc
= le16_to_cpu(clock_info
->r600
.usVDDC
);
2213 pl
->flags
= le32_to_cpu(clock_info
->r600
.ulFlags
);
2219 /* patch up vddc if necessary */
2220 if (pl
->vddc
== 0xff01) {
2222 pl
->vddc
= pi
->max_vddc
;
2225 if (rps
->class & ATOM_PPLIB_CLASSIFICATION_ACPI
) {
2226 pi
->acpi_vddc
= pl
->vddc
;
2227 if (rdev
->family
>= CHIP_CEDAR
)
2228 eg_pi
->acpi_vddci
= pl
->vddci
;
2229 if (ps
->low
.flags
& ATOM_PPLIB_R600_FLAGS_PCIEGEN2
)
2230 pi
->acpi_pcie_gen2
= true;
2232 pi
->acpi_pcie_gen2
= false;
2235 if (rps
->class2
& ATOM_PPLIB_CLASSIFICATION2_ULV
) {
2236 if (rdev
->family
>= CHIP_BARTS
) {
2237 eg_pi
->ulv
.supported
= true;
2242 if (pi
->min_vddc_in_table
> pl
->vddc
)
2243 pi
->min_vddc_in_table
= pl
->vddc
;
2245 if (pi
->max_vddc_in_table
< pl
->vddc
)
2246 pi
->max_vddc_in_table
= pl
->vddc
;
2248 /* patch up boot state */
2249 if (rps
->class & ATOM_PPLIB_CLASSIFICATION_BOOT
) {
2250 u16 vddc
, vddci
, mvdd
;
2251 radeon_atombios_get_default_voltages(rdev
, &vddc
, &vddci
, &mvdd
);
2252 pl
->mclk
= rdev
->clock
.default_mclk
;
2253 pl
->sclk
= rdev
->clock
.default_sclk
;
2258 if ((rps
->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK
) ==
2259 ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE
) {
2260 rdev
->pm
.dpm
.dyn_state
.max_clock_voltage_on_ac
.sclk
= pl
->sclk
;
2261 rdev
->pm
.dpm
.dyn_state
.max_clock_voltage_on_ac
.mclk
= pl
->mclk
;
2262 rdev
->pm
.dpm
.dyn_state
.max_clock_voltage_on_ac
.vddc
= pl
->vddc
;
2263 rdev
->pm
.dpm
.dyn_state
.max_clock_voltage_on_ac
.vddci
= pl
->vddci
;
2267 int rv7xx_parse_power_table(struct radeon_device
*rdev
)
2269 struct radeon_mode_info
*mode_info
= &rdev
->mode_info
;
2270 struct _ATOM_PPLIB_NONCLOCK_INFO
*non_clock_info
;
2271 union pplib_power_state
*power_state
;
2273 union pplib_clock_info
*clock_info
;
2274 union power_info
*power_info
;
2275 int index
= GetIndexIntoMasterTable(DATA
, PowerPlayInfo
);
2278 struct rv7xx_ps
*ps
;
2280 if (!atom_parse_data_header(mode_info
->atom_context
, index
, NULL
,
2281 &frev
, &crev
, &data_offset
))
2283 power_info
= (union power_info
*)(mode_info
->atom_context
->bios
+ data_offset
);
2285 rdev
->pm
.dpm
.ps
= kzalloc(sizeof(struct radeon_ps
) *
2286 power_info
->pplib
.ucNumStates
, GFP_KERNEL
);
2287 if (!rdev
->pm
.dpm
.ps
)
2290 for (i
= 0; i
< power_info
->pplib
.ucNumStates
; i
++) {
2291 power_state
= (union pplib_power_state
*)
2292 (mode_info
->atom_context
->bios
+ data_offset
+
2293 le16_to_cpu(power_info
->pplib
.usStateArrayOffset
) +
2294 i
* power_info
->pplib
.ucStateEntrySize
);
2295 non_clock_info
= (struct _ATOM_PPLIB_NONCLOCK_INFO
*)
2296 (mode_info
->atom_context
->bios
+ data_offset
+
2297 le16_to_cpu(power_info
->pplib
.usNonClockInfoArrayOffset
) +
2298 (power_state
->v1
.ucNonClockStateIndex
*
2299 power_info
->pplib
.ucNonClockSize
));
2300 if (power_info
->pplib
.ucStateEntrySize
- 1) {
2302 ps
= kzalloc(sizeof(struct rv7xx_ps
), GFP_KERNEL
);
2304 kfree(rdev
->pm
.dpm
.ps
);
2307 rdev
->pm
.dpm
.ps
[i
].ps_priv
= ps
;
2308 rv7xx_parse_pplib_non_clock_info(rdev
, &rdev
->pm
.dpm
.ps
[i
],
2310 power_info
->pplib
.ucNonClockSize
);
2311 idx
= (u8
*)&power_state
->v1
.ucClockStateIndices
[0];
2312 for (j
= 0; j
< (power_info
->pplib
.ucStateEntrySize
- 1); j
++) {
2313 clock_info
= (union pplib_clock_info
*)
2314 (mode_info
->atom_context
->bios
+ data_offset
+
2315 le16_to_cpu(power_info
->pplib
.usClockInfoArrayOffset
) +
2316 (idx
[j
] * power_info
->pplib
.ucClockInfoSize
));
2317 rv7xx_parse_pplib_clock_info(rdev
,
2318 &rdev
->pm
.dpm
.ps
[i
], j
,
2323 rdev
->pm
.dpm
.num_ps
= power_info
->pplib
.ucNumStates
;
2327 void rv770_get_engine_memory_ss(struct radeon_device
*rdev
)
2329 struct rv7xx_power_info
*pi
= rv770_get_pi(rdev
);
2330 struct radeon_atom_ss ss
;
2332 pi
->sclk_ss
= radeon_atombios_get_asic_ss_info(rdev
, &ss
,
2333 ASIC_INTERNAL_ENGINE_SS
, 0);
2334 pi
->mclk_ss
= radeon_atombios_get_asic_ss_info(rdev
, &ss
,
2335 ASIC_INTERNAL_MEMORY_SS
, 0);
2337 if (pi
->sclk_ss
|| pi
->mclk_ss
)
2338 pi
->dynamic_ss
= true;
2340 pi
->dynamic_ss
= false;
2343 int rv770_dpm_init(struct radeon_device
*rdev
)
2345 struct rv7xx_power_info
*pi
;
2346 struct atom_clock_dividers dividers
;
2349 pi
= kzalloc(sizeof(struct rv7xx_power_info
), GFP_KERNEL
);
2352 rdev
->pm
.dpm
.priv
= pi
;
2354 rv770_get_max_vddc(rdev
);
2357 pi
->min_vddc_in_table
= 0;
2358 pi
->max_vddc_in_table
= 0;
2360 ret
= r600_get_platform_caps(rdev
);
2364 ret
= rv7xx_parse_power_table(rdev
);
2368 if (rdev
->pm
.dpm
.voltage_response_time
== 0)
2369 rdev
->pm
.dpm
.voltage_response_time
= R600_VOLTAGERESPONSETIME_DFLT
;
2370 if (rdev
->pm
.dpm
.backbias_response_time
== 0)
2371 rdev
->pm
.dpm
.backbias_response_time
= R600_BACKBIASRESPONSETIME_DFLT
;
2373 ret
= radeon_atom_get_clock_dividers(rdev
, COMPUTE_ENGINE_PLL_PARAM
,
2374 0, false, ÷rs
);
2376 pi
->ref_div
= dividers
.ref_div
+ 1;
2378 pi
->ref_div
= R600_REFERENCEDIVIDER_DFLT
;
2380 pi
->mclk_strobe_mode_threshold
= 30000;
2381 pi
->mclk_edc_enable_threshold
= 30000;
2383 pi
->rlp
= RV770_RLP_DFLT
;
2384 pi
->rmp
= RV770_RMP_DFLT
;
2385 pi
->lhp
= RV770_LHP_DFLT
;
2386 pi
->lmp
= RV770_LMP_DFLT
;
2388 pi
->voltage_control
=
2389 radeon_atom_is_voltage_gpio(rdev
, SET_VOLTAGE_TYPE_ASIC_VDDC
, 0);
2392 radeon_atom_is_voltage_gpio(rdev
, SET_VOLTAGE_TYPE_ASIC_MVDDC
, 0);
2394 rv770_get_engine_memory_ss(rdev
);
2396 pi
->asi
= RV770_ASI_DFLT
;
2397 pi
->pasi
= RV770_HASI_DFLT
;
2398 pi
->vrc
= RV770_VRC_DFLT
;
2400 pi
->power_gating
= false;
2402 pi
->gfx_clock_gating
= true;
2404 pi
->mg_clock_gating
= true;
2405 pi
->mgcgtssm
= true;
2407 pi
->dynamic_pcie_gen2
= true;
2409 if (rdev
->pm
.int_thermal_type
!= THERMAL_TYPE_NONE
)
2410 pi
->thermal_protection
= true;
2412 pi
->thermal_protection
= false;
2414 pi
->display_gap
= true;
2416 if (rdev
->flags
& RADEON_IS_MOBILITY
)
2423 pi
->mclk_stutter_mode_threshold
= 0;
2425 pi
->sram_end
= SMC_RAM_END
;
2426 pi
->state_table_start
= RV770_SMC_TABLE_ADDRESS
;
2427 pi
->soft_regs_start
= RV770_SMC_SOFT_REGISTERS_START
;
2432 void rv770_dpm_print_power_state(struct radeon_device
*rdev
,
2433 struct radeon_ps
*rps
)
2435 struct rv7xx_ps
*ps
= rv770_get_ps(rps
);
2436 struct rv7xx_pl
*pl
;
2438 r600_dpm_print_class_info(rps
->class, rps
->class2
);
2439 r600_dpm_print_cap_info(rps
->caps
);
2440 printk("\tuvd vclk: %d dclk: %d\n", rps
->vclk
, rps
->dclk
);
2441 if (rdev
->family
>= CHIP_CEDAR
) {
2443 printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u vddci: %u\n",
2444 pl
->sclk
, pl
->mclk
, pl
->vddc
, pl
->vddci
);
2446 printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u vddci: %u\n",
2447 pl
->sclk
, pl
->mclk
, pl
->vddc
, pl
->vddci
);
2449 printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u vddci: %u\n",
2450 pl
->sclk
, pl
->mclk
, pl
->vddc
, pl
->vddci
);
2453 printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u\n",
2454 pl
->sclk
, pl
->mclk
, pl
->vddc
);
2456 printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u\n",
2457 pl
->sclk
, pl
->mclk
, pl
->vddc
);
2459 printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u\n",
2460 pl
->sclk
, pl
->mclk
, pl
->vddc
);
2462 r600_dpm_print_ps_status(rdev
, rps
);
2465 void rv770_dpm_debugfs_print_current_performance_level(struct radeon_device
*rdev
,
2468 struct radeon_ps
*rps
= rdev
->pm
.dpm
.current_ps
;
2469 struct rv7xx_ps
*ps
= rv770_get_ps(rps
);
2470 struct rv7xx_pl
*pl
;
2472 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX
) & CURRENT_PROFILE_INDEX_MASK
) >>
2473 CURRENT_PROFILE_INDEX_SHIFT
;
2475 if (current_index
> 2) {
2476 seq_printf(m
, "invalid dpm profile %d\n", current_index
);
2478 if (current_index
== 0)
2480 else if (current_index
== 1)
2482 else /* current_index == 2 */
2484 seq_printf(m
, "uvd vclk: %d dclk: %d\n", rps
->vclk
, rps
->dclk
);
2485 if (rdev
->family
>= CHIP_CEDAR
) {
2486 seq_printf(m
, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
2487 current_index
, pl
->sclk
, pl
->mclk
, pl
->vddc
, pl
->vddci
);
2489 seq_printf(m
, "power level %d sclk: %u mclk: %u vddc: %u\n",
2490 current_index
, pl
->sclk
, pl
->mclk
, pl
->vddc
);
2495 u32
rv770_dpm_get_current_sclk(struct radeon_device
*rdev
)
2497 struct radeon_ps
*rps
= rdev
->pm
.dpm
.current_ps
;
2498 struct rv7xx_ps
*ps
= rv770_get_ps(rps
);
2499 struct rv7xx_pl
*pl
;
2501 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX
) & CURRENT_PROFILE_INDEX_MASK
) >>
2502 CURRENT_PROFILE_INDEX_SHIFT
;
2504 if (current_index
> 2) {
2507 if (current_index
== 0)
2509 else if (current_index
== 1)
2511 else /* current_index == 2 */
2517 u32
rv770_dpm_get_current_mclk(struct radeon_device
*rdev
)
2519 struct radeon_ps
*rps
= rdev
->pm
.dpm
.current_ps
;
2520 struct rv7xx_ps
*ps
= rv770_get_ps(rps
);
2521 struct rv7xx_pl
*pl
;
2523 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX
) & CURRENT_PROFILE_INDEX_MASK
) >>
2524 CURRENT_PROFILE_INDEX_SHIFT
;
2526 if (current_index
> 2) {
2529 if (current_index
== 0)
2531 else if (current_index
== 1)
2533 else /* current_index == 2 */
2539 void rv770_dpm_fini(struct radeon_device
*rdev
)
2543 for (i
= 0; i
< rdev
->pm
.dpm
.num_ps
; i
++) {
2544 kfree(rdev
->pm
.dpm
.ps
[i
].ps_priv
);
2546 kfree(rdev
->pm
.dpm
.ps
);
2547 kfree(rdev
->pm
.dpm
.priv
);
2550 u32
rv770_dpm_get_sclk(struct radeon_device
*rdev
, bool low
)
2552 struct rv7xx_ps
*requested_state
= rv770_get_ps(rdev
->pm
.dpm
.requested_ps
);
2555 return requested_state
->low
.sclk
;
2557 return requested_state
->high
.sclk
;
2560 u32
rv770_dpm_get_mclk(struct radeon_device
*rdev
, bool low
)
2562 struct rv7xx_ps
*requested_state
= rv770_get_ps(rdev
->pm
.dpm
.requested_ps
);
2565 return requested_state
->low
.mclk
;
2567 return requested_state
->high
.mclk
;
2570 bool rv770_dpm_vblank_too_short(struct radeon_device
*rdev
)
2572 u32 vblank_time
= r600_dpm_get_vblank_time(rdev
);
2573 u32 switch_limit
= 200; /* 300 */
2576 /* mclk switching doesn't seem to work reliably on desktop RV770s */
2577 if ((rdev
->family
== CHIP_RV770
) &&
2578 !(rdev
->flags
& RADEON_IS_MOBILITY
))
2579 switch_limit
= 0xffffffff; /* disable mclk switching */
2581 if (vblank_time
< switch_limit
)