2 * mmp2 clock framework source file
4 * Copyright (C) 2012 Marvell
5 * Chao Xie <xiechao.mail@gmail.com>
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
12 #include <linux/module.h>
13 #include <linux/kernel.h>
14 #include <linux/spinlock.h>
16 #include <linux/delay.h>
17 #include <linux/err.h>
19 #include <mach/addr-map.h>
24 #define APBC_TWSI0 0x4
25 #define APBC_TWSI1 0x8
26 #define APBC_TWSI2 0xc
27 #define APBC_TWSI3 0x10
28 #define APBC_TWSI4 0x7c
29 #define APBC_TWSI5 0x80
31 #define APBC_UART0 0x2c
32 #define APBC_UART1 0x30
33 #define APBC_UART2 0x34
34 #define APBC_UART3 0x88
35 #define APBC_GPIO 0x38
36 #define APBC_PWM0 0x3c
37 #define APBC_PWM1 0x40
38 #define APBC_PWM2 0x44
39 #define APBC_PWM3 0x48
40 #define APBC_SSP0 0x50
41 #define APBC_SSP1 0x54
42 #define APBC_SSP2 0x58
43 #define APBC_SSP3 0x5c
44 #define APMU_SDH0 0x54
45 #define APMU_SDH1 0x58
46 #define APMU_SDH2 0xe8
47 #define APMU_SDH3 0xec
49 #define APMU_DISP0 0x4c
50 #define APMU_DISP1 0x110
51 #define APMU_CCIC0 0x50
52 #define APMU_CCIC1 0xf4
53 #define MPMU_UART_PLL 0x14
55 static DEFINE_SPINLOCK(clk_lock
);
57 static struct mmp_clk_factor_masks uart_factor_masks
= {
65 static struct mmp_clk_factor_tbl uart_factor_tbl
[] = {
66 {.num
= 14634, .den
= 2165}, /*14.745MHZ */
67 {.num
= 3521, .den
= 689}, /*19.23MHZ */
68 {.num
= 9679, .den
= 5728}, /*58.9824MHZ */
69 {.num
= 15850, .den
= 9451}, /*59.429MHZ */
72 static const char *uart_parent
[] = {"uart_pll", "vctcxo"};
73 static const char *ssp_parent
[] = {"vctcxo_4", "vctcxo_2", "vctcxo", "pll1_16"};
74 static const char *sdh_parent
[] = {"pll1_4", "pll2", "usb_pll", "pll1"};
75 static const char *disp_parent
[] = {"pll1", "pll1_16", "pll2", "vctcxo"};
76 static const char *ccic_parent
[] = {"pll1_2", "pll1_16", "vctcxo"};
78 void __init
mmp2_clk_init(void)
82 void __iomem
*mpmu_base
;
83 void __iomem
*apmu_base
;
84 void __iomem
*apbc_base
;
86 mpmu_base
= ioremap(APB_PHYS_BASE
+ 0x50000, SZ_4K
);
87 if (mpmu_base
== NULL
) {
88 pr_err("error to ioremap MPMU base\n");
92 apmu_base
= ioremap(AXI_PHYS_BASE
+ 0x82800, SZ_4K
);
93 if (apmu_base
== NULL
) {
94 pr_err("error to ioremap APMU base\n");
98 apbc_base
= ioremap(APB_PHYS_BASE
+ 0x15000, SZ_4K
);
99 if (apbc_base
== NULL
) {
100 pr_err("error to ioremap APBC base\n");
104 clk
= clk_register_fixed_rate(NULL
, "clk32", NULL
, CLK_IS_ROOT
, 3200);
105 clk_register_clkdev(clk
, "clk32", NULL
);
107 vctcxo
= clk_register_fixed_rate(NULL
, "vctcxo", NULL
, CLK_IS_ROOT
,
109 clk_register_clkdev(vctcxo
, "vctcxo", NULL
);
111 clk
= clk_register_fixed_rate(NULL
, "pll1", NULL
, CLK_IS_ROOT
,
113 clk_register_clkdev(clk
, "pll1", NULL
);
115 clk
= clk_register_fixed_rate(NULL
, "usb_pll", NULL
, CLK_IS_ROOT
,
117 clk_register_clkdev(clk
, "usb_pll", NULL
);
119 clk
= clk_register_fixed_rate(NULL
, "pll2", NULL
, CLK_IS_ROOT
,
121 clk_register_clkdev(clk
, "pll2", NULL
);
123 clk
= clk_register_fixed_factor(NULL
, "pll1_2", "pll1",
124 CLK_SET_RATE_PARENT
, 1, 2);
125 clk_register_clkdev(clk
, "pll1_2", NULL
);
127 clk
= clk_register_fixed_factor(NULL
, "pll1_4", "pll1_2",
128 CLK_SET_RATE_PARENT
, 1, 2);
129 clk_register_clkdev(clk
, "pll1_4", NULL
);
131 clk
= clk_register_fixed_factor(NULL
, "pll1_8", "pll1_4",
132 CLK_SET_RATE_PARENT
, 1, 2);
133 clk_register_clkdev(clk
, "pll1_8", NULL
);
135 clk
= clk_register_fixed_factor(NULL
, "pll1_16", "pll1_8",
136 CLK_SET_RATE_PARENT
, 1, 2);
137 clk_register_clkdev(clk
, "pll1_16", NULL
);
139 clk
= clk_register_fixed_factor(NULL
, "pll1_20", "pll1_4",
140 CLK_SET_RATE_PARENT
, 1, 5);
141 clk_register_clkdev(clk
, "pll1_20", NULL
);
143 clk
= clk_register_fixed_factor(NULL
, "pll1_3", "pll1",
144 CLK_SET_RATE_PARENT
, 1, 3);
145 clk_register_clkdev(clk
, "pll1_3", NULL
);
147 clk
= clk_register_fixed_factor(NULL
, "pll1_6", "pll1_3",
148 CLK_SET_RATE_PARENT
, 1, 2);
149 clk_register_clkdev(clk
, "pll1_6", NULL
);
151 clk
= clk_register_fixed_factor(NULL
, "pll1_12", "pll1_6",
152 CLK_SET_RATE_PARENT
, 1, 2);
153 clk_register_clkdev(clk
, "pll1_12", NULL
);
155 clk
= clk_register_fixed_factor(NULL
, "pll2_2", "pll2",
156 CLK_SET_RATE_PARENT
, 1, 2);
157 clk_register_clkdev(clk
, "pll2_2", NULL
);
159 clk
= clk_register_fixed_factor(NULL
, "pll2_4", "pll2_2",
160 CLK_SET_RATE_PARENT
, 1, 2);
161 clk_register_clkdev(clk
, "pll2_4", NULL
);
163 clk
= clk_register_fixed_factor(NULL
, "pll2_8", "pll2_4",
164 CLK_SET_RATE_PARENT
, 1, 2);
165 clk_register_clkdev(clk
, "pll2_8", NULL
);
167 clk
= clk_register_fixed_factor(NULL
, "pll2_16", "pll2_8",
168 CLK_SET_RATE_PARENT
, 1, 2);
169 clk_register_clkdev(clk
, "pll2_16", NULL
);
171 clk
= clk_register_fixed_factor(NULL
, "pll2_3", "pll2",
172 CLK_SET_RATE_PARENT
, 1, 3);
173 clk_register_clkdev(clk
, "pll2_3", NULL
);
175 clk
= clk_register_fixed_factor(NULL
, "pll2_6", "pll2_3",
176 CLK_SET_RATE_PARENT
, 1, 2);
177 clk_register_clkdev(clk
, "pll2_6", NULL
);
179 clk
= clk_register_fixed_factor(NULL
, "pll2_12", "pll2_6",
180 CLK_SET_RATE_PARENT
, 1, 2);
181 clk_register_clkdev(clk
, "pll2_12", NULL
);
183 clk
= clk_register_fixed_factor(NULL
, "vctcxo_2", "vctcxo",
184 CLK_SET_RATE_PARENT
, 1, 2);
185 clk_register_clkdev(clk
, "vctcxo_2", NULL
);
187 clk
= clk_register_fixed_factor(NULL
, "vctcxo_4", "vctcxo_2",
188 CLK_SET_RATE_PARENT
, 1, 2);
189 clk_register_clkdev(clk
, "vctcxo_4", NULL
);
191 clk
= mmp_clk_register_factor("uart_pll", "pll1_4", 0,
192 mpmu_base
+ MPMU_UART_PLL
,
193 &uart_factor_masks
, uart_factor_tbl
,
194 ARRAY_SIZE(uart_factor_tbl
), &clk_lock
);
195 clk_set_rate(clk
, 14745600);
196 clk_register_clkdev(clk
, "uart_pll", NULL
);
198 clk
= mmp_clk_register_apbc("twsi0", "vctcxo",
199 apbc_base
+ APBC_TWSI0
, 10, 0, &clk_lock
);
200 clk_register_clkdev(clk
, NULL
, "pxa2xx-i2c.0");
202 clk
= mmp_clk_register_apbc("twsi1", "vctcxo",
203 apbc_base
+ APBC_TWSI1
, 10, 0, &clk_lock
);
204 clk_register_clkdev(clk
, NULL
, "pxa2xx-i2c.1");
206 clk
= mmp_clk_register_apbc("twsi2", "vctcxo",
207 apbc_base
+ APBC_TWSI2
, 10, 0, &clk_lock
);
208 clk_register_clkdev(clk
, NULL
, "pxa2xx-i2c.2");
210 clk
= mmp_clk_register_apbc("twsi3", "vctcxo",
211 apbc_base
+ APBC_TWSI3
, 10, 0, &clk_lock
);
212 clk_register_clkdev(clk
, NULL
, "pxa2xx-i2c.3");
214 clk
= mmp_clk_register_apbc("twsi4", "vctcxo",
215 apbc_base
+ APBC_TWSI4
, 10, 0, &clk_lock
);
216 clk_register_clkdev(clk
, NULL
, "pxa2xx-i2c.4");
218 clk
= mmp_clk_register_apbc("twsi5", "vctcxo",
219 apbc_base
+ APBC_TWSI5
, 10, 0, &clk_lock
);
220 clk_register_clkdev(clk
, NULL
, "pxa2xx-i2c.5");
222 clk
= mmp_clk_register_apbc("gpio", "vctcxo",
223 apbc_base
+ APBC_GPIO
, 10, 0, &clk_lock
);
224 clk_register_clkdev(clk
, NULL
, "mmp2-gpio");
226 clk
= mmp_clk_register_apbc("kpc", "clk32",
227 apbc_base
+ APBC_KPC
, 10, 0, &clk_lock
);
228 clk_register_clkdev(clk
, NULL
, "pxa27x-keypad");
230 clk
= mmp_clk_register_apbc("rtc", "clk32",
231 apbc_base
+ APBC_RTC
, 10, 0, &clk_lock
);
232 clk_register_clkdev(clk
, NULL
, "mmp-rtc");
234 clk
= mmp_clk_register_apbc("pwm0", "vctcxo",
235 apbc_base
+ APBC_PWM0
, 10, 0, &clk_lock
);
236 clk_register_clkdev(clk
, NULL
, "mmp2-pwm.0");
238 clk
= mmp_clk_register_apbc("pwm1", "vctcxo",
239 apbc_base
+ APBC_PWM1
, 10, 0, &clk_lock
);
240 clk_register_clkdev(clk
, NULL
, "mmp2-pwm.1");
242 clk
= mmp_clk_register_apbc("pwm2", "vctcxo",
243 apbc_base
+ APBC_PWM2
, 10, 0, &clk_lock
);
244 clk_register_clkdev(clk
, NULL
, "mmp2-pwm.2");
246 clk
= mmp_clk_register_apbc("pwm3", "vctcxo",
247 apbc_base
+ APBC_PWM3
, 10, 0, &clk_lock
);
248 clk_register_clkdev(clk
, NULL
, "mmp2-pwm.3");
250 clk
= clk_register_mux(NULL
, "uart0_mux", uart_parent
,
251 ARRAY_SIZE(uart_parent
),
252 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
253 apbc_base
+ APBC_UART0
, 4, 3, 0, &clk_lock
);
254 clk_set_parent(clk
, vctcxo
);
255 clk_register_clkdev(clk
, "uart_mux.0", NULL
);
257 clk
= mmp_clk_register_apbc("uart0", "uart0_mux",
258 apbc_base
+ APBC_UART0
, 10, 0, &clk_lock
);
259 clk_register_clkdev(clk
, NULL
, "pxa2xx-uart.0");
261 clk
= clk_register_mux(NULL
, "uart1_mux", uart_parent
,
262 ARRAY_SIZE(uart_parent
),
263 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
264 apbc_base
+ APBC_UART1
, 4, 3, 0, &clk_lock
);
265 clk_set_parent(clk
, vctcxo
);
266 clk_register_clkdev(clk
, "uart_mux.1", NULL
);
268 clk
= mmp_clk_register_apbc("uart1", "uart1_mux",
269 apbc_base
+ APBC_UART1
, 10, 0, &clk_lock
);
270 clk_register_clkdev(clk
, NULL
, "pxa2xx-uart.1");
272 clk
= clk_register_mux(NULL
, "uart2_mux", uart_parent
,
273 ARRAY_SIZE(uart_parent
),
274 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
275 apbc_base
+ APBC_UART2
, 4, 3, 0, &clk_lock
);
276 clk_set_parent(clk
, vctcxo
);
277 clk_register_clkdev(clk
, "uart_mux.2", NULL
);
279 clk
= mmp_clk_register_apbc("uart2", "uart2_mux",
280 apbc_base
+ APBC_UART2
, 10, 0, &clk_lock
);
281 clk_register_clkdev(clk
, NULL
, "pxa2xx-uart.2");
283 clk
= clk_register_mux(NULL
, "uart3_mux", uart_parent
,
284 ARRAY_SIZE(uart_parent
),
285 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
286 apbc_base
+ APBC_UART3
, 4, 3, 0, &clk_lock
);
287 clk_set_parent(clk
, vctcxo
);
288 clk_register_clkdev(clk
, "uart_mux.3", NULL
);
290 clk
= mmp_clk_register_apbc("uart3", "uart3_mux",
291 apbc_base
+ APBC_UART3
, 10, 0, &clk_lock
);
292 clk_register_clkdev(clk
, NULL
, "pxa2xx-uart.3");
294 clk
= clk_register_mux(NULL
, "ssp0_mux", ssp_parent
,
295 ARRAY_SIZE(ssp_parent
),
296 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
297 apbc_base
+ APBC_SSP0
, 4, 3, 0, &clk_lock
);
298 clk_register_clkdev(clk
, "uart_mux.0", NULL
);
300 clk
= mmp_clk_register_apbc("ssp0", "ssp0_mux",
301 apbc_base
+ APBC_SSP0
, 10, 0, &clk_lock
);
302 clk_register_clkdev(clk
, NULL
, "mmp-ssp.0");
304 clk
= clk_register_mux(NULL
, "ssp1_mux", ssp_parent
,
305 ARRAY_SIZE(ssp_parent
),
306 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
307 apbc_base
+ APBC_SSP1
, 4, 3, 0, &clk_lock
);
308 clk_register_clkdev(clk
, "ssp_mux.1", NULL
);
310 clk
= mmp_clk_register_apbc("ssp1", "ssp1_mux",
311 apbc_base
+ APBC_SSP1
, 10, 0, &clk_lock
);
312 clk_register_clkdev(clk
, NULL
, "mmp-ssp.1");
314 clk
= clk_register_mux(NULL
, "ssp2_mux", ssp_parent
,
315 ARRAY_SIZE(ssp_parent
),
316 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
317 apbc_base
+ APBC_SSP2
, 4, 3, 0, &clk_lock
);
318 clk_register_clkdev(clk
, "ssp_mux.2", NULL
);
320 clk
= mmp_clk_register_apbc("ssp2", "ssp2_mux",
321 apbc_base
+ APBC_SSP2
, 10, 0, &clk_lock
);
322 clk_register_clkdev(clk
, NULL
, "mmp-ssp.2");
324 clk
= clk_register_mux(NULL
, "ssp3_mux", ssp_parent
,
325 ARRAY_SIZE(ssp_parent
),
326 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
327 apbc_base
+ APBC_SSP3
, 4, 3, 0, &clk_lock
);
328 clk_register_clkdev(clk
, "ssp_mux.3", NULL
);
330 clk
= mmp_clk_register_apbc("ssp3", "ssp3_mux",
331 apbc_base
+ APBC_SSP3
, 10, 0, &clk_lock
);
332 clk_register_clkdev(clk
, NULL
, "mmp-ssp.3");
334 clk
= clk_register_mux(NULL
, "sdh_mux", sdh_parent
,
335 ARRAY_SIZE(sdh_parent
),
336 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
337 apmu_base
+ APMU_SDH0
, 8, 2, 0, &clk_lock
);
338 clk_register_clkdev(clk
, "sdh_mux", NULL
);
340 clk
= clk_register_divider(NULL
, "sdh_div", "sdh_mux",
341 CLK_SET_RATE_PARENT
, apmu_base
+ APMU_SDH0
,
342 10, 4, CLK_DIVIDER_ONE_BASED
, &clk_lock
);
343 clk_register_clkdev(clk
, "sdh_div", NULL
);
345 clk
= mmp_clk_register_apmu("sdh0", "sdh_div", apmu_base
+ APMU_SDH0
,
347 clk_register_clkdev(clk
, NULL
, "sdhci-pxav3.0");
349 clk
= mmp_clk_register_apmu("sdh1", "sdh_div", apmu_base
+ APMU_SDH1
,
351 clk_register_clkdev(clk
, NULL
, "sdhci-pxav3.1");
353 clk
= mmp_clk_register_apmu("sdh2", "sdh_div", apmu_base
+ APMU_SDH2
,
355 clk_register_clkdev(clk
, NULL
, "sdhci-pxav3.2");
357 clk
= mmp_clk_register_apmu("sdh3", "sdh_div", apmu_base
+ APMU_SDH3
,
359 clk_register_clkdev(clk
, NULL
, "sdhci-pxav3.3");
361 clk
= mmp_clk_register_apmu("usb", "usb_pll", apmu_base
+ APMU_USB
,
363 clk_register_clkdev(clk
, "usb_clk", NULL
);
365 clk
= clk_register_mux(NULL
, "disp0_mux", disp_parent
,
366 ARRAY_SIZE(disp_parent
),
367 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
368 apmu_base
+ APMU_DISP0
, 6, 2, 0, &clk_lock
);
369 clk_register_clkdev(clk
, "disp_mux.0", NULL
);
371 clk
= clk_register_divider(NULL
, "disp0_div", "disp0_mux",
372 CLK_SET_RATE_PARENT
, apmu_base
+ APMU_DISP0
,
373 8, 4, CLK_DIVIDER_ONE_BASED
, &clk_lock
);
374 clk_register_clkdev(clk
, "disp_div.0", NULL
);
376 clk
= mmp_clk_register_apmu("disp0", "disp0_div",
377 apmu_base
+ APMU_DISP0
, 0x1b, &clk_lock
);
378 clk_register_clkdev(clk
, NULL
, "mmp-disp.0");
380 clk
= clk_register_divider(NULL
, "disp0_sphy_div", "disp0_mux", 0,
381 apmu_base
+ APMU_DISP0
, 15, 5, 0, &clk_lock
);
382 clk_register_clkdev(clk
, "disp_sphy_div.0", NULL
);
384 clk
= mmp_clk_register_apmu("disp0_sphy", "disp0_sphy_div",
385 apmu_base
+ APMU_DISP0
, 0x1024, &clk_lock
);
386 clk_register_clkdev(clk
, "disp_sphy.0", NULL
);
388 clk
= clk_register_mux(NULL
, "disp1_mux", disp_parent
,
389 ARRAY_SIZE(disp_parent
),
390 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
391 apmu_base
+ APMU_DISP1
, 6, 2, 0, &clk_lock
);
392 clk_register_clkdev(clk
, "disp_mux.1", NULL
);
394 clk
= clk_register_divider(NULL
, "disp1_div", "disp1_mux",
395 CLK_SET_RATE_PARENT
, apmu_base
+ APMU_DISP1
,
396 8, 4, CLK_DIVIDER_ONE_BASED
, &clk_lock
);
397 clk_register_clkdev(clk
, "disp_div.1", NULL
);
399 clk
= mmp_clk_register_apmu("disp1", "disp1_div",
400 apmu_base
+ APMU_DISP1
, 0x1b, &clk_lock
);
401 clk_register_clkdev(clk
, NULL
, "mmp-disp.1");
403 clk
= mmp_clk_register_apmu("ccic_arbiter", "vctcxo",
404 apmu_base
+ APMU_CCIC0
, 0x1800, &clk_lock
);
405 clk_register_clkdev(clk
, "ccic_arbiter", NULL
);
407 clk
= clk_register_mux(NULL
, "ccic0_mux", ccic_parent
,
408 ARRAY_SIZE(ccic_parent
),
409 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
410 apmu_base
+ APMU_CCIC0
, 6, 2, 0, &clk_lock
);
411 clk_register_clkdev(clk
, "ccic_mux.0", NULL
);
413 clk
= clk_register_divider(NULL
, "ccic0_div", "ccic0_mux",
414 CLK_SET_RATE_PARENT
, apmu_base
+ APMU_CCIC0
,
415 17, 4, CLK_DIVIDER_ONE_BASED
, &clk_lock
);
416 clk_register_clkdev(clk
, "ccic_div.0", NULL
);
418 clk
= mmp_clk_register_apmu("ccic0", "ccic0_div",
419 apmu_base
+ APMU_CCIC0
, 0x1b, &clk_lock
);
420 clk_register_clkdev(clk
, "fnclk", "mmp-ccic.0");
422 clk
= mmp_clk_register_apmu("ccic0_phy", "ccic0_div",
423 apmu_base
+ APMU_CCIC0
, 0x24, &clk_lock
);
424 clk_register_clkdev(clk
, "phyclk", "mmp-ccic.0");
426 clk
= clk_register_divider(NULL
, "ccic0_sphy_div", "ccic0_div",
427 CLK_SET_RATE_PARENT
, apmu_base
+ APMU_CCIC0
,
428 10, 5, 0, &clk_lock
);
429 clk_register_clkdev(clk
, "sphyclk_div", "mmp-ccic.0");
431 clk
= mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
432 apmu_base
+ APMU_CCIC0
, 0x300, &clk_lock
);
433 clk_register_clkdev(clk
, "sphyclk", "mmp-ccic.0");
435 clk
= clk_register_mux(NULL
, "ccic1_mux", ccic_parent
,
436 ARRAY_SIZE(ccic_parent
),
437 CLK_SET_RATE_PARENT
| CLK_SET_RATE_NO_REPARENT
,
438 apmu_base
+ APMU_CCIC1
, 6, 2, 0, &clk_lock
);
439 clk_register_clkdev(clk
, "ccic_mux.1", NULL
);
441 clk
= clk_register_divider(NULL
, "ccic1_div", "ccic1_mux",
442 CLK_SET_RATE_PARENT
, apmu_base
+ APMU_CCIC1
,
443 16, 4, CLK_DIVIDER_ONE_BASED
, &clk_lock
);
444 clk_register_clkdev(clk
, "ccic_div.1", NULL
);
446 clk
= mmp_clk_register_apmu("ccic1", "ccic1_div",
447 apmu_base
+ APMU_CCIC1
, 0x1b, &clk_lock
);
448 clk_register_clkdev(clk
, "fnclk", "mmp-ccic.1");
450 clk
= mmp_clk_register_apmu("ccic1_phy", "ccic1_div",
451 apmu_base
+ APMU_CCIC1
, 0x24, &clk_lock
);
452 clk_register_clkdev(clk
, "phyclk", "mmp-ccic.1");
454 clk
= clk_register_divider(NULL
, "ccic1_sphy_div", "ccic1_div",
455 CLK_SET_RATE_PARENT
, apmu_base
+ APMU_CCIC1
,
456 10, 5, 0, &clk_lock
);
457 clk_register_clkdev(clk
, "sphyclk_div", "mmp-ccic.1");
459 clk
= mmp_clk_register_apmu("ccic1_sphy", "ccic1_sphy_div",
460 apmu_base
+ APMU_CCIC1
, 0x300, &clk_lock
);
461 clk_register_clkdev(clk
, "sphyclk", "mmp-ccic.1");