2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License version 2 as
4 * published by the Free Software Foundation.
7 #include <asm/cacheflush.h>
8 #include <asm/pgtable.h>
9 #include <linux/compiler.h>
10 #include <linux/delay.h>
11 #include <linux/device.h>
12 #include <linux/errno.h>
13 #include <linux/interrupt.h>
15 #include <linux/iommu.h>
16 #include <linux/jiffies.h>
17 #include <linux/list.h>
19 #include <linux/module.h>
21 #include <linux/of_platform.h>
22 #include <linux/platform_device.h>
23 #include <linux/slab.h>
24 #include <linux/spinlock.h>
26 /** MMU register offsets */
27 #define RK_MMU_DTE_ADDR 0x00 /* Directory table address */
28 #define RK_MMU_STATUS 0x04
29 #define RK_MMU_COMMAND 0x08
30 #define RK_MMU_PAGE_FAULT_ADDR 0x0C /* IOVA of last page fault */
31 #define RK_MMU_ZAP_ONE_LINE 0x10 /* Shootdown one IOTLB entry */
32 #define RK_MMU_INT_RAWSTAT 0x14 /* IRQ status ignoring mask */
33 #define RK_MMU_INT_CLEAR 0x18 /* Acknowledge and re-arm irq */
34 #define RK_MMU_INT_MASK 0x1C /* IRQ enable */
35 #define RK_MMU_INT_STATUS 0x20 /* IRQ status after masking */
36 #define RK_MMU_AUTO_GATING 0x24
38 #define DTE_ADDR_DUMMY 0xCAFEBABE
39 #define FORCE_RESET_TIMEOUT 100 /* ms */
41 /* RK_MMU_STATUS fields */
42 #define RK_MMU_STATUS_PAGING_ENABLED BIT(0)
43 #define RK_MMU_STATUS_PAGE_FAULT_ACTIVE BIT(1)
44 #define RK_MMU_STATUS_STALL_ACTIVE BIT(2)
45 #define RK_MMU_STATUS_IDLE BIT(3)
46 #define RK_MMU_STATUS_REPLAY_BUFFER_EMPTY BIT(4)
47 #define RK_MMU_STATUS_PAGE_FAULT_IS_WRITE BIT(5)
48 #define RK_MMU_STATUS_STALL_NOT_ACTIVE BIT(31)
50 /* RK_MMU_COMMAND command values */
51 #define RK_MMU_CMD_ENABLE_PAGING 0 /* Enable memory translation */
52 #define RK_MMU_CMD_DISABLE_PAGING 1 /* Disable memory translation */
53 #define RK_MMU_CMD_ENABLE_STALL 2 /* Stall paging to allow other cmds */
54 #define RK_MMU_CMD_DISABLE_STALL 3 /* Stop stall re-enables paging */
55 #define RK_MMU_CMD_ZAP_CACHE 4 /* Shoot down entire IOTLB */
56 #define RK_MMU_CMD_PAGE_FAULT_DONE 5 /* Clear page fault */
57 #define RK_MMU_CMD_FORCE_RESET 6 /* Reset all registers */
59 /* RK_MMU_INT_* register fields */
60 #define RK_MMU_IRQ_PAGE_FAULT 0x01 /* page fault */
61 #define RK_MMU_IRQ_BUS_ERROR 0x02 /* bus read error */
62 #define RK_MMU_IRQ_MASK (RK_MMU_IRQ_PAGE_FAULT | RK_MMU_IRQ_BUS_ERROR)
64 #define NUM_DT_ENTRIES 1024
65 #define NUM_PT_ENTRIES 1024
67 #define SPAGE_ORDER 12
68 #define SPAGE_SIZE (1 << SPAGE_ORDER)
71 * Support mapping any size that fits in one page table:
74 #define RK_IOMMU_PGSIZE_BITMAP 0x007ff000
76 #define IOMMU_REG_POLL_COUNT_FAST 1000
78 struct rk_iommu_domain
{
79 struct list_head iommus
;
80 u32
*dt
; /* page directory table */
81 spinlock_t iommus_lock
; /* lock for iommus list */
82 spinlock_t dt_lock
; /* lock for modifying page directory table */
89 struct list_head node
; /* entry in rk_iommu_domain.iommus */
90 struct iommu_domain
*domain
; /* domain to which iommu is attached */
93 static inline void rk_table_flush(u32
*va
, unsigned int count
)
95 phys_addr_t pa_start
= virt_to_phys(va
);
96 phys_addr_t pa_end
= virt_to_phys(va
+ count
);
97 size_t size
= pa_end
- pa_start
;
99 __cpuc_flush_dcache_area(va
, size
);
100 outer_flush_range(pa_start
, pa_end
);
104 * Inspired by _wait_for in intel_drv.h
105 * This is NOT safe for use in interrupt context.
107 * Note that it's important that we check the condition again after having
108 * timed out, since the timeout could be due to preemption or similar and
109 * we've never had a chance to check the condition before the timeout.
111 #define rk_wait_for(COND, MS) ({ \
112 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
115 if (time_after(jiffies, timeout__)) { \
116 ret__ = (COND) ? 0 : -ETIMEDOUT; \
119 usleep_range(50, 100); \
125 * The Rockchip rk3288 iommu uses a 2-level page table.
126 * The first level is the "Directory Table" (DT).
127 * The DT consists of 1024 4-byte Directory Table Entries (DTEs), each pointing
129 * The second level is the 1024 Page Tables (PT).
130 * Each PT consists of 1024 4-byte Page Table Entries (PTEs), each pointing to
131 * a 4 KB page of physical memory.
133 * The DT and each PT fits in a single 4 KB page (4-bytes * 1024 entries).
134 * Each iommu device has a MMU_DTE_ADDR register that contains the physical
135 * address of the start of the DT page.
137 * The structure of the page table is as follows:
140 * MMU_DTE_ADDR -> +-----+
146 * | | | PTE | -> +-----+
147 * +-----+ +-----+ | |
157 * Each DTE has a PT address and a valid bit:
158 * +---------------------+-----------+-+
159 * | PT address | Reserved |V|
160 * +---------------------+-----------+-+
161 * 31:12 - PT address (PTs always starts on a 4 KB boundary)
163 * 0 - 1 if PT @ PT address is valid
165 #define RK_DTE_PT_ADDRESS_MASK 0xfffff000
166 #define RK_DTE_PT_VALID BIT(0)
168 static inline phys_addr_t
rk_dte_pt_address(u32 dte
)
170 return (phys_addr_t
)dte
& RK_DTE_PT_ADDRESS_MASK
;
173 static inline bool rk_dte_is_pt_valid(u32 dte
)
175 return dte
& RK_DTE_PT_VALID
;
178 static u32
rk_mk_dte(u32
*pt
)
180 phys_addr_t pt_phys
= virt_to_phys(pt
);
181 return (pt_phys
& RK_DTE_PT_ADDRESS_MASK
) | RK_DTE_PT_VALID
;
185 * Each PTE has a Page address, some flags and a valid bit:
186 * +---------------------+---+-------+-+
187 * | Page address |Rsv| Flags |V|
188 * +---------------------+---+-------+-+
189 * 31:12 - Page address (Pages always start on a 4 KB boundary)
192 * 8 - Read allocate - allocate cache space on read misses
193 * 7 - Read cache - enable cache & prefetch of data
194 * 6 - Write buffer - enable delaying writes on their way to memory
195 * 5 - Write allocate - allocate cache space on write misses
196 * 4 - Write cache - different writes can be merged together
197 * 3 - Override cache attributes
198 * if 1, bits 4-8 control cache attributes
199 * if 0, the system bus defaults are used
202 * 0 - 1 if Page @ Page address is valid
204 #define RK_PTE_PAGE_ADDRESS_MASK 0xfffff000
205 #define RK_PTE_PAGE_FLAGS_MASK 0x000001fe
206 #define RK_PTE_PAGE_WRITABLE BIT(2)
207 #define RK_PTE_PAGE_READABLE BIT(1)
208 #define RK_PTE_PAGE_VALID BIT(0)
210 static inline phys_addr_t
rk_pte_page_address(u32 pte
)
212 return (phys_addr_t
)pte
& RK_PTE_PAGE_ADDRESS_MASK
;
215 static inline bool rk_pte_is_page_valid(u32 pte
)
217 return pte
& RK_PTE_PAGE_VALID
;
220 /* TODO: set cache flags per prot IOMMU_CACHE */
221 static u32
rk_mk_pte(phys_addr_t page
, int prot
)
224 flags
|= (prot
& IOMMU_READ
) ? RK_PTE_PAGE_READABLE
: 0;
225 flags
|= (prot
& IOMMU_WRITE
) ? RK_PTE_PAGE_WRITABLE
: 0;
226 page
&= RK_PTE_PAGE_ADDRESS_MASK
;
227 return page
| flags
| RK_PTE_PAGE_VALID
;
230 static u32
rk_mk_pte_invalid(u32 pte
)
232 return pte
& ~RK_PTE_PAGE_VALID
;
236 * rk3288 iova (IOMMU Virtual Address) format
238 * +-----------+-----------+-------------+
239 * | DTE index | PTE index | Page offset |
240 * +-----------+-----------+-------------+
241 * 31:22 - DTE index - index of DTE in DT
242 * 21:12 - PTE index - index of PTE in PT @ DTE.pt_address
243 * 11: 0 - Page offset - offset into page @ PTE.page_address
245 #define RK_IOVA_DTE_MASK 0xffc00000
246 #define RK_IOVA_DTE_SHIFT 22
247 #define RK_IOVA_PTE_MASK 0x003ff000
248 #define RK_IOVA_PTE_SHIFT 12
249 #define RK_IOVA_PAGE_MASK 0x00000fff
250 #define RK_IOVA_PAGE_SHIFT 0
252 static u32
rk_iova_dte_index(dma_addr_t iova
)
254 return (u32
)(iova
& RK_IOVA_DTE_MASK
) >> RK_IOVA_DTE_SHIFT
;
257 static u32
rk_iova_pte_index(dma_addr_t iova
)
259 return (u32
)(iova
& RK_IOVA_PTE_MASK
) >> RK_IOVA_PTE_SHIFT
;
262 static u32
rk_iova_page_offset(dma_addr_t iova
)
264 return (u32
)(iova
& RK_IOVA_PAGE_MASK
) >> RK_IOVA_PAGE_SHIFT
;
267 static u32
rk_iommu_read(struct rk_iommu
*iommu
, u32 offset
)
269 return readl(iommu
->base
+ offset
);
272 static void rk_iommu_write(struct rk_iommu
*iommu
, u32 offset
, u32 value
)
274 writel(value
, iommu
->base
+ offset
);
277 static void rk_iommu_command(struct rk_iommu
*iommu
, u32 command
)
279 writel(command
, iommu
->base
+ RK_MMU_COMMAND
);
282 static void rk_iommu_zap_lines(struct rk_iommu
*iommu
, dma_addr_t iova
,
285 dma_addr_t iova_end
= iova
+ size
;
287 * TODO(djkurtz): Figure out when it is more efficient to shootdown the
288 * entire iotlb rather than iterate over individual iovas.
290 for (; iova
< iova_end
; iova
+= SPAGE_SIZE
)
291 rk_iommu_write(iommu
, RK_MMU_ZAP_ONE_LINE
, iova
);
294 static bool rk_iommu_is_stall_active(struct rk_iommu
*iommu
)
296 return rk_iommu_read(iommu
, RK_MMU_STATUS
) & RK_MMU_STATUS_STALL_ACTIVE
;
299 static bool rk_iommu_is_paging_enabled(struct rk_iommu
*iommu
)
301 return rk_iommu_read(iommu
, RK_MMU_STATUS
) &
302 RK_MMU_STATUS_PAGING_ENABLED
;
305 static int rk_iommu_enable_stall(struct rk_iommu
*iommu
)
309 if (rk_iommu_is_stall_active(iommu
))
312 /* Stall can only be enabled if paging is enabled */
313 if (!rk_iommu_is_paging_enabled(iommu
))
316 rk_iommu_command(iommu
, RK_MMU_CMD_ENABLE_STALL
);
318 ret
= rk_wait_for(rk_iommu_is_stall_active(iommu
), 1);
320 dev_err(iommu
->dev
, "Enable stall request timed out, status: %#08x\n",
321 rk_iommu_read(iommu
, RK_MMU_STATUS
));
326 static int rk_iommu_disable_stall(struct rk_iommu
*iommu
)
330 if (!rk_iommu_is_stall_active(iommu
))
333 rk_iommu_command(iommu
, RK_MMU_CMD_DISABLE_STALL
);
335 ret
= rk_wait_for(!rk_iommu_is_stall_active(iommu
), 1);
337 dev_err(iommu
->dev
, "Disable stall request timed out, status: %#08x\n",
338 rk_iommu_read(iommu
, RK_MMU_STATUS
));
343 static int rk_iommu_enable_paging(struct rk_iommu
*iommu
)
347 if (rk_iommu_is_paging_enabled(iommu
))
350 rk_iommu_command(iommu
, RK_MMU_CMD_ENABLE_PAGING
);
352 ret
= rk_wait_for(rk_iommu_is_paging_enabled(iommu
), 1);
354 dev_err(iommu
->dev
, "Enable paging request timed out, status: %#08x\n",
355 rk_iommu_read(iommu
, RK_MMU_STATUS
));
360 static int rk_iommu_disable_paging(struct rk_iommu
*iommu
)
364 if (!rk_iommu_is_paging_enabled(iommu
))
367 rk_iommu_command(iommu
, RK_MMU_CMD_DISABLE_PAGING
);
369 ret
= rk_wait_for(!rk_iommu_is_paging_enabled(iommu
), 1);
371 dev_err(iommu
->dev
, "Disable paging request timed out, status: %#08x\n",
372 rk_iommu_read(iommu
, RK_MMU_STATUS
));
377 static int rk_iommu_force_reset(struct rk_iommu
*iommu
)
383 * Check if register DTE_ADDR is working by writing DTE_ADDR_DUMMY
384 * and verifying that upper 5 nybbles are read back.
386 rk_iommu_write(iommu
, RK_MMU_DTE_ADDR
, DTE_ADDR_DUMMY
);
388 dte_addr
= rk_iommu_read(iommu
, RK_MMU_DTE_ADDR
);
389 if (dte_addr
!= (DTE_ADDR_DUMMY
& RK_DTE_PT_ADDRESS_MASK
)) {
390 dev_err(iommu
->dev
, "Error during raw reset. MMU_DTE_ADDR is not functioning\n");
394 rk_iommu_command(iommu
, RK_MMU_CMD_FORCE_RESET
);
396 ret
= rk_wait_for(rk_iommu_read(iommu
, RK_MMU_DTE_ADDR
) == 0x00000000,
397 FORCE_RESET_TIMEOUT
);
399 dev_err(iommu
->dev
, "FORCE_RESET command timed out\n");
404 static void log_iova(struct rk_iommu
*iommu
, dma_addr_t iova
)
406 u32 dte_index
, pte_index
, page_offset
;
408 phys_addr_t mmu_dte_addr_phys
, dte_addr_phys
;
411 phys_addr_t pte_addr_phys
= 0;
412 u32
*pte_addr
= NULL
;
414 phys_addr_t page_addr_phys
= 0;
417 dte_index
= rk_iova_dte_index(iova
);
418 pte_index
= rk_iova_pte_index(iova
);
419 page_offset
= rk_iova_page_offset(iova
);
421 mmu_dte_addr
= rk_iommu_read(iommu
, RK_MMU_DTE_ADDR
);
422 mmu_dte_addr_phys
= (phys_addr_t
)mmu_dte_addr
;
424 dte_addr_phys
= mmu_dte_addr_phys
+ (4 * dte_index
);
425 dte_addr
= phys_to_virt(dte_addr_phys
);
428 if (!rk_dte_is_pt_valid(dte
))
431 pte_addr_phys
= rk_dte_pt_address(dte
) + (pte_index
* 4);
432 pte_addr
= phys_to_virt(pte_addr_phys
);
435 if (!rk_pte_is_page_valid(pte
))
438 page_addr_phys
= rk_pte_page_address(pte
) + page_offset
;
439 page_flags
= pte
& RK_PTE_PAGE_FLAGS_MASK
;
442 dev_err(iommu
->dev
, "iova = %pad: dte_index: %#03x pte_index: %#03x page_offset: %#03x\n",
443 &iova
, dte_index
, pte_index
, page_offset
);
444 dev_err(iommu
->dev
, "mmu_dte_addr: %pa dte@%pa: %#08x valid: %u pte@%pa: %#08x valid: %u page@%pa flags: %#03x\n",
445 &mmu_dte_addr_phys
, &dte_addr_phys
, dte
,
446 rk_dte_is_pt_valid(dte
), &pte_addr_phys
, pte
,
447 rk_pte_is_page_valid(pte
), &page_addr_phys
, page_flags
);
450 static irqreturn_t
rk_iommu_irq(int irq
, void *dev_id
)
452 struct rk_iommu
*iommu
= dev_id
;
457 int_status
= rk_iommu_read(iommu
, RK_MMU_INT_STATUS
);
461 iova
= rk_iommu_read(iommu
, RK_MMU_PAGE_FAULT_ADDR
);
463 if (int_status
& RK_MMU_IRQ_PAGE_FAULT
) {
466 status
= rk_iommu_read(iommu
, RK_MMU_STATUS
);
467 flags
= (status
& RK_MMU_STATUS_PAGE_FAULT_IS_WRITE
) ?
468 IOMMU_FAULT_WRITE
: IOMMU_FAULT_READ
;
470 dev_err(iommu
->dev
, "Page fault at %pad of type %s\n",
472 (flags
== IOMMU_FAULT_WRITE
) ? "write" : "read");
474 log_iova(iommu
, iova
);
477 * Report page fault to any installed handlers.
478 * Ignore the return code, though, since we always zap cache
479 * and clear the page fault anyway.
482 report_iommu_fault(iommu
->domain
, iommu
->dev
, iova
,
485 dev_err(iommu
->dev
, "Page fault while iommu not attached to domain?\n");
487 rk_iommu_command(iommu
, RK_MMU_CMD_ZAP_CACHE
);
488 rk_iommu_command(iommu
, RK_MMU_CMD_PAGE_FAULT_DONE
);
491 if (int_status
& RK_MMU_IRQ_BUS_ERROR
)
492 dev_err(iommu
->dev
, "BUS_ERROR occurred at %pad\n", &iova
);
494 if (int_status
& ~RK_MMU_IRQ_MASK
)
495 dev_err(iommu
->dev
, "unexpected int_status: %#08x\n",
498 rk_iommu_write(iommu
, RK_MMU_INT_CLEAR
, int_status
);
503 static phys_addr_t
rk_iommu_iova_to_phys(struct iommu_domain
*domain
,
506 struct rk_iommu_domain
*rk_domain
= domain
->priv
;
508 phys_addr_t pt_phys
, phys
= 0;
512 spin_lock_irqsave(&rk_domain
->dt_lock
, flags
);
514 dte
= rk_domain
->dt
[rk_iova_dte_index(iova
)];
515 if (!rk_dte_is_pt_valid(dte
))
518 pt_phys
= rk_dte_pt_address(dte
);
519 page_table
= (u32
*)phys_to_virt(pt_phys
);
520 pte
= page_table
[rk_iova_pte_index(iova
)];
521 if (!rk_pte_is_page_valid(pte
))
524 phys
= rk_pte_page_address(pte
) + rk_iova_page_offset(iova
);
526 spin_unlock_irqrestore(&rk_domain
->dt_lock
, flags
);
531 static void rk_iommu_zap_iova(struct rk_iommu_domain
*rk_domain
,
532 dma_addr_t iova
, size_t size
)
534 struct list_head
*pos
;
537 /* shootdown these iova from all iommus using this domain */
538 spin_lock_irqsave(&rk_domain
->iommus_lock
, flags
);
539 list_for_each(pos
, &rk_domain
->iommus
) {
540 struct rk_iommu
*iommu
;
541 iommu
= list_entry(pos
, struct rk_iommu
, node
);
542 rk_iommu_zap_lines(iommu
, iova
, size
);
544 spin_unlock_irqrestore(&rk_domain
->iommus_lock
, flags
);
547 static u32
*rk_dte_get_page_table(struct rk_iommu_domain
*rk_domain
,
550 u32
*page_table
, *dte_addr
;
554 assert_spin_locked(&rk_domain
->dt_lock
);
556 dte_addr
= &rk_domain
->dt
[rk_iova_dte_index(iova
)];
558 if (rk_dte_is_pt_valid(dte
))
561 page_table
= (u32
*)get_zeroed_page(GFP_ATOMIC
| GFP_DMA32
);
563 return ERR_PTR(-ENOMEM
);
565 dte
= rk_mk_dte(page_table
);
568 rk_table_flush(page_table
, NUM_PT_ENTRIES
);
569 rk_table_flush(dte_addr
, 1);
572 * Zap the first iova of newly allocated page table so iommu evicts
573 * old cached value of new dte from the iotlb.
575 rk_iommu_zap_iova(rk_domain
, iova
, SPAGE_SIZE
);
578 pt_phys
= rk_dte_pt_address(dte
);
579 return (u32
*)phys_to_virt(pt_phys
);
582 static size_t rk_iommu_unmap_iova(struct rk_iommu_domain
*rk_domain
,
583 u32
*pte_addr
, dma_addr_t iova
, size_t size
)
585 unsigned int pte_count
;
586 unsigned int pte_total
= size
/ SPAGE_SIZE
;
588 assert_spin_locked(&rk_domain
->dt_lock
);
590 for (pte_count
= 0; pte_count
< pte_total
; pte_count
++) {
591 u32 pte
= pte_addr
[pte_count
];
592 if (!rk_pte_is_page_valid(pte
))
595 pte_addr
[pte_count
] = rk_mk_pte_invalid(pte
);
598 rk_table_flush(pte_addr
, pte_count
);
600 return pte_count
* SPAGE_SIZE
;
603 static int rk_iommu_map_iova(struct rk_iommu_domain
*rk_domain
, u32
*pte_addr
,
604 dma_addr_t iova
, phys_addr_t paddr
, size_t size
,
607 unsigned int pte_count
;
608 unsigned int pte_total
= size
/ SPAGE_SIZE
;
609 phys_addr_t page_phys
;
611 assert_spin_locked(&rk_domain
->dt_lock
);
613 for (pte_count
= 0; pte_count
< pte_total
; pte_count
++) {
614 u32 pte
= pte_addr
[pte_count
];
616 if (rk_pte_is_page_valid(pte
))
619 pte_addr
[pte_count
] = rk_mk_pte(paddr
, prot
);
624 rk_table_flush(pte_addr
, pte_count
);
628 /* Unmap the range of iovas that we just mapped */
629 rk_iommu_unmap_iova(rk_domain
, pte_addr
, iova
, pte_count
* SPAGE_SIZE
);
631 iova
+= pte_count
* SPAGE_SIZE
;
632 page_phys
= rk_pte_page_address(pte_addr
[pte_count
]);
633 pr_err("iova: %pad already mapped to %pa cannot remap to phys: %pa prot: %#x\n",
634 &iova
, &page_phys
, &paddr
, prot
);
639 static int rk_iommu_map(struct iommu_domain
*domain
, unsigned long _iova
,
640 phys_addr_t paddr
, size_t size
, int prot
)
642 struct rk_iommu_domain
*rk_domain
= domain
->priv
;
644 dma_addr_t iova
= (dma_addr_t
)_iova
;
645 u32
*page_table
, *pte_addr
;
648 spin_lock_irqsave(&rk_domain
->dt_lock
, flags
);
651 * pgsize_bitmap specifies iova sizes that fit in one page table
652 * (1024 4-KiB pages = 4 MiB).
653 * So, size will always be 4096 <= size <= 4194304.
654 * Since iommu_map() guarantees that both iova and size will be
655 * aligned, we will always only be mapping from a single dte here.
657 page_table
= rk_dte_get_page_table(rk_domain
, iova
);
658 if (IS_ERR(page_table
)) {
659 spin_unlock_irqrestore(&rk_domain
->dt_lock
, flags
);
660 return PTR_ERR(page_table
);
663 pte_addr
= &page_table
[rk_iova_pte_index(iova
)];
664 ret
= rk_iommu_map_iova(rk_domain
, pte_addr
, iova
, paddr
, size
, prot
);
665 spin_unlock_irqrestore(&rk_domain
->dt_lock
, flags
);
670 static size_t rk_iommu_unmap(struct iommu_domain
*domain
, unsigned long _iova
,
673 struct rk_iommu_domain
*rk_domain
= domain
->priv
;
675 dma_addr_t iova
= (dma_addr_t
)_iova
;
681 spin_lock_irqsave(&rk_domain
->dt_lock
, flags
);
684 * pgsize_bitmap specifies iova sizes that fit in one page table
685 * (1024 4-KiB pages = 4 MiB).
686 * So, size will always be 4096 <= size <= 4194304.
687 * Since iommu_unmap() guarantees that both iova and size will be
688 * aligned, we will always only be unmapping from a single dte here.
690 dte
= rk_domain
->dt
[rk_iova_dte_index(iova
)];
691 /* Just return 0 if iova is unmapped */
692 if (!rk_dte_is_pt_valid(dte
)) {
693 spin_unlock_irqrestore(&rk_domain
->dt_lock
, flags
);
697 pt_phys
= rk_dte_pt_address(dte
);
698 pte_addr
= (u32
*)phys_to_virt(pt_phys
) + rk_iova_pte_index(iova
);
699 unmap_size
= rk_iommu_unmap_iova(rk_domain
, pte_addr
, iova
, size
);
701 spin_unlock_irqrestore(&rk_domain
->dt_lock
, flags
);
703 /* Shootdown iotlb entries for iova range that was just unmapped */
704 rk_iommu_zap_iova(rk_domain
, iova
, unmap_size
);
709 static struct rk_iommu
*rk_iommu_from_dev(struct device
*dev
)
711 struct iommu_group
*group
;
712 struct device
*iommu_dev
;
713 struct rk_iommu
*rk_iommu
;
715 group
= iommu_group_get(dev
);
718 iommu_dev
= iommu_group_get_iommudata(group
);
719 rk_iommu
= dev_get_drvdata(iommu_dev
);
720 iommu_group_put(group
);
725 static int rk_iommu_attach_device(struct iommu_domain
*domain
,
728 struct rk_iommu
*iommu
;
729 struct rk_iommu_domain
*rk_domain
= domain
->priv
;
732 phys_addr_t dte_addr
;
735 * Allow 'virtual devices' (e.g., drm) to attach to domain.
736 * Such a device does not belong to an iommu group.
738 iommu
= rk_iommu_from_dev(dev
);
742 ret
= rk_iommu_enable_stall(iommu
);
746 ret
= rk_iommu_force_reset(iommu
);
750 iommu
->domain
= domain
;
752 ret
= devm_request_irq(dev
, iommu
->irq
, rk_iommu_irq
,
753 IRQF_SHARED
, dev_name(dev
), iommu
);
757 dte_addr
= virt_to_phys(rk_domain
->dt
);
758 rk_iommu_write(iommu
, RK_MMU_DTE_ADDR
, dte_addr
);
759 rk_iommu_command(iommu
, RK_MMU_CMD_ZAP_CACHE
);
760 rk_iommu_write(iommu
, RK_MMU_INT_MASK
, RK_MMU_IRQ_MASK
);
762 ret
= rk_iommu_enable_paging(iommu
);
766 spin_lock_irqsave(&rk_domain
->iommus_lock
, flags
);
767 list_add_tail(&iommu
->node
, &rk_domain
->iommus
);
768 spin_unlock_irqrestore(&rk_domain
->iommus_lock
, flags
);
770 dev_info(dev
, "Attached to iommu domain\n");
772 rk_iommu_disable_stall(iommu
);
777 static void rk_iommu_detach_device(struct iommu_domain
*domain
,
780 struct rk_iommu
*iommu
;
781 struct rk_iommu_domain
*rk_domain
= domain
->priv
;
784 /* Allow 'virtual devices' (eg drm) to detach from domain */
785 iommu
= rk_iommu_from_dev(dev
);
789 spin_lock_irqsave(&rk_domain
->iommus_lock
, flags
);
790 list_del_init(&iommu
->node
);
791 spin_unlock_irqrestore(&rk_domain
->iommus_lock
, flags
);
793 /* Ignore error while disabling, just keep going */
794 rk_iommu_enable_stall(iommu
);
795 rk_iommu_disable_paging(iommu
);
796 rk_iommu_write(iommu
, RK_MMU_INT_MASK
, 0);
797 rk_iommu_write(iommu
, RK_MMU_DTE_ADDR
, 0);
798 rk_iommu_disable_stall(iommu
);
800 devm_free_irq(dev
, iommu
->irq
, iommu
);
802 iommu
->domain
= NULL
;
804 dev_info(dev
, "Detached from iommu domain\n");
807 static int rk_iommu_domain_init(struct iommu_domain
*domain
)
809 struct rk_iommu_domain
*rk_domain
;
811 rk_domain
= kzalloc(sizeof(*rk_domain
), GFP_KERNEL
);
816 * rk32xx iommus use a 2 level pagetable.
817 * Each level1 (dt) and level2 (pt) table has 1024 4-byte entries.
818 * Allocate one 4 KiB page for each table.
820 rk_domain
->dt
= (u32
*)get_zeroed_page(GFP_KERNEL
| GFP_DMA32
);
824 rk_table_flush(rk_domain
->dt
, NUM_DT_ENTRIES
);
826 spin_lock_init(&rk_domain
->iommus_lock
);
827 spin_lock_init(&rk_domain
->dt_lock
);
828 INIT_LIST_HEAD(&rk_domain
->iommus
);
830 domain
->priv
= rk_domain
;
838 static void rk_iommu_domain_destroy(struct iommu_domain
*domain
)
840 struct rk_iommu_domain
*rk_domain
= domain
->priv
;
843 WARN_ON(!list_empty(&rk_domain
->iommus
));
845 for (i
= 0; i
< NUM_DT_ENTRIES
; i
++) {
846 u32 dte
= rk_domain
->dt
[i
];
847 if (rk_dte_is_pt_valid(dte
)) {
848 phys_addr_t pt_phys
= rk_dte_pt_address(dte
);
849 u32
*page_table
= phys_to_virt(pt_phys
);
850 free_page((unsigned long)page_table
);
854 free_page((unsigned long)rk_domain
->dt
);
859 static bool rk_iommu_is_dev_iommu_master(struct device
*dev
)
861 struct device_node
*np
= dev
->of_node
;
865 * An iommu master has an iommus property containing a list of phandles
866 * to iommu nodes, each with an #iommu-cells property with value 0.
868 ret
= of_count_phandle_with_args(np
, "iommus", "#iommu-cells");
872 static int rk_iommu_group_set_iommudata(struct iommu_group
*group
,
875 struct device_node
*np
= dev
->of_node
;
876 struct platform_device
*pd
;
878 struct of_phandle_args args
;
881 * An iommu master has an iommus property containing a list of phandles
882 * to iommu nodes, each with an #iommu-cells property with value 0.
884 ret
= of_parse_phandle_with_args(np
, "iommus", "#iommu-cells", 0,
887 dev_err(dev
, "of_parse_phandle_with_args(%s) => %d\n",
891 if (args
.args_count
!= 0) {
892 dev_err(dev
, "incorrect number of iommu params found for %s (found %d, expected 0)\n",
893 args
.np
->full_name
, args
.args_count
);
897 pd
= of_find_device_by_node(args
.np
);
898 of_node_put(args
.np
);
900 dev_err(dev
, "iommu %s not found\n", args
.np
->full_name
);
901 return -EPROBE_DEFER
;
904 /* TODO(djkurtz): handle multiple slave iommus for a single master */
905 iommu_group_set_iommudata(group
, &pd
->dev
, NULL
);
910 static int rk_iommu_add_device(struct device
*dev
)
912 struct iommu_group
*group
;
915 if (!rk_iommu_is_dev_iommu_master(dev
))
918 group
= iommu_group_get(dev
);
920 group
= iommu_group_alloc();
922 dev_err(dev
, "Failed to allocate IOMMU group\n");
923 return PTR_ERR(group
);
927 ret
= iommu_group_add_device(group
, dev
);
931 ret
= rk_iommu_group_set_iommudata(group
, dev
);
933 goto err_remove_device
;
935 iommu_group_put(group
);
940 iommu_group_remove_device(dev
);
942 iommu_group_put(group
);
946 static void rk_iommu_remove_device(struct device
*dev
)
948 if (!rk_iommu_is_dev_iommu_master(dev
))
951 iommu_group_remove_device(dev
);
954 static const struct iommu_ops rk_iommu_ops
= {
955 .domain_init
= rk_iommu_domain_init
,
956 .domain_destroy
= rk_iommu_domain_destroy
,
957 .attach_dev
= rk_iommu_attach_device
,
958 .detach_dev
= rk_iommu_detach_device
,
960 .unmap
= rk_iommu_unmap
,
961 .add_device
= rk_iommu_add_device
,
962 .remove_device
= rk_iommu_remove_device
,
963 .iova_to_phys
= rk_iommu_iova_to_phys
,
964 .pgsize_bitmap
= RK_IOMMU_PGSIZE_BITMAP
,
967 static int rk_iommu_probe(struct platform_device
*pdev
)
969 struct device
*dev
= &pdev
->dev
;
970 struct rk_iommu
*iommu
;
971 struct resource
*res
;
973 iommu
= devm_kzalloc(dev
, sizeof(*iommu
), GFP_KERNEL
);
977 platform_set_drvdata(pdev
, iommu
);
980 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
981 iommu
->base
= devm_ioremap_resource(&pdev
->dev
, res
);
982 if (IS_ERR(iommu
->base
))
983 return PTR_ERR(iommu
->base
);
985 iommu
->irq
= platform_get_irq(pdev
, 0);
986 if (iommu
->irq
< 0) {
987 dev_err(dev
, "Failed to get IRQ, %d\n", iommu
->irq
);
994 static int rk_iommu_remove(struct platform_device
*pdev
)
1000 static const struct of_device_id rk_iommu_dt_ids
[] = {
1001 { .compatible
= "rockchip,iommu" },
1004 MODULE_DEVICE_TABLE(of
, rk_iommu_dt_ids
);
1007 static struct platform_driver rk_iommu_driver
= {
1008 .probe
= rk_iommu_probe
,
1009 .remove
= rk_iommu_remove
,
1012 .owner
= THIS_MODULE
,
1013 .of_match_table
= of_match_ptr(rk_iommu_dt_ids
),
1017 static int __init
rk_iommu_init(void)
1021 ret
= bus_set_iommu(&platform_bus_type
, &rk_iommu_ops
);
1025 return platform_driver_register(&rk_iommu_driver
);
1027 static void __exit
rk_iommu_exit(void)
1029 platform_driver_unregister(&rk_iommu_driver
);
1032 subsys_initcall(rk_iommu_init
);
1033 module_exit(rk_iommu_exit
);
1035 MODULE_DESCRIPTION("IOMMU API for Rockchip");
1036 MODULE_AUTHOR("Simon Xue <xxm@rock-chips.com> and Daniel Kurtz <djkurtz@chromium.org>");
1037 MODULE_ALIAS("platform:rockchip-iommu");
1038 MODULE_LICENSE("GPL v2");